rt61pci.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_SIZE 0x0080
  44. #define RF_SIZE 0x0014
  45. /*
  46. * Number of TX queues.
  47. */
  48. #define NUM_TX_QUEUES 4
  49. /*
  50. * PCI registers.
  51. */
  52. /*
  53. * PCI Configuration Header
  54. */
  55. #define PCI_CONFIG_HEADER_VENDOR 0x0000
  56. #define PCI_CONFIG_HEADER_DEVICE 0x0002
  57. /*
  58. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  59. */
  60. #define HOST_CMD_CSR 0x0008
  61. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  62. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  63. /*
  64. * MCU_CNTL_CSR
  65. * SELECT_BANK: Select 8051 program bank.
  66. * RESET: Enable 8051 reset state.
  67. * READY: Ready state for 8051.
  68. */
  69. #define MCU_CNTL_CSR 0x000c
  70. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  71. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  72. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  73. /*
  74. * SOFT_RESET_CSR
  75. */
  76. #define SOFT_RESET_CSR 0x0010
  77. /*
  78. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  79. */
  80. #define MCU_INT_SOURCE_CSR 0x0014
  81. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  82. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  83. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  84. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  85. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  86. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  87. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  88. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  89. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  90. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  91. /*
  92. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  93. */
  94. #define MCU_INT_MASK_CSR 0x0018
  95. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  96. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  97. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  98. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  99. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  100. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  101. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  102. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  103. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  104. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  105. /*
  106. * PCI_USEC_CSR
  107. */
  108. #define PCI_USEC_CSR 0x001c
  109. /*
  110. * Security key table memory.
  111. * 16 entries 32-byte for shared key table
  112. * 64 entries 32-byte for pairwise key table
  113. * 64 entries 8-byte for pairwise ta key table
  114. */
  115. #define SHARED_KEY_TABLE_BASE 0x1000
  116. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  117. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  118. #define SHARED_KEY_ENTRY(__idx) \
  119. ( SHARED_KEY_TABLE_BASE + \
  120. ((__idx) * sizeof(struct hw_key_entry)) )
  121. #define PAIRWISE_KEY_ENTRY(__idx) \
  122. ( PAIRWISE_KEY_TABLE_BASE + \
  123. ((__idx) * sizeof(struct hw_key_entry)) )
  124. #define PAIRWISE_TA_ENTRY(__idx) \
  125. ( PAIRWISE_TA_TABLE_BASE + \
  126. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  127. struct hw_key_entry {
  128. u8 key[16];
  129. u8 tx_mic[8];
  130. u8 rx_mic[8];
  131. } __attribute__ ((packed));
  132. struct hw_pairwise_ta_entry {
  133. u8 address[6];
  134. u8 cipher;
  135. u8 reserved;
  136. } __attribute__ ((packed));
  137. /*
  138. * Other on-chip shared memory space.
  139. */
  140. #define HW_CIS_BASE 0x2000
  141. #define HW_NULL_BASE 0x2b00
  142. /*
  143. * Since NULL frame won't be that long (256 byte),
  144. * We steal 16 tail bytes to save debugging settings.
  145. */
  146. #define HW_DEBUG_SETTING_BASE 0x2bf0
  147. /*
  148. * On-chip BEACON frame space.
  149. */
  150. #define HW_BEACON_BASE0 0x2c00
  151. #define HW_BEACON_BASE1 0x2d00
  152. #define HW_BEACON_BASE2 0x2e00
  153. #define HW_BEACON_BASE3 0x2f00
  154. #define HW_BEACON_OFFSET(__index) \
  155. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  156. /*
  157. * HOST-MCU shared memory.
  158. */
  159. /*
  160. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  161. */
  162. #define H2M_MAILBOX_CSR 0x2100
  163. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  164. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  165. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  166. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  167. /*
  168. * MCU_LEDCS: LED control for MCU Mailbox.
  169. */
  170. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  171. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  172. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  173. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  174. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  175. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  176. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  177. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  178. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  179. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  180. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  181. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  182. /*
  183. * M2H_CMD_DONE_CSR.
  184. */
  185. #define M2H_CMD_DONE_CSR 0x2104
  186. /*
  187. * MCU_TXOP_ARRAY_BASE.
  188. */
  189. #define MCU_TXOP_ARRAY_BASE 0x2110
  190. /*
  191. * MAC Control/Status Registers(CSR).
  192. * Some values are set in TU, whereas 1 TU == 1024 us.
  193. */
  194. /*
  195. * MAC_CSR0: ASIC revision number.
  196. */
  197. #define MAC_CSR0 0x3000
  198. /*
  199. * MAC_CSR1: System control register.
  200. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  201. * BBP_RESET: Hardware reset BBP.
  202. * HOST_READY: Host is ready after initialization, 1: ready.
  203. */
  204. #define MAC_CSR1 0x3004
  205. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  206. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  207. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  208. /*
  209. * MAC_CSR2: STA MAC register 0.
  210. */
  211. #define MAC_CSR2 0x3008
  212. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  213. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  214. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  215. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  216. /*
  217. * MAC_CSR3: STA MAC register 1.
  218. * UNICAST_TO_ME_MASK:
  219. * Used to mask off bits from byte 5 of the MAC address
  220. * to determine the UNICAST_TO_ME bit for RX frames.
  221. * The full mask is complemented by BSS_ID_MASK:
  222. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  223. */
  224. #define MAC_CSR3 0x300c
  225. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  226. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  227. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  228. /*
  229. * MAC_CSR4: BSSID register 0.
  230. */
  231. #define MAC_CSR4 0x3010
  232. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  233. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  234. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  235. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  236. /*
  237. * MAC_CSR5: BSSID register 1.
  238. * BSS_ID_MASK:
  239. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  240. * BSSID. This will make sure that those bits will be ignored
  241. * when determining the MY_BSS of RX frames.
  242. * 0: 1-BSSID mode (BSS index = 0)
  243. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  244. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  245. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  246. */
  247. #define MAC_CSR5 0x3014
  248. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  249. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  250. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  251. /*
  252. * MAC_CSR6: Maximum frame length register.
  253. */
  254. #define MAC_CSR6 0x3018
  255. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  256. /*
  257. * MAC_CSR7: Reserved
  258. */
  259. #define MAC_CSR7 0x301c
  260. /*
  261. * MAC_CSR8: SIFS/EIFS register.
  262. * All units are in US.
  263. */
  264. #define MAC_CSR8 0x3020
  265. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  266. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  267. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  268. /*
  269. * MAC_CSR9: Back-Off control register.
  270. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  271. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  272. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  273. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  274. */
  275. #define MAC_CSR9 0x3024
  276. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  277. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  278. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  279. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  280. /*
  281. * MAC_CSR10: Power state configuration.
  282. */
  283. #define MAC_CSR10 0x3028
  284. /*
  285. * MAC_CSR11: Power saving transition time register.
  286. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  287. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  288. * WAKEUP_LATENCY: In unit of TU.
  289. */
  290. #define MAC_CSR11 0x302c
  291. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  292. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  293. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  294. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  295. /*
  296. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  297. * CURRENT_STATE: 0:sleep, 1:awake.
  298. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  299. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  300. */
  301. #define MAC_CSR12 0x3030
  302. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  303. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  304. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  305. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  306. /*
  307. * MAC_CSR13: GPIO.
  308. */
  309. #define MAC_CSR13 0x3034
  310. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  311. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  312. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  313. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  314. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  315. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  316. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  317. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  318. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  319. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  320. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  321. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  322. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  323. /*
  324. * MAC_CSR14: LED control register.
  325. * ON_PERIOD: On period, default 70ms.
  326. * OFF_PERIOD: Off period, default 30ms.
  327. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  328. * SW_LED: s/w LED, 1: ON, 0: OFF.
  329. * HW_LED_POLARITY: 0: active low, 1: active high.
  330. */
  331. #define MAC_CSR14 0x3038
  332. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  333. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  334. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  335. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  336. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  337. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  338. /*
  339. * MAC_CSR15: NAV control.
  340. */
  341. #define MAC_CSR15 0x303c
  342. /*
  343. * TXRX control registers.
  344. * Some values are set in TU, whereas 1 TU == 1024 us.
  345. */
  346. /*
  347. * TXRX_CSR0: TX/RX configuration register.
  348. * TSF_OFFSET: Default is 24.
  349. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  350. * DISABLE_RX: Disable Rx engine.
  351. * DROP_CRC: Drop CRC error.
  352. * DROP_PHYSICAL: Drop physical error.
  353. * DROP_CONTROL: Drop control frame.
  354. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  355. * DROP_TO_DS: Drop fram ToDs bit is true.
  356. * DROP_VERSION_ERROR: Drop version error frame.
  357. * DROP_MULTICAST: Drop multicast frames.
  358. * DROP_BORADCAST: Drop broadcast frames.
  359. * ROP_ACK_CTS: Drop received ACK and CTS.
  360. */
  361. #define TXRX_CSR0 0x3040
  362. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  363. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  364. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  365. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  366. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  367. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  368. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  369. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  370. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  371. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  372. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  373. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  374. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  375. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  376. /*
  377. * TXRX_CSR1
  378. */
  379. #define TXRX_CSR1 0x3044
  380. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  381. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  382. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  383. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  384. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  385. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  386. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  387. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  388. /*
  389. * TXRX_CSR2
  390. */
  391. #define TXRX_CSR2 0x3048
  392. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  393. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  394. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  395. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  396. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  397. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  398. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  399. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  400. /*
  401. * TXRX_CSR3
  402. */
  403. #define TXRX_CSR3 0x304c
  404. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  405. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  406. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  407. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  408. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  409. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  410. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  411. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  412. /*
  413. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  414. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  415. * OFDM_TX_RATE_DOWN: 1:enable.
  416. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  417. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  418. */
  419. #define TXRX_CSR4 0x3050
  420. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  421. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  422. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  423. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  424. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  425. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  426. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  427. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  428. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  429. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  430. /*
  431. * TXRX_CSR5
  432. */
  433. #define TXRX_CSR5 0x3054
  434. /*
  435. * TXRX_CSR6: ACK/CTS payload consumed time
  436. */
  437. #define TXRX_CSR6 0x3058
  438. /*
  439. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  440. */
  441. #define TXRX_CSR7 0x305c
  442. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  443. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  444. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  445. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  446. /*
  447. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  448. */
  449. #define TXRX_CSR8 0x3060
  450. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  451. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  452. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  453. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  454. /*
  455. * TXRX_CSR9: Synchronization control register.
  456. * BEACON_INTERVAL: In unit of 1/16 TU.
  457. * TSF_TICKING: Enable TSF auto counting.
  458. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  459. * BEACON_GEN: Enable beacon generator.
  460. */
  461. #define TXRX_CSR9 0x3064
  462. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  463. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  464. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  465. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  466. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  467. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  468. /*
  469. * TXRX_CSR10: BEACON alignment.
  470. */
  471. #define TXRX_CSR10 0x3068
  472. /*
  473. * TXRX_CSR11: AES mask.
  474. */
  475. #define TXRX_CSR11 0x306c
  476. /*
  477. * TXRX_CSR12: TSF low 32.
  478. */
  479. #define TXRX_CSR12 0x3070
  480. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  481. /*
  482. * TXRX_CSR13: TSF high 32.
  483. */
  484. #define TXRX_CSR13 0x3074
  485. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  486. /*
  487. * TXRX_CSR14: TBTT timer.
  488. */
  489. #define TXRX_CSR14 0x3078
  490. /*
  491. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  492. */
  493. #define TXRX_CSR15 0x307c
  494. /*
  495. * PHY control registers.
  496. * Some values are set in TU, whereas 1 TU == 1024 us.
  497. */
  498. /*
  499. * PHY_CSR0: RF/PS control.
  500. */
  501. #define PHY_CSR0 0x3080
  502. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  503. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  504. /*
  505. * PHY_CSR1
  506. */
  507. #define PHY_CSR1 0x3084
  508. /*
  509. * PHY_CSR2: Pre-TX BBP control.
  510. */
  511. #define PHY_CSR2 0x3088
  512. /*
  513. * PHY_CSR3: BBP serial control register.
  514. * VALUE: Register value to program into BBP.
  515. * REG_NUM: Selected BBP register.
  516. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  517. * BUSY: 1: ASIC is busy execute BBP programming.
  518. */
  519. #define PHY_CSR3 0x308c
  520. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  521. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  522. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  523. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  524. /*
  525. * PHY_CSR4: RF serial control register
  526. * VALUE: Register value (include register id) serial out to RF/IF chip.
  527. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  528. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  529. * PLL_LD: RF PLL_LD status.
  530. * BUSY: 1: ASIC is busy execute RF programming.
  531. */
  532. #define PHY_CSR4 0x3090
  533. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  534. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  535. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  536. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  537. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  538. /*
  539. * PHY_CSR5: RX to TX signal switch timing control.
  540. */
  541. #define PHY_CSR5 0x3094
  542. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  543. /*
  544. * PHY_CSR6: TX to RX signal timing control.
  545. */
  546. #define PHY_CSR6 0x3098
  547. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  548. /*
  549. * PHY_CSR7: TX DAC switching timing control.
  550. */
  551. #define PHY_CSR7 0x309c
  552. /*
  553. * Security control register.
  554. */
  555. /*
  556. * SEC_CSR0: Shared key table control.
  557. */
  558. #define SEC_CSR0 0x30a0
  559. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  560. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  561. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  562. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  563. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  564. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  565. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  566. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  567. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  568. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  569. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  570. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  571. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  572. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  573. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  574. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  575. /*
  576. * SEC_CSR1: Shared key table security mode register.
  577. */
  578. #define SEC_CSR1 0x30a4
  579. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  580. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  581. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  582. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  583. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  584. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  585. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  586. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  587. /*
  588. * Pairwise key table valid bitmap registers.
  589. * SEC_CSR2: pairwise key table valid bitmap 0.
  590. * SEC_CSR3: pairwise key table valid bitmap 1.
  591. */
  592. #define SEC_CSR2 0x30a8
  593. #define SEC_CSR3 0x30ac
  594. /*
  595. * SEC_CSR4: Pairwise key table lookup control.
  596. */
  597. #define SEC_CSR4 0x30b0
  598. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  599. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  600. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  601. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  602. /*
  603. * SEC_CSR5: shared key table security mode register.
  604. */
  605. #define SEC_CSR5 0x30b4
  606. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  607. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  608. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  609. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  610. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  611. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  612. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  613. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  614. /*
  615. * STA control registers.
  616. */
  617. /*
  618. * STA_CSR0: RX PLCP error count & RX FCS error count.
  619. */
  620. #define STA_CSR0 0x30c0
  621. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  622. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  623. /*
  624. * STA_CSR1: RX False CCA count & RX LONG frame count.
  625. */
  626. #define STA_CSR1 0x30c4
  627. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  628. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  629. /*
  630. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  631. */
  632. #define STA_CSR2 0x30c8
  633. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  634. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  635. /*
  636. * STA_CSR3: TX Beacon count.
  637. */
  638. #define STA_CSR3 0x30cc
  639. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  640. /*
  641. * STA_CSR4: TX Result status register.
  642. * VALID: 1:This register contains a valid TX result.
  643. */
  644. #define STA_CSR4 0x30d0
  645. #define STA_CSR4_VALID FIELD32(0x00000001)
  646. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  647. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  648. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  649. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  650. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  651. /*
  652. * QOS control registers.
  653. */
  654. /*
  655. * QOS_CSR0: TXOP holder MAC address register.
  656. */
  657. #define QOS_CSR0 0x30e0
  658. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  659. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  660. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  661. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  662. /*
  663. * QOS_CSR1: TXOP holder MAC address register.
  664. */
  665. #define QOS_CSR1 0x30e4
  666. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  667. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  668. /*
  669. * QOS_CSR2: TXOP holder timeout register.
  670. */
  671. #define QOS_CSR2 0x30e8
  672. /*
  673. * RX QOS-CFPOLL MAC address register.
  674. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  675. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  676. */
  677. #define QOS_CSR3 0x30ec
  678. #define QOS_CSR4 0x30f0
  679. /*
  680. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  681. */
  682. #define QOS_CSR5 0x30f4
  683. /*
  684. * Host DMA registers.
  685. */
  686. /*
  687. * AC0_BASE_CSR: AC_BK base address.
  688. */
  689. #define AC0_BASE_CSR 0x3400
  690. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  691. /*
  692. * AC1_BASE_CSR: AC_BE base address.
  693. */
  694. #define AC1_BASE_CSR 0x3404
  695. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  696. /*
  697. * AC2_BASE_CSR: AC_VI base address.
  698. */
  699. #define AC2_BASE_CSR 0x3408
  700. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  701. /*
  702. * AC3_BASE_CSR: AC_VO base address.
  703. */
  704. #define AC3_BASE_CSR 0x340c
  705. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  706. /*
  707. * MGMT_BASE_CSR: MGMT ring base address.
  708. */
  709. #define MGMT_BASE_CSR 0x3410
  710. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  711. /*
  712. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  713. */
  714. #define TX_RING_CSR0 0x3418
  715. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  716. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  717. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  718. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  719. /*
  720. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  721. * TXD_SIZE: In unit of 32-bit.
  722. */
  723. #define TX_RING_CSR1 0x341c
  724. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  725. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  726. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  727. /*
  728. * AIFSN_CSR: AIFSN for each EDCA AC.
  729. * AIFSN0: For AC_BK.
  730. * AIFSN1: For AC_BE.
  731. * AIFSN2: For AC_VI.
  732. * AIFSN3: For AC_VO.
  733. */
  734. #define AIFSN_CSR 0x3420
  735. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  736. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  737. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  738. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  739. /*
  740. * CWMIN_CSR: CWmin for each EDCA AC.
  741. * CWMIN0: For AC_BK.
  742. * CWMIN1: For AC_BE.
  743. * CWMIN2: For AC_VI.
  744. * CWMIN3: For AC_VO.
  745. */
  746. #define CWMIN_CSR 0x3424
  747. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  748. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  749. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  750. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  751. /*
  752. * CWMAX_CSR: CWmax for each EDCA AC.
  753. * CWMAX0: For AC_BK.
  754. * CWMAX1: For AC_BE.
  755. * CWMAX2: For AC_VI.
  756. * CWMAX3: For AC_VO.
  757. */
  758. #define CWMAX_CSR 0x3428
  759. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  760. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  761. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  762. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  763. /*
  764. * TX_DMA_DST_CSR: TX DMA destination
  765. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  766. */
  767. #define TX_DMA_DST_CSR 0x342c
  768. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  769. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  770. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  771. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  772. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  773. /*
  774. * TX_CNTL_CSR: KICK/Abort TX.
  775. * KICK_TX_AC0: For AC_BK.
  776. * KICK_TX_AC1: For AC_BE.
  777. * KICK_TX_AC2: For AC_VI.
  778. * KICK_TX_AC3: For AC_VO.
  779. * ABORT_TX_AC0: For AC_BK.
  780. * ABORT_TX_AC1: For AC_BE.
  781. * ABORT_TX_AC2: For AC_VI.
  782. * ABORT_TX_AC3: For AC_VO.
  783. */
  784. #define TX_CNTL_CSR 0x3430
  785. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  786. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  787. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  788. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  789. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  790. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  791. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  792. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  793. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  794. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  795. /*
  796. * LOAD_TX_RING_CSR: Load RX desriptor
  797. */
  798. #define LOAD_TX_RING_CSR 0x3434
  799. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  800. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  801. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  802. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  803. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  804. /*
  805. * Several read-only registers, for debugging.
  806. */
  807. #define AC0_TXPTR_CSR 0x3438
  808. #define AC1_TXPTR_CSR 0x343c
  809. #define AC2_TXPTR_CSR 0x3440
  810. #define AC3_TXPTR_CSR 0x3444
  811. #define MGMT_TXPTR_CSR 0x3448
  812. /*
  813. * RX_BASE_CSR
  814. */
  815. #define RX_BASE_CSR 0x3450
  816. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  817. /*
  818. * RX_RING_CSR.
  819. * RXD_SIZE: In unit of 32-bit.
  820. */
  821. #define RX_RING_CSR 0x3454
  822. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  823. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  824. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  825. /*
  826. * RX_CNTL_CSR
  827. */
  828. #define RX_CNTL_CSR 0x3458
  829. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  830. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  831. /*
  832. * RXPTR_CSR: Read-only, for debugging.
  833. */
  834. #define RXPTR_CSR 0x345c
  835. /*
  836. * PCI_CFG_CSR
  837. */
  838. #define PCI_CFG_CSR 0x3460
  839. /*
  840. * BUF_FORMAT_CSR
  841. */
  842. #define BUF_FORMAT_CSR 0x3464
  843. /*
  844. * INT_SOURCE_CSR: Interrupt source register.
  845. * Write one to clear corresponding bit.
  846. */
  847. #define INT_SOURCE_CSR 0x3468
  848. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  849. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  850. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  851. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  852. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  853. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  854. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  855. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  856. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  857. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  858. /*
  859. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  860. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  861. */
  862. #define INT_MASK_CSR 0x346c
  863. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  864. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  865. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  866. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  867. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  868. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  869. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  870. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  871. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  872. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  873. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  874. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  875. /*
  876. * E2PROM_CSR: EEPROM control register.
  877. * RELOAD: Write 1 to reload eeprom content.
  878. * TYPE_93C46: 1: 93c46, 0:93c66.
  879. * LOAD_STATUS: 1:loading, 0:done.
  880. */
  881. #define E2PROM_CSR 0x3470
  882. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  883. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  884. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  885. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  886. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  887. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  888. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  889. /*
  890. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  891. * AC0_TX_OP: For AC_BK, in unit of 32us.
  892. * AC1_TX_OP: For AC_BE, in unit of 32us.
  893. */
  894. #define AC_TXOP_CSR0 0x3474
  895. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  896. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  897. /*
  898. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  899. * AC2_TX_OP: For AC_VI, in unit of 32us.
  900. * AC3_TX_OP: For AC_VO, in unit of 32us.
  901. */
  902. #define AC_TXOP_CSR1 0x3478
  903. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  904. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  905. /*
  906. * DMA_STATUS_CSR
  907. */
  908. #define DMA_STATUS_CSR 0x3480
  909. /*
  910. * TEST_MODE_CSR
  911. */
  912. #define TEST_MODE_CSR 0x3484
  913. /*
  914. * UART0_TX_CSR
  915. */
  916. #define UART0_TX_CSR 0x3488
  917. /*
  918. * UART0_RX_CSR
  919. */
  920. #define UART0_RX_CSR 0x348c
  921. /*
  922. * UART0_FRAME_CSR
  923. */
  924. #define UART0_FRAME_CSR 0x3490
  925. /*
  926. * UART0_BUFFER_CSR
  927. */
  928. #define UART0_BUFFER_CSR 0x3494
  929. /*
  930. * IO_CNTL_CSR
  931. */
  932. #define IO_CNTL_CSR 0x3498
  933. /*
  934. * UART_INT_SOURCE_CSR
  935. */
  936. #define UART_INT_SOURCE_CSR 0x34a8
  937. /*
  938. * UART_INT_MASK_CSR
  939. */
  940. #define UART_INT_MASK_CSR 0x34ac
  941. /*
  942. * PBF_QUEUE_CSR
  943. */
  944. #define PBF_QUEUE_CSR 0x34b0
  945. /*
  946. * Firmware DMA registers.
  947. * Firmware DMA registers are dedicated for MCU usage
  948. * and should not be touched by host driver.
  949. * Therefore we skip the definition of these registers.
  950. */
  951. #define FW_TX_BASE_CSR 0x34c0
  952. #define FW_TX_START_CSR 0x34c4
  953. #define FW_TX_LAST_CSR 0x34c8
  954. #define FW_MODE_CNTL_CSR 0x34cc
  955. #define FW_TXPTR_CSR 0x34d0
  956. /*
  957. * 8051 firmware image.
  958. */
  959. #define FIRMWARE_RT2561 "rt2561.bin"
  960. #define FIRMWARE_RT2561s "rt2561s.bin"
  961. #define FIRMWARE_RT2661 "rt2661.bin"
  962. #define FIRMWARE_IMAGE_BASE 0x4000
  963. /*
  964. * BBP registers.
  965. * The wordsize of the BBP is 8 bits.
  966. */
  967. /*
  968. * R2
  969. */
  970. #define BBP_R2_BG_MODE FIELD8(0x20)
  971. /*
  972. * R3
  973. */
  974. #define BBP_R3_SMART_MODE FIELD8(0x01)
  975. /*
  976. * R4: RX antenna control
  977. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  978. */
  979. /*
  980. * ANTENNA_CONTROL semantics (guessed):
  981. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  982. * 0x2: Hardware diversity.
  983. */
  984. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  985. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  986. /*
  987. * R77
  988. */
  989. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  990. /*
  991. * RF registers
  992. */
  993. /*
  994. * RF 3
  995. */
  996. #define RF3_TXPOWER FIELD32(0x00003e00)
  997. /*
  998. * RF 4
  999. */
  1000. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  1001. /*
  1002. * EEPROM content.
  1003. * The wordsize of the EEPROM is 16 bits.
  1004. */
  1005. /*
  1006. * HW MAC address.
  1007. */
  1008. #define EEPROM_MAC_ADDR_0 0x0002
  1009. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1010. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1011. #define EEPROM_MAC_ADDR1 0x0003
  1012. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1013. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1014. #define EEPROM_MAC_ADDR_2 0x0004
  1015. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1016. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1017. /*
  1018. * EEPROM antenna.
  1019. * ANTENNA_NUM: Number of antenna's.
  1020. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1021. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1022. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1023. * DYN_TXAGC: Dynamic TX AGC control.
  1024. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1025. * RF_TYPE: Rf_type of this adapter.
  1026. */
  1027. #define EEPROM_ANTENNA 0x0010
  1028. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1029. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1030. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1031. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1032. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1033. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1034. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1035. /*
  1036. * EEPROM NIC config.
  1037. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1038. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1039. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1040. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1041. */
  1042. #define EEPROM_NIC 0x0011
  1043. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1044. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1045. #define EEPROM_NIC_TX_RX_FIXED FIELD16(0x000c)
  1046. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1047. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1048. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1049. /*
  1050. * EEPROM geography.
  1051. * GEO_A: Default geographical setting for 5GHz band
  1052. * GEO: Default geographical setting.
  1053. */
  1054. #define EEPROM_GEOGRAPHY 0x0012
  1055. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1056. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1057. /*
  1058. * EEPROM BBP.
  1059. */
  1060. #define EEPROM_BBP_START 0x0013
  1061. #define EEPROM_BBP_SIZE 16
  1062. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1063. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1064. /*
  1065. * EEPROM TXPOWER 802.11G
  1066. */
  1067. #define EEPROM_TXPOWER_G_START 0x0023
  1068. #define EEPROM_TXPOWER_G_SIZE 7
  1069. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1070. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1071. /*
  1072. * EEPROM Frequency
  1073. */
  1074. #define EEPROM_FREQ 0x002f
  1075. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1076. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1077. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1078. /*
  1079. * EEPROM LED.
  1080. * POLARITY_RDY_G: Polarity RDY_G setting.
  1081. * POLARITY_RDY_A: Polarity RDY_A setting.
  1082. * POLARITY_ACT: Polarity ACT setting.
  1083. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1084. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1085. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1086. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1087. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1088. * LED_MODE: Led mode.
  1089. */
  1090. #define EEPROM_LED 0x0030
  1091. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1092. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1093. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1094. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1095. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1096. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1097. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1098. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1099. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1100. /*
  1101. * EEPROM TXPOWER 802.11A
  1102. */
  1103. #define EEPROM_TXPOWER_A_START 0x0031
  1104. #define EEPROM_TXPOWER_A_SIZE 12
  1105. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1106. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1107. /*
  1108. * EEPROM RSSI offset 802.11BG
  1109. */
  1110. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1111. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1112. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1113. /*
  1114. * EEPROM RSSI offset 802.11A
  1115. */
  1116. #define EEPROM_RSSI_OFFSET_A 0x004e
  1117. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1118. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1119. /*
  1120. * MCU mailbox commands.
  1121. */
  1122. #define MCU_SLEEP 0x30
  1123. #define MCU_WAKEUP 0x31
  1124. #define MCU_LED 0x50
  1125. #define MCU_LED_STRENGTH 0x52
  1126. /*
  1127. * DMA descriptor defines.
  1128. */
  1129. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1130. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1131. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1132. /*
  1133. * TX descriptor format for TX, PRIO and Beacon Ring.
  1134. */
  1135. /*
  1136. * Word0
  1137. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1138. * KEY_TABLE: Use per-client pairwise KEY table.
  1139. * KEY_INDEX:
  1140. * Key index (0~31) to the pairwise KEY table.
  1141. * 0~3 to shared KEY table 0 (BSS0).
  1142. * 4~7 to shared KEY table 1 (BSS1).
  1143. * 8~11 to shared KEY table 2 (BSS2).
  1144. * 12~15 to shared KEY table 3 (BSS3).
  1145. * BURST: Next frame belongs to same "burst" event.
  1146. */
  1147. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1148. #define TXD_W0_VALID FIELD32(0x00000002)
  1149. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1150. #define TXD_W0_ACK FIELD32(0x00000008)
  1151. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1152. #define TXD_W0_OFDM FIELD32(0x00000020)
  1153. #define TXD_W0_IFS FIELD32(0x00000040)
  1154. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1155. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1156. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1157. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1158. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1159. #define TXD_W0_BURST FIELD32(0x10000000)
  1160. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1161. /*
  1162. * Word1
  1163. * HOST_Q_ID: EDCA/HCCA queue ID.
  1164. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1165. * BUFFER_COUNT: Number of buffers in this TXD.
  1166. */
  1167. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1168. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1169. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1170. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1171. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1172. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1173. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1174. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1175. /*
  1176. * Word2: PLCP information
  1177. */
  1178. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1179. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1180. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1181. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1182. /*
  1183. * Word3
  1184. */
  1185. #define TXD_W3_IV FIELD32(0xffffffff)
  1186. /*
  1187. * Word4
  1188. */
  1189. #define TXD_W4_EIV FIELD32(0xffffffff)
  1190. /*
  1191. * Word5
  1192. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1193. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1194. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1195. * WAITING_DMA_DONE_INT: TXD been filled with data
  1196. * and waiting for TxDoneISR housekeeping.
  1197. */
  1198. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1199. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1200. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1201. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1202. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1203. /*
  1204. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1205. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1206. * behavior of this frame.
  1207. * The following fields are not used by MAC block.
  1208. * They are used by DMA block and HOST driver only.
  1209. * Once a frame has been DMA to ASIC, all the following fields are useless
  1210. * to ASIC.
  1211. */
  1212. /*
  1213. * Word6-10: Buffer physical address
  1214. */
  1215. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1216. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1217. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1218. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1219. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1220. /*
  1221. * Word11-13: Buffer length
  1222. */
  1223. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1224. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1225. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1226. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1227. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1228. /*
  1229. * Word14
  1230. */
  1231. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1232. /*
  1233. * Word15
  1234. */
  1235. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1236. /*
  1237. * RX descriptor format for RX Ring.
  1238. */
  1239. /*
  1240. * Word0
  1241. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1242. * KEY_INDEX: Decryption key actually used.
  1243. */
  1244. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1245. #define RXD_W0_DROP FIELD32(0x00000002)
  1246. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1247. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1248. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1249. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1250. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1251. #define RXD_W0_OFDM FIELD32(0x00000080)
  1252. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1253. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1254. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1255. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1256. /*
  1257. * Word1
  1258. * SIGNAL: RX raw data rate reported by BBP.
  1259. */
  1260. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1261. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1262. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1263. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1264. /*
  1265. * Word2
  1266. * IV: Received IV of originally encrypted.
  1267. */
  1268. #define RXD_W2_IV FIELD32(0xffffffff)
  1269. /*
  1270. * Word3
  1271. * EIV: Received EIV of originally encrypted.
  1272. */
  1273. #define RXD_W3_EIV FIELD32(0xffffffff)
  1274. /*
  1275. * Word4
  1276. * ICV: Received ICV of originally encrypted.
  1277. * NOTE: This is a guess, the official definition is "reserved"
  1278. */
  1279. #define RXD_W4_ICV FIELD32(0xffffffff)
  1280. /*
  1281. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1282. * and passed to the HOST driver.
  1283. * The following fields are for DMA block and HOST usage only.
  1284. * Can't be touched by ASIC MAC block.
  1285. */
  1286. /*
  1287. * Word5
  1288. */
  1289. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1290. /*
  1291. * Word6-15: Reserved
  1292. */
  1293. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1294. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1295. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1296. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1297. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1298. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1299. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1300. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1301. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1302. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1303. /*
  1304. * Macro's for converting txpower from EEPROM to mac80211 value
  1305. * and from mac80211 value to register value.
  1306. */
  1307. #define MIN_TXPOWER 0
  1308. #define MAX_TXPOWER 31
  1309. #define DEFAULT_TXPOWER 24
  1310. #define TXPOWER_FROM_DEV(__txpower) \
  1311. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1312. #define TXPOWER_TO_DEV(__txpower) \
  1313. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1314. #endif /* RT61PCI_H */