hw.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. struct ar5416_desc {
  21. u32 ds_link;
  22. u32 ds_data;
  23. u32 ds_ctl0;
  24. u32 ds_ctl1;
  25. union {
  26. struct {
  27. u32 ctl2;
  28. u32 ctl3;
  29. u32 ctl4;
  30. u32 ctl5;
  31. u32 ctl6;
  32. u32 ctl7;
  33. u32 ctl8;
  34. u32 ctl9;
  35. u32 ctl10;
  36. u32 ctl11;
  37. u32 status0;
  38. u32 status1;
  39. u32 status2;
  40. u32 status3;
  41. u32 status4;
  42. u32 status5;
  43. u32 status6;
  44. u32 status7;
  45. u32 status8;
  46. u32 status9;
  47. } tx;
  48. struct {
  49. u32 status0;
  50. u32 status1;
  51. u32 status2;
  52. u32 status3;
  53. u32 status4;
  54. u32 status5;
  55. u32 status6;
  56. u32 status7;
  57. u32 status8;
  58. } rx;
  59. } u;
  60. } __packed;
  61. #define AR5416DESC(_ds) ((struct ar5416_desc *)(_ds))
  62. #define AR5416DESC_CONST(_ds) ((const struct ar5416_desc *)(_ds))
  63. #define ds_ctl2 u.tx.ctl2
  64. #define ds_ctl3 u.tx.ctl3
  65. #define ds_ctl4 u.tx.ctl4
  66. #define ds_ctl5 u.tx.ctl5
  67. #define ds_ctl6 u.tx.ctl6
  68. #define ds_ctl7 u.tx.ctl7
  69. #define ds_ctl8 u.tx.ctl8
  70. #define ds_ctl9 u.tx.ctl9
  71. #define ds_ctl10 u.tx.ctl10
  72. #define ds_ctl11 u.tx.ctl11
  73. #define ds_txstatus0 u.tx.status0
  74. #define ds_txstatus1 u.tx.status1
  75. #define ds_txstatus2 u.tx.status2
  76. #define ds_txstatus3 u.tx.status3
  77. #define ds_txstatus4 u.tx.status4
  78. #define ds_txstatus5 u.tx.status5
  79. #define ds_txstatus6 u.tx.status6
  80. #define ds_txstatus7 u.tx.status7
  81. #define ds_txstatus8 u.tx.status8
  82. #define ds_txstatus9 u.tx.status9
  83. #define ds_rxstatus0 u.rx.status0
  84. #define ds_rxstatus1 u.rx.status1
  85. #define ds_rxstatus2 u.rx.status2
  86. #define ds_rxstatus3 u.rx.status3
  87. #define ds_rxstatus4 u.rx.status4
  88. #define ds_rxstatus5 u.rx.status5
  89. #define ds_rxstatus6 u.rx.status6
  90. #define ds_rxstatus7 u.rx.status7
  91. #define ds_rxstatus8 u.rx.status8
  92. #define AR_FrameLen 0x00000fff
  93. #define AR_VirtMoreFrag 0x00001000
  94. #define AR_TxCtlRsvd00 0x0000e000
  95. #define AR_XmitPower 0x003f0000
  96. #define AR_XmitPower_S 16
  97. #define AR_RTSEnable 0x00400000
  98. #define AR_VEOL 0x00800000
  99. #define AR_ClrDestMask 0x01000000
  100. #define AR_TxCtlRsvd01 0x1e000000
  101. #define AR_TxIntrReq 0x20000000
  102. #define AR_DestIdxValid 0x40000000
  103. #define AR_CTSEnable 0x80000000
  104. #define AR_BufLen 0x00000fff
  105. #define AR_TxMore 0x00001000
  106. #define AR_DestIdx 0x000fe000
  107. #define AR_DestIdx_S 13
  108. #define AR_FrameType 0x00f00000
  109. #define AR_FrameType_S 20
  110. #define AR_NoAck 0x01000000
  111. #define AR_InsertTS 0x02000000
  112. #define AR_CorruptFCS 0x04000000
  113. #define AR_ExtOnly 0x08000000
  114. #define AR_ExtAndCtl 0x10000000
  115. #define AR_MoreAggr 0x20000000
  116. #define AR_IsAggr 0x40000000
  117. #define AR_BurstDur 0x00007fff
  118. #define AR_BurstDur_S 0
  119. #define AR_DurUpdateEna 0x00008000
  120. #define AR_XmitDataTries0 0x000f0000
  121. #define AR_XmitDataTries0_S 16
  122. #define AR_XmitDataTries1 0x00f00000
  123. #define AR_XmitDataTries1_S 20
  124. #define AR_XmitDataTries2 0x0f000000
  125. #define AR_XmitDataTries2_S 24
  126. #define AR_XmitDataTries3 0xf0000000
  127. #define AR_XmitDataTries3_S 28
  128. #define AR_XmitRate0 0x000000ff
  129. #define AR_XmitRate0_S 0
  130. #define AR_XmitRate1 0x0000ff00
  131. #define AR_XmitRate1_S 8
  132. #define AR_XmitRate2 0x00ff0000
  133. #define AR_XmitRate2_S 16
  134. #define AR_XmitRate3 0xff000000
  135. #define AR_XmitRate3_S 24
  136. #define AR_PacketDur0 0x00007fff
  137. #define AR_PacketDur0_S 0
  138. #define AR_RTSCTSQual0 0x00008000
  139. #define AR_PacketDur1 0x7fff0000
  140. #define AR_PacketDur1_S 16
  141. #define AR_RTSCTSQual1 0x80000000
  142. #define AR_PacketDur2 0x00007fff
  143. #define AR_PacketDur2_S 0
  144. #define AR_RTSCTSQual2 0x00008000
  145. #define AR_PacketDur3 0x7fff0000
  146. #define AR_PacketDur3_S 16
  147. #define AR_RTSCTSQual3 0x80000000
  148. #define AR_AggrLen 0x0000ffff
  149. #define AR_AggrLen_S 0
  150. #define AR_TxCtlRsvd60 0x00030000
  151. #define AR_PadDelim 0x03fc0000
  152. #define AR_PadDelim_S 18
  153. #define AR_EncrType 0x0c000000
  154. #define AR_EncrType_S 26
  155. #define AR_TxCtlRsvd61 0xf0000000
  156. #define AR_2040_0 0x00000001
  157. #define AR_GI0 0x00000002
  158. #define AR_ChainSel0 0x0000001c
  159. #define AR_ChainSel0_S 2
  160. #define AR_2040_1 0x00000020
  161. #define AR_GI1 0x00000040
  162. #define AR_ChainSel1 0x00000380
  163. #define AR_ChainSel1_S 7
  164. #define AR_2040_2 0x00000400
  165. #define AR_GI2 0x00000800
  166. #define AR_ChainSel2 0x00007000
  167. #define AR_ChainSel2_S 12
  168. #define AR_2040_3 0x00008000
  169. #define AR_GI3 0x00010000
  170. #define AR_ChainSel3 0x000e0000
  171. #define AR_ChainSel3_S 17
  172. #define AR_RTSCTSRate 0x0ff00000
  173. #define AR_RTSCTSRate_S 20
  174. #define AR_TxCtlRsvd70 0xf0000000
  175. #define AR_TxRSSIAnt00 0x000000ff
  176. #define AR_TxRSSIAnt00_S 0
  177. #define AR_TxRSSIAnt01 0x0000ff00
  178. #define AR_TxRSSIAnt01_S 8
  179. #define AR_TxRSSIAnt02 0x00ff0000
  180. #define AR_TxRSSIAnt02_S 16
  181. #define AR_TxStatusRsvd00 0x3f000000
  182. #define AR_TxBaStatus 0x40000000
  183. #define AR_TxStatusRsvd01 0x80000000
  184. #define AR_FrmXmitOK 0x00000001
  185. #define AR_ExcessiveRetries 0x00000002
  186. #define AR_FIFOUnderrun 0x00000004
  187. #define AR_Filtered 0x00000008
  188. #define AR_RTSFailCnt 0x000000f0
  189. #define AR_RTSFailCnt_S 4
  190. #define AR_DataFailCnt 0x00000f00
  191. #define AR_DataFailCnt_S 8
  192. #define AR_VirtRetryCnt 0x0000f000
  193. #define AR_VirtRetryCnt_S 12
  194. #define AR_TxDelimUnderrun 0x00010000
  195. #define AR_TxDataUnderrun 0x00020000
  196. #define AR_DescCfgErr 0x00040000
  197. #define AR_TxTimerExpired 0x00080000
  198. #define AR_TxStatusRsvd10 0xfff00000
  199. #define AR_SendTimestamp ds_txstatus2
  200. #define AR_BaBitmapLow ds_txstatus3
  201. #define AR_BaBitmapHigh ds_txstatus4
  202. #define AR_TxRSSIAnt10 0x000000ff
  203. #define AR_TxRSSIAnt10_S 0
  204. #define AR_TxRSSIAnt11 0x0000ff00
  205. #define AR_TxRSSIAnt11_S 8
  206. #define AR_TxRSSIAnt12 0x00ff0000
  207. #define AR_TxRSSIAnt12_S 16
  208. #define AR_TxRSSICombined 0xff000000
  209. #define AR_TxRSSICombined_S 24
  210. #define AR_TxEVM0 ds_txstatus5
  211. #define AR_TxEVM1 ds_txstatus6
  212. #define AR_TxEVM2 ds_txstatus7
  213. #define AR_TxDone 0x00000001
  214. #define AR_SeqNum 0x00001ffe
  215. #define AR_SeqNum_S 1
  216. #define AR_TxStatusRsvd80 0x0001e000
  217. #define AR_TxOpExceeded 0x00020000
  218. #define AR_TxStatusRsvd81 0x001c0000
  219. #define AR_FinalTxIdx 0x00600000
  220. #define AR_FinalTxIdx_S 21
  221. #define AR_TxStatusRsvd82 0x01800000
  222. #define AR_PowerMgmt 0x02000000
  223. #define AR_TxStatusRsvd83 0xfc000000
  224. #define AR_RxCTLRsvd00 0xffffffff
  225. #define AR_BufLen 0x00000fff
  226. #define AR_RxCtlRsvd00 0x00001000
  227. #define AR_RxIntrReq 0x00002000
  228. #define AR_RxCtlRsvd01 0xffffc000
  229. #define AR_RxRSSIAnt00 0x000000ff
  230. #define AR_RxRSSIAnt00_S 0
  231. #define AR_RxRSSIAnt01 0x0000ff00
  232. #define AR_RxRSSIAnt01_S 8
  233. #define AR_RxRSSIAnt02 0x00ff0000
  234. #define AR_RxRSSIAnt02_S 16
  235. #define AR_RxRate 0xff000000
  236. #define AR_RxRate_S 24
  237. #define AR_RxStatusRsvd00 0xff000000
  238. #define AR_DataLen 0x00000fff
  239. #define AR_RxMore 0x00001000
  240. #define AR_NumDelim 0x003fc000
  241. #define AR_NumDelim_S 14
  242. #define AR_RxStatusRsvd10 0xff800000
  243. #define AR_RcvTimestamp ds_rxstatus2
  244. #define AR_GI 0x00000001
  245. #define AR_2040 0x00000002
  246. #define AR_Parallel40 0x00000004
  247. #define AR_Parallel40_S 2
  248. #define AR_RxStatusRsvd30 0x000000f8
  249. #define AR_RxAntenna 0xffffff00
  250. #define AR_RxAntenna_S 8
  251. #define AR_RxRSSIAnt10 0x000000ff
  252. #define AR_RxRSSIAnt10_S 0
  253. #define AR_RxRSSIAnt11 0x0000ff00
  254. #define AR_RxRSSIAnt11_S 8
  255. #define AR_RxRSSIAnt12 0x00ff0000
  256. #define AR_RxRSSIAnt12_S 16
  257. #define AR_RxRSSICombined 0xff000000
  258. #define AR_RxRSSICombined_S 24
  259. #define AR_RxEVM0 ds_rxstatus4
  260. #define AR_RxEVM1 ds_rxstatus5
  261. #define AR_RxEVM2 ds_rxstatus6
  262. #define AR_RxDone 0x00000001
  263. #define AR_RxFrameOK 0x00000002
  264. #define AR_CRCErr 0x00000004
  265. #define AR_DecryptCRCErr 0x00000008
  266. #define AR_PHYErr 0x00000010
  267. #define AR_MichaelErr 0x00000020
  268. #define AR_PreDelimCRCErr 0x00000040
  269. #define AR_RxStatusRsvd70 0x00000080
  270. #define AR_RxKeyIdxValid 0x00000100
  271. #define AR_KeyIdx 0x0000fe00
  272. #define AR_KeyIdx_S 9
  273. #define AR_PHYErrCode 0x0000ff00
  274. #define AR_PHYErrCode_S 8
  275. #define AR_RxMoreAggr 0x00010000
  276. #define AR_RxAggr 0x00020000
  277. #define AR_PostDelimCRCErr 0x00040000
  278. #define AR_RxStatusRsvd71 0x3ff80000
  279. #define AR_DecryptBusyErr 0x40000000
  280. #define AR_KeyMiss 0x80000000
  281. #define AR5416_MAGIC 0x19641014
  282. #define RXSTATUS_RATE(ah, ads) (AR_SREV_5416_V20_OR_LATER(ah) ? \
  283. MS(ads->ds_rxstatus0, AR_RxRate) : \
  284. (ads->ds_rxstatus3 >> 2) & 0xFF)
  285. #define set11nTries(_series, _index) \
  286. (SM((_series)[_index].Tries, AR_XmitDataTries##_index))
  287. #define set11nRate(_series, _index) \
  288. (SM((_series)[_index].Rate, AR_XmitRate##_index))
  289. #define set11nPktDurRTSCTS(_series, _index) \
  290. (SM((_series)[_index].PktDuration, AR_PacketDur##_index) | \
  291. ((_series)[_index].RateFlags & ATH9K_RATESERIES_RTS_CTS ? \
  292. AR_RTSCTSQual##_index : 0))
  293. #define set11nRateFlags(_series, _index) \
  294. (((_series)[_index].RateFlags & ATH9K_RATESERIES_2040 ? \
  295. AR_2040_##_index : 0) \
  296. |((_series)[_index].RateFlags & ATH9K_RATESERIES_HALFGI ? \
  297. AR_GI##_index : 0) \
  298. |SM((_series)[_index].ChSel, AR_ChainSel##_index))
  299. #define AR_SREV_9100(ah) ((ah->ah_macVersion) == AR_SREV_VERSION_9100)
  300. #define INIT_CONFIG_STATUS 0x00000000
  301. #define INIT_RSSI_THR 0x00000700
  302. #define INIT_BCON_CNTRL_REG 0x00000000
  303. #define MIN_TX_FIFO_THRESHOLD 0x1
  304. #define MAX_TX_FIFO_THRESHOLD ((4096 / 64) - 1)
  305. #define INIT_TX_FIFO_THRESHOLD MIN_TX_FIFO_THRESHOLD
  306. struct ar5416AniState {
  307. struct ath9k_channel c;
  308. u8 noiseImmunityLevel;
  309. u8 spurImmunityLevel;
  310. u8 firstepLevel;
  311. u8 ofdmWeakSigDetectOff;
  312. u8 cckWeakSigThreshold;
  313. u32 listenTime;
  314. u32 ofdmTrigHigh;
  315. u32 ofdmTrigLow;
  316. int32_t cckTrigHigh;
  317. int32_t cckTrigLow;
  318. int32_t rssiThrLow;
  319. int32_t rssiThrHigh;
  320. u32 noiseFloor;
  321. u32 txFrameCount;
  322. u32 rxFrameCount;
  323. u32 cycleCount;
  324. u32 ofdmPhyErrCount;
  325. u32 cckPhyErrCount;
  326. u32 ofdmPhyErrBase;
  327. u32 cckPhyErrBase;
  328. int16_t pktRssi[2];
  329. int16_t ofdmErrRssi[2];
  330. int16_t cckErrRssi[2];
  331. };
  332. #define HAL_PROCESS_ANI 0x00000001
  333. #define DO_ANI(ah) \
  334. ((AH5416(ah)->ah_procPhyErr & HAL_PROCESS_ANI))
  335. struct ar5416Stats {
  336. u32 ast_ani_niup;
  337. u32 ast_ani_nidown;
  338. u32 ast_ani_spurup;
  339. u32 ast_ani_spurdown;
  340. u32 ast_ani_ofdmon;
  341. u32 ast_ani_ofdmoff;
  342. u32 ast_ani_cckhigh;
  343. u32 ast_ani_ccklow;
  344. u32 ast_ani_stepup;
  345. u32 ast_ani_stepdown;
  346. u32 ast_ani_ofdmerrs;
  347. u32 ast_ani_cckerrs;
  348. u32 ast_ani_reset;
  349. u32 ast_ani_lzero;
  350. u32 ast_ani_lneg;
  351. struct ath9k_mib_stats ast_mibstats;
  352. struct ath9k_node_stats ast_nodestats;
  353. };
  354. #define AR5416_OPFLAGS_11A 0x01
  355. #define AR5416_OPFLAGS_11G 0x02
  356. #define AR5416_OPFLAGS_N_5G_HT40 0x04
  357. #define AR5416_OPFLAGS_N_2G_HT40 0x08
  358. #define AR5416_OPFLAGS_N_5G_HT20 0x10
  359. #define AR5416_OPFLAGS_N_2G_HT20 0x20
  360. #define EEP_RFSILENT_ENABLED 0x0001
  361. #define EEP_RFSILENT_ENABLED_S 0
  362. #define EEP_RFSILENT_POLARITY 0x0002
  363. #define EEP_RFSILENT_POLARITY_S 1
  364. #define EEP_RFSILENT_GPIO_SEL 0x001c
  365. #define EEP_RFSILENT_GPIO_SEL_S 2
  366. #define AR5416_EEP_NO_BACK_VER 0x1
  367. #define AR5416_EEP_VER 0xE
  368. #define AR5416_EEP_VER_MINOR_MASK 0x0FFF
  369. #define AR5416_EEP_MINOR_VER_2 0x2
  370. #define AR5416_EEP_MINOR_VER_3 0x3
  371. #define AR5416_EEP_MINOR_VER_7 0x7
  372. #define AR5416_EEP_MINOR_VER_9 0x9
  373. #define AR5416_NUM_5G_CAL_PIERS 8
  374. #define AR5416_NUM_2G_CAL_PIERS 4
  375. #define AR5416_NUM_5G_20_TARGET_POWERS 8
  376. #define AR5416_NUM_5G_40_TARGET_POWERS 8
  377. #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
  378. #define AR5416_NUM_2G_20_TARGET_POWERS 4
  379. #define AR5416_NUM_2G_40_TARGET_POWERS 4
  380. #define AR5416_NUM_CTLS 24
  381. #define AR5416_NUM_BAND_EDGES 8
  382. #define AR5416_NUM_PD_GAINS 4
  383. #define AR5416_PD_GAINS_IN_MASK 4
  384. #define AR5416_PD_GAIN_ICEPTS 5
  385. #define AR5416_EEPROM_MODAL_SPURS 5
  386. #define AR5416_MAX_RATE_POWER 63
  387. #define AR5416_NUM_PDADC_VALUES 128
  388. #define AR5416_BCHAN_UNUSED 0xFF
  389. #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
  390. #define AR5416_MAX_CHAINS 3
  391. #define AR5416_PWR_TABLE_OFFSET -5
  392. enum eeprom_param {
  393. EEP_NFTHRESH_5,
  394. EEP_NFTHRESH_2,
  395. EEP_MAC_MSW,
  396. EEP_MAC_MID,
  397. EEP_MAC_LSW,
  398. EEP_REG_0,
  399. EEP_REG_1,
  400. EEP_OP_CAP,
  401. EEP_OP_MODE,
  402. EEP_RF_SILENT,
  403. EEP_OB_5,
  404. EEP_DB_5,
  405. EEP_OB_2,
  406. EEP_DB_2,
  407. EEP_MINOR_REV,
  408. EEP_TX_MASK,
  409. EEP_RX_MASK,
  410. };
  411. enum ar5416_rates {
  412. rate6mb, rate9mb, rate12mb, rate18mb,
  413. rate24mb, rate36mb, rate48mb, rate54mb,
  414. rate1l, rate2l, rate2s, rate5_5l,
  415. rate5_5s, rate11l, rate11s, rateXr,
  416. rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
  417. rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
  418. rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
  419. rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
  420. rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
  421. Ar5416RateSize
  422. };
  423. struct base_eep_header {
  424. u16 length;
  425. u16 checksum;
  426. u16 version;
  427. u8 opCapFlags;
  428. u8 eepMisc;
  429. u16 regDmn[2];
  430. u8 macAddr[6];
  431. u8 rxMask;
  432. u8 txMask;
  433. u16 rfSilent;
  434. u16 blueToothOptions;
  435. u16 deviceCap;
  436. u32 binBuildNumber;
  437. u8 deviceType;
  438. u8 pwdclkind;
  439. u8 futureBase[32];
  440. } __packed;
  441. struct spur_chan {
  442. u16 spurChan;
  443. u8 spurRangeLow;
  444. u8 spurRangeHigh;
  445. } __packed;
  446. struct modal_eep_header {
  447. u32 antCtrlChain[AR5416_MAX_CHAINS];
  448. u32 antCtrlCommon;
  449. u8 antennaGainCh[AR5416_MAX_CHAINS];
  450. u8 switchSettling;
  451. u8 txRxAttenCh[AR5416_MAX_CHAINS];
  452. u8 rxTxMarginCh[AR5416_MAX_CHAINS];
  453. u8 adcDesiredSize;
  454. u8 pgaDesiredSize;
  455. u8 xlnaGainCh[AR5416_MAX_CHAINS];
  456. u8 txEndToXpaOff;
  457. u8 txEndToRxOn;
  458. u8 txFrameToXpaOn;
  459. u8 thresh62;
  460. u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
  461. u8 xpdGain;
  462. u8 xpd;
  463. u8 iqCalICh[AR5416_MAX_CHAINS];
  464. u8 iqCalQCh[AR5416_MAX_CHAINS];
  465. u8 pdGainOverlap;
  466. u8 ob;
  467. u8 db;
  468. u8 xpaBiasLvl;
  469. u8 pwrDecreaseFor2Chain;
  470. u8 pwrDecreaseFor3Chain;
  471. u8 txFrameToDataStart;
  472. u8 txFrameToPaOn;
  473. u8 ht40PowerIncForPdadc;
  474. u8 bswAtten[AR5416_MAX_CHAINS];
  475. u8 bswMargin[AR5416_MAX_CHAINS];
  476. u8 swSettleHt40;
  477. u8 xatten2Db[AR5416_MAX_CHAINS];
  478. u8 xatten2Margin[AR5416_MAX_CHAINS];
  479. u8 ob_ch1;
  480. u8 db_ch1;
  481. u8 useAnt1:1,
  482. force_xpaon:1,
  483. local_bias:1,
  484. femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
  485. u8 futureModalar9280;
  486. u16 xpaBiasLvlFreq[3];
  487. u8 futureModal[6];
  488. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  489. } __packed;
  490. struct cal_data_per_freq {
  491. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  492. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  493. } __packed;
  494. struct cal_target_power_leg {
  495. u8 bChannel;
  496. u8 tPow2x[4];
  497. } __packed;
  498. struct cal_target_power_ht {
  499. u8 bChannel;
  500. u8 tPow2x[8];
  501. } __packed;
  502. #ifdef __BIG_ENDIAN_BITFIELD
  503. struct cal_ctl_edges {
  504. u8 bChannel;
  505. u8 flag:2, tPower:6;
  506. } __packed;
  507. #else
  508. struct cal_ctl_edges {
  509. u8 bChannel;
  510. u8 tPower:6, flag:2;
  511. } __packed;
  512. #endif
  513. struct cal_ctl_data {
  514. struct cal_ctl_edges
  515. ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
  516. } __packed;
  517. struct ar5416_eeprom {
  518. struct base_eep_header baseEepHeader;
  519. u8 custData[64];
  520. struct modal_eep_header modalHeader[2];
  521. u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
  522. u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
  523. struct cal_data_per_freq
  524. calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
  525. struct cal_data_per_freq
  526. calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
  527. struct cal_target_power_leg
  528. calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
  529. struct cal_target_power_ht
  530. calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
  531. struct cal_target_power_ht
  532. calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
  533. struct cal_target_power_leg
  534. calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
  535. struct cal_target_power_leg
  536. calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
  537. struct cal_target_power_ht
  538. calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
  539. struct cal_target_power_ht
  540. calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
  541. u8 ctlIndex[AR5416_NUM_CTLS];
  542. struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
  543. u8 padding;
  544. } __packed;
  545. struct ar5416IniArray {
  546. u32 *ia_array;
  547. u32 ia_rows;
  548. u32 ia_columns;
  549. };
  550. #define INIT_INI_ARRAY(iniarray, array, rows, columns) do { \
  551. (iniarray)->ia_array = (u32 *)(array); \
  552. (iniarray)->ia_rows = (rows); \
  553. (iniarray)->ia_columns = (columns); \
  554. } while (0)
  555. #define INI_RA(iniarray, row, column) \
  556. (((iniarray)->ia_array)[(row) * ((iniarray)->ia_columns) + (column)])
  557. #define INIT_CAL(_perCal) do { \
  558. (_perCal)->calState = CAL_WAITING; \
  559. (_perCal)->calNext = NULL; \
  560. } while (0)
  561. #define INSERT_CAL(_ahp, _perCal) \
  562. do { \
  563. if ((_ahp)->ah_cal_list_last == NULL) { \
  564. (_ahp)->ah_cal_list = \
  565. (_ahp)->ah_cal_list_last = (_perCal); \
  566. ((_ahp)->ah_cal_list_last)->calNext = (_perCal); \
  567. } else { \
  568. ((_ahp)->ah_cal_list_last)->calNext = (_perCal); \
  569. (_ahp)->ah_cal_list_last = (_perCal); \
  570. (_perCal)->calNext = (_ahp)->ah_cal_list; \
  571. } \
  572. } while (0)
  573. enum hal_cal_types {
  574. ADC_DC_INIT_CAL = 0x1,
  575. ADC_GAIN_CAL = 0x2,
  576. ADC_DC_CAL = 0x4,
  577. IQ_MISMATCH_CAL = 0x8
  578. };
  579. enum hal_cal_state {
  580. CAL_INACTIVE,
  581. CAL_WAITING,
  582. CAL_RUNNING,
  583. CAL_DONE
  584. };
  585. #define MIN_CAL_SAMPLES 1
  586. #define MAX_CAL_SAMPLES 64
  587. #define INIT_LOG_COUNT 5
  588. #define PER_MIN_LOG_COUNT 2
  589. #define PER_MAX_LOG_COUNT 10
  590. struct hal_percal_data {
  591. enum hal_cal_types calType;
  592. u32 calNumSamples;
  593. u32 calCountMax;
  594. void (*calCollect) (struct ath_hal *);
  595. void (*calPostProc) (struct ath_hal *, u8);
  596. };
  597. struct hal_cal_list {
  598. const struct hal_percal_data *calData;
  599. enum hal_cal_state calState;
  600. struct hal_cal_list *calNext;
  601. };
  602. struct ath_hal_5416 {
  603. struct ath_hal ah;
  604. struct ar5416_eeprom ah_eeprom;
  605. struct ar5416Stats ah_stats;
  606. struct ath9k_tx_queue_info ah_txq[ATH9K_NUM_TX_QUEUES];
  607. void __iomem *ah_cal_mem;
  608. u8 ah_macaddr[ETH_ALEN];
  609. u8 ah_bssid[ETH_ALEN];
  610. u8 ah_bssidmask[ETH_ALEN];
  611. u16 ah_assocId;
  612. int16_t ah_curchanRadIndex;
  613. u32 ah_maskReg;
  614. u32 ah_txOkInterruptMask;
  615. u32 ah_txErrInterruptMask;
  616. u32 ah_txDescInterruptMask;
  617. u32 ah_txEolInterruptMask;
  618. u32 ah_txUrnInterruptMask;
  619. bool ah_chipFullSleep;
  620. u32 ah_atimWindow;
  621. u16 ah_antennaSwitchSwap;
  622. enum ath9k_power_mode ah_powerMode;
  623. enum ath9k_ant_setting ah_diversityControl;
  624. /* Calibration */
  625. enum hal_cal_types ah_suppCals;
  626. struct hal_cal_list ah_iqCalData;
  627. struct hal_cal_list ah_adcGainCalData;
  628. struct hal_cal_list ah_adcDcCalInitData;
  629. struct hal_cal_list ah_adcDcCalData;
  630. struct hal_cal_list *ah_cal_list;
  631. struct hal_cal_list *ah_cal_list_last;
  632. struct hal_cal_list *ah_cal_list_curr;
  633. #define ah_totalPowerMeasI ah_Meas0.unsign
  634. #define ah_totalPowerMeasQ ah_Meas1.unsign
  635. #define ah_totalIqCorrMeas ah_Meas2.sign
  636. #define ah_totalAdcIOddPhase ah_Meas0.unsign
  637. #define ah_totalAdcIEvenPhase ah_Meas1.unsign
  638. #define ah_totalAdcQOddPhase ah_Meas2.unsign
  639. #define ah_totalAdcQEvenPhase ah_Meas3.unsign
  640. #define ah_totalAdcDcOffsetIOddPhase ah_Meas0.sign
  641. #define ah_totalAdcDcOffsetIEvenPhase ah_Meas1.sign
  642. #define ah_totalAdcDcOffsetQOddPhase ah_Meas2.sign
  643. #define ah_totalAdcDcOffsetQEvenPhase ah_Meas3.sign
  644. union {
  645. u32 unsign[AR5416_MAX_CHAINS];
  646. int32_t sign[AR5416_MAX_CHAINS];
  647. } ah_Meas0;
  648. union {
  649. u32 unsign[AR5416_MAX_CHAINS];
  650. int32_t sign[AR5416_MAX_CHAINS];
  651. } ah_Meas1;
  652. union {
  653. u32 unsign[AR5416_MAX_CHAINS];
  654. int32_t sign[AR5416_MAX_CHAINS];
  655. } ah_Meas2;
  656. union {
  657. u32 unsign[AR5416_MAX_CHAINS];
  658. int32_t sign[AR5416_MAX_CHAINS];
  659. } ah_Meas3;
  660. u16 ah_CalSamples;
  661. u32 ah_staId1Defaults;
  662. u32 ah_miscMode;
  663. enum {
  664. AUTO_32KHZ,
  665. USE_32KHZ,
  666. DONT_USE_32KHZ,
  667. } ah_enable32kHzClock;
  668. /* RF */
  669. u32 *ah_analogBank0Data;
  670. u32 *ah_analogBank1Data;
  671. u32 *ah_analogBank2Data;
  672. u32 *ah_analogBank3Data;
  673. u32 *ah_analogBank6Data;
  674. u32 *ah_analogBank6TPCData;
  675. u32 *ah_analogBank7Data;
  676. u32 *ah_addac5416_21;
  677. u32 *ah_bank6Temp;
  678. int16_t ah_txPowerIndexOffset;
  679. u32 ah_beaconInterval;
  680. u32 ah_slottime;
  681. u32 ah_acktimeout;
  682. u32 ah_ctstimeout;
  683. u32 ah_globaltxtimeout;
  684. u8 ah_gBeaconRate;
  685. u32 ah_gpioSelect;
  686. u32 ah_polarity;
  687. u32 ah_gpioBit;
  688. /* ANI */
  689. u32 ah_procPhyErr;
  690. bool ah_hasHwPhyCounters;
  691. u32 ah_aniPeriod;
  692. struct ar5416AniState *ah_curani;
  693. struct ar5416AniState ah_ani[255];
  694. int ah_totalSizeDesired[5];
  695. int ah_coarseHigh[5];
  696. int ah_coarseLow[5];
  697. int ah_firpwr[5];
  698. enum ath9k_ani_cmd ah_ani_function;
  699. u32 ah_intrTxqs;
  700. bool ah_intrMitigation;
  701. enum ath9k_ht_extprotspacing ah_extprotspacing;
  702. u8 ah_txchainmask;
  703. u8 ah_rxchainmask;
  704. struct ar5416IniArray ah_iniModes;
  705. struct ar5416IniArray ah_iniCommon;
  706. struct ar5416IniArray ah_iniBank0;
  707. struct ar5416IniArray ah_iniBB_RfGain;
  708. struct ar5416IniArray ah_iniBank1;
  709. struct ar5416IniArray ah_iniBank2;
  710. struct ar5416IniArray ah_iniBank3;
  711. struct ar5416IniArray ah_iniBank6;
  712. struct ar5416IniArray ah_iniBank6TPC;
  713. struct ar5416IniArray ah_iniBank7;
  714. struct ar5416IniArray ah_iniAddac;
  715. struct ar5416IniArray ah_iniPcieSerdes;
  716. struct ar5416IniArray ah_iniModesAdditional;
  717. };
  718. #define AH5416(_ah) ((struct ath_hal_5416 *)(_ah))
  719. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  720. #define ar5416RfDetach(ah) do { \
  721. if (AH5416(ah)->ah_rfHal.rfDetach != NULL) \
  722. AH5416(ah)->ah_rfHal.rfDetach(ah); \
  723. } while (0)
  724. #define ath9k_hw_use_flash(_ah) \
  725. (!(_ah->ah_flags & AH_USE_EEPROM))
  726. #define DO_DELAY(x) do { \
  727. if ((++(x) % 64) == 0) \
  728. udelay(1); \
  729. } while (0)
  730. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  731. int r; \
  732. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  733. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  734. INI_RA((iniarray), r, (column))); \
  735. DO_DELAY(regWr); \
  736. } \
  737. } while (0)
  738. #define BASE_ACTIVATE_DELAY 100
  739. #define RTC_PLL_SETTLE_DELAY 1000
  740. #define COEF_SCALE_S 24
  741. #define HT40_CHANNEL_CENTER_SHIFT 10
  742. #define AR5416_EEPROM_MAGIC_OFFSET 0x0
  743. #define AR5416_EEPROM_S 2
  744. #define AR5416_EEPROM_OFFSET 0x2000
  745. #define AR5416_EEPROM_START_ADDR \
  746. (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
  747. #define AR5416_EEPROM_MAX 0xae0
  748. #define ar5416_get_eep_ver(_ahp) \
  749. (((_ahp)->ah_eeprom.baseEepHeader.version >> 12) & 0xF)
  750. #define ar5416_get_eep_rev(_ahp) \
  751. (((_ahp)->ah_eeprom.baseEepHeader.version) & 0xFFF)
  752. #define ar5416_get_ntxchains(_txchainmask) \
  753. (((_txchainmask >> 2) & 1) + \
  754. ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
  755. #ifdef __BIG_ENDIAN
  756. #define AR5416_EEPROM_MAGIC 0x5aa5
  757. #else
  758. #define AR5416_EEPROM_MAGIC 0xa55a
  759. #endif
  760. #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  761. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  762. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  763. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  764. #define ATH9K_NUM_QUEUES 10
  765. #define HAL_NOISE_IMMUNE_MAX 4
  766. #define HAL_SPUR_IMMUNE_MAX 7
  767. #define HAL_FIRST_STEP_MAX 2
  768. #define ATH9K_ANI_OFDM_TRIG_HIGH 500
  769. #define ATH9K_ANI_OFDM_TRIG_LOW 200
  770. #define ATH9K_ANI_CCK_TRIG_HIGH 200
  771. #define ATH9K_ANI_CCK_TRIG_LOW 100
  772. #define ATH9K_ANI_NOISE_IMMUNE_LVL 4
  773. #define ATH9K_ANI_USE_OFDM_WEAK_SIG true
  774. #define ATH9K_ANI_CCK_WEAK_SIG_THR false
  775. #define ATH9K_ANI_SPUR_IMMUNE_LVL 7
  776. #define ATH9K_ANI_FIRSTEP_LVL 0
  777. #define ATH9K_ANI_RSSI_THR_HIGH 40
  778. #define ATH9K_ANI_RSSI_THR_LOW 7
  779. #define ATH9K_ANI_PERIOD 100
  780. #define AR_GPIOD_MASK 0x00001FFF
  781. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  782. #define HAL_EP_RND(x, mul) \
  783. ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
  784. #define BEACON_RSSI(ahp) \
  785. HAL_EP_RND(ahp->ah_stats.ast_nodestats.ns_avgbrssi, \
  786. ATH9K_RSSI_EP_MULTIPLIER)
  787. #define ah_mibStats ah_stats.ast_mibstats
  788. #define AH_TIMEOUT 100000
  789. #define AH_TIME_QUANTUM 10
  790. #define AR_KEYTABLE_SIZE 128
  791. #define POWER_UP_TIME 200000
  792. #define EXT_ADDITIVE (0x8000)
  793. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  794. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  795. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  796. #define SUB_NUM_CTL_MODES_AT_5G_40 2
  797. #define SUB_NUM_CTL_MODES_AT_2G_40 3
  798. #define SPUR_RSSI_THRESH 40
  799. #define TU_TO_USEC(_tu) ((_tu) << 10)
  800. #define CAB_TIMEOUT_VAL 10
  801. #define BEACON_TIMEOUT_VAL 10
  802. #define MIN_BEACON_TIMEOUT_VAL 1
  803. #define SLEEP_SLOP 3
  804. #define CCK_SIFS_TIME 10
  805. #define CCK_PREAMBLE_BITS 144
  806. #define CCK_PLCP_BITS 48
  807. #define OFDM_SIFS_TIME 16
  808. #define OFDM_PREAMBLE_TIME 20
  809. #define OFDM_PLCP_BITS 22
  810. #define OFDM_SYMBOL_TIME 4
  811. #define OFDM_SIFS_TIME_HALF 32
  812. #define OFDM_PREAMBLE_TIME_HALF 40
  813. #define OFDM_PLCP_BITS_HALF 22
  814. #define OFDM_SYMBOL_TIME_HALF 8
  815. #define OFDM_SIFS_TIME_QUARTER 64
  816. #define OFDM_PREAMBLE_TIME_QUARTER 80
  817. #define OFDM_PLCP_BITS_QUARTER 22
  818. #define OFDM_SYMBOL_TIME_QUARTER 16
  819. u32 ath9k_hw_get_eeprom(struct ath_hal_5416 *ahp,
  820. enum eeprom_param param);
  821. #endif