sky2.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.22"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define TX_RING_SIZE 512
  60. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  61. #define TX_MIN_PENDING 64
  62. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  63. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  64. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  65. #define TX_WATCHDOG (5 * HZ)
  66. #define NAPI_WEIGHT 64
  67. #define PHY_RETRIES 1000
  68. #define SKY2_EEPROM_MAGIC 0x9955aabb
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  235. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  238. reg = gma_read16(hw, port, GM_RX_CTRL);
  239. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  240. gma_write16(hw, port, GM_RX_CTRL, reg);
  241. }
  242. /* flow control to advertise bits */
  243. static const u16 copper_fc_adv[] = {
  244. [FC_NONE] = 0,
  245. [FC_TX] = PHY_M_AN_ASP,
  246. [FC_RX] = PHY_M_AN_PC,
  247. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  248. };
  249. /* flow control to advertise bits when using 1000BaseX */
  250. static const u16 fiber_fc_adv[] = {
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. [FC_TX] = PHY_M_P_ASYM_MD_X,
  253. [FC_RX] = PHY_M_P_SYM_MD_X,
  254. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  255. };
  256. /* flow control to GMA disable bits */
  257. static const u16 gm_fc_disable[] = {
  258. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  259. [FC_TX] = GM_GPCR_FC_RX_DIS,
  260. [FC_RX] = GM_GPCR_FC_TX_DIS,
  261. [FC_BOTH] = 0,
  262. };
  263. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  264. {
  265. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  266. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  267. if (sky2->autoneg == AUTONEG_ENABLE &&
  268. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  269. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  270. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  271. PHY_M_EC_MAC_S_MSK);
  272. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  273. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  274. if (hw->chip_id == CHIP_ID_YUKON_EC)
  275. /* set downshift counter to 3x and enable downshift */
  276. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  277. else
  278. /* set master & slave downshift counter to 1x */
  279. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  280. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  281. }
  282. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  283. if (sky2_is_copper(hw)) {
  284. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  287. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  288. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  289. u16 spec;
  290. /* Enable Class A driver for FE+ A0 */
  291. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  292. spec |= PHY_M_FESC_SEL_CL_A;
  293. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  294. }
  295. } else {
  296. /* disable energy detect */
  297. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  298. /* enable automatic crossover */
  299. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  300. /* downshift on PHY 88E1112 and 88E1149 is changed */
  301. if (sky2->autoneg == AUTONEG_ENABLE
  302. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  303. /* set downshift counter to 3x and enable downshift */
  304. ctrl &= ~PHY_M_PC_DSC_MSK;
  305. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  306. }
  307. }
  308. } else {
  309. /* workaround for deviation #4.88 (CRC errors) */
  310. /* disable Automatic Crossover */
  311. ctrl &= ~PHY_M_PC_MDIX_MSK;
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  314. /* special setup for PHY 88E1112 Fiber */
  315. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  316. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  317. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  319. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  320. ctrl &= ~PHY_M_MAC_MD_MSK;
  321. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. if (hw->pmd_type == 'P') {
  324. /* select page 1 to access Fiber registers */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  326. /* for SFP-module set SIGDET polarity to low */
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl |= PHY_M_FIB_SIGD_POL;
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. }
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  332. }
  333. ctrl = PHY_CT_RESET;
  334. ct1000 = 0;
  335. adv = PHY_AN_CSMA;
  336. reg = 0;
  337. if (sky2->autoneg == AUTONEG_ENABLE) {
  338. if (sky2_is_copper(hw)) {
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. ct1000 |= PHY_M_1000C_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. ct1000 |= PHY_M_1000C_AHD;
  343. if (sky2->advertising & ADVERTISED_100baseT_Full)
  344. adv |= PHY_M_AN_100_FD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Half)
  346. adv |= PHY_M_AN_100_HD;
  347. if (sky2->advertising & ADVERTISED_10baseT_Full)
  348. adv |= PHY_M_AN_10_FD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Half)
  350. adv |= PHY_M_AN_10_HD;
  351. adv |= copper_fc_adv[sky2->flow_mode];
  352. } else { /* special defines for FIBER (88E1040S only) */
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. adv |= PHY_M_AN_1000X_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. adv |= PHY_M_AN_1000X_AHD;
  357. adv |= fiber_fc_adv[sky2->flow_mode];
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and speed */
  365. reg |= GM_GPCR_AU_ALL_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. reg |= gm_fc_disable[sky2->flow_mode];
  382. /* Forward pause packets to GMAC? */
  383. if (sky2->flow_mode & FC_RX)
  384. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  385. else
  386. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  387. }
  388. gma_write16(hw, port, GM_GP_CTRL, reg);
  389. if (hw->flags & SKY2_HW_GIGABIT)
  390. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  391. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  392. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  393. /* Setup Phy LED's */
  394. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  395. ledover = 0;
  396. switch (hw->chip_id) {
  397. case CHIP_ID_YUKON_FE:
  398. /* on 88E3082 these bits are at 11..9 (shifted left) */
  399. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  400. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  401. /* delete ACT LED control bits */
  402. ctrl &= ~PHY_M_FELP_LED1_MSK;
  403. /* change ACT LED control to blink mode */
  404. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  405. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  406. break;
  407. case CHIP_ID_YUKON_FE_P:
  408. /* Enable Link Partner Next Page */
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  410. ctrl |= PHY_M_PC_ENA_LIP_NP;
  411. /* disable Energy Detect and enable scrambler */
  412. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  413. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  414. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  415. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  416. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  417. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_XL:
  421. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  422. /* select page 3 to access LED control register */
  423. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  424. /* set LED Function Control register */
  425. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  426. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  427. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  428. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  429. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  430. /* set Polarity Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  432. (PHY_M_POLC_LS1_P_MIX(4) |
  433. PHY_M_POLC_IS0_P_MIX(4) |
  434. PHY_M_POLC_LOS_CTRL(2) |
  435. PHY_M_POLC_INIT_CTRL(2) |
  436. PHY_M_POLC_STA1_CTRL(2) |
  437. PHY_M_POLC_STA0_CTRL(2)));
  438. /* restore page register */
  439. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  440. break;
  441. case CHIP_ID_YUKON_EC_U:
  442. case CHIP_ID_YUKON_EX:
  443. case CHIP_ID_YUKON_SUPR:
  444. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  445. /* select page 3 to access LED control register */
  446. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  447. /* set LED Function Control register */
  448. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  449. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  450. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  451. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  452. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  453. /* set Blink Rate in LED Timer Control Register */
  454. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  455. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  456. /* restore page register */
  457. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  458. break;
  459. default:
  460. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  461. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  462. /* turn off the Rx LED (LED_RX) */
  463. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  464. }
  465. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  466. /* apply fixes in PHY AFE */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  468. /* increase differential signal amplitude in 10BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xaa99);
  470. gm_phy_write(hw, port, 0x17, 0x2011);
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  472. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  473. gm_phy_write(hw, port, 0x18, 0xa204);
  474. gm_phy_write(hw, port, 0x17, 0x2002);
  475. }
  476. /* set page register to 0 */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  478. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  479. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  480. /* apply workaround for integrated resistors calibration */
  481. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  482. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  483. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  484. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  485. /* no effect on Yukon-XL */
  486. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  487. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  488. /* turn on 100 Mbps LED (LED_LINK100) */
  489. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  490. }
  491. if (ledover)
  492. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  493. }
  494. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  495. if (sky2->autoneg == AUTONEG_ENABLE)
  496. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  497. else
  498. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  499. }
  500. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  501. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  502. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  503. {
  504. u32 reg1;
  505. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  506. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  507. reg1 &= ~phy_power[port];
  508. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  509. reg1 |= coma_mode[port];
  510. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  511. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  512. sky2_pci_read32(hw, PCI_DEV_REG1);
  513. if (hw->chip_id == CHIP_ID_YUKON_FE)
  514. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  515. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  516. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  517. }
  518. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  519. {
  520. u32 reg1;
  521. u16 ctrl;
  522. /* release GPHY Control reset */
  523. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  524. /* release GMAC reset */
  525. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  526. if (hw->flags & SKY2_HW_NEWER_PHY) {
  527. /* select page 2 to access MAC control register */
  528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  529. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  530. /* allow GMII Power Down */
  531. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  532. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  533. /* set page register back to 0 */
  534. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  535. }
  536. /* setup General Purpose Control Register */
  537. gma_write16(hw, port, GM_GP_CTRL,
  538. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  539. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  540. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  541. /* select page 2 to access MAC control register */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  543. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  544. /* enable Power Down */
  545. ctrl |= PHY_M_PC_POW_D_ENA;
  546. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  547. /* set page register back to 0 */
  548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  549. }
  550. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  551. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  552. }
  553. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  554. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  555. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  556. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  557. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  558. }
  559. /* Force a renegotiation */
  560. static void sky2_phy_reinit(struct sky2_port *sky2)
  561. {
  562. spin_lock_bh(&sky2->phy_lock);
  563. sky2_phy_init(sky2->hw, sky2->port);
  564. spin_unlock_bh(&sky2->phy_lock);
  565. }
  566. /* Put device in state to listen for Wake On Lan */
  567. static void sky2_wol_init(struct sky2_port *sky2)
  568. {
  569. struct sky2_hw *hw = sky2->hw;
  570. unsigned port = sky2->port;
  571. enum flow_control save_mode;
  572. u16 ctrl;
  573. u32 reg1;
  574. /* Bring hardware out of reset */
  575. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  576. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  577. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  578. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  579. /* Force to 10/100
  580. * sky2_reset will re-enable on resume
  581. */
  582. save_mode = sky2->flow_mode;
  583. ctrl = sky2->advertising;
  584. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  585. sky2->flow_mode = FC_NONE;
  586. spin_lock_bh(&sky2->phy_lock);
  587. sky2_phy_power_up(hw, port);
  588. sky2_phy_init(hw, port);
  589. spin_unlock_bh(&sky2->phy_lock);
  590. sky2->flow_mode = save_mode;
  591. sky2->advertising = ctrl;
  592. /* Set GMAC to no flow control and auto update for speed/duplex */
  593. gma_write16(hw, port, GM_GP_CTRL,
  594. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  595. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  596. /* Set WOL address */
  597. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  598. sky2->netdev->dev_addr, ETH_ALEN);
  599. /* Turn on appropriate WOL control bits */
  600. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  601. ctrl = 0;
  602. if (sky2->wol & WAKE_PHY)
  603. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  604. else
  605. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  606. if (sky2->wol & WAKE_MAGIC)
  607. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  608. else
  609. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  610. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  612. /* Turn on legacy PCI-Express PME mode */
  613. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  614. reg1 |= PCI_Y2_PME_LEGACY;
  615. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  616. /* block receiver */
  617. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  618. }
  619. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  620. {
  621. struct net_device *dev = hw->dev[port];
  622. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  623. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  624. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  625. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  626. /* Yukon-Extreme B0 and further Extreme devices */
  627. /* enable Store & Forward mode for TX */
  628. if (dev->mtu <= ETH_DATA_LEN)
  629. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  630. TX_JUMBO_DIS | TX_STFW_ENA);
  631. else
  632. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  633. TX_JUMBO_ENA| TX_STFW_ENA);
  634. } else {
  635. if (dev->mtu <= ETH_DATA_LEN)
  636. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  637. else {
  638. /* set Tx GMAC FIFO Almost Empty Threshold */
  639. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  640. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  641. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  642. /* Can't do offload because of lack of store/forward */
  643. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  644. }
  645. }
  646. }
  647. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  648. {
  649. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  650. u16 reg;
  651. u32 rx_reg;
  652. int i;
  653. const u8 *addr = hw->dev[port]->dev_addr;
  654. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  655. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  656. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  657. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  658. /* WA DEV_472 -- looks like crossed wires on port 2 */
  659. /* clear GMAC 1 Control reset */
  660. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  661. do {
  662. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  663. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  664. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  665. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  666. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  667. }
  668. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  669. /* Enable Transmit FIFO Underrun */
  670. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  671. spin_lock_bh(&sky2->phy_lock);
  672. sky2_phy_power_up(hw, port);
  673. sky2_phy_init(hw, port);
  674. spin_unlock_bh(&sky2->phy_lock);
  675. /* MIB clear */
  676. reg = gma_read16(hw, port, GM_PHY_ADDR);
  677. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  678. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  679. gma_read16(hw, port, i);
  680. gma_write16(hw, port, GM_PHY_ADDR, reg);
  681. /* transmit control */
  682. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  683. /* receive control reg: unicast + multicast + no FCS */
  684. gma_write16(hw, port, GM_RX_CTRL,
  685. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  686. /* transmit flow control */
  687. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  688. /* transmit parameter */
  689. gma_write16(hw, port, GM_TX_PARAM,
  690. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  691. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  692. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  693. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  694. /* serial mode register */
  695. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  696. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  697. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  698. reg |= GM_SMOD_JUMBO_ENA;
  699. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  700. /* virtual address for data */
  701. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  702. /* physical address: used for pause frames */
  703. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  704. /* ignore counter overflows */
  705. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  706. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  707. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  708. /* Configure Rx MAC FIFO */
  709. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  710. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  711. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  712. hw->chip_id == CHIP_ID_YUKON_FE_P)
  713. rx_reg |= GMF_RX_OVER_ON;
  714. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  716. /* Hardware errata - clear flush mask */
  717. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  718. } else {
  719. /* Flush Rx MAC FIFO on any flow control or error */
  720. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  721. }
  722. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  723. reg = RX_GMF_FL_THR_DEF + 1;
  724. /* Another magic mystery workaround from sk98lin */
  725. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  726. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  727. reg = 0x178;
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  729. /* Configure Tx MAC FIFO */
  730. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  731. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  732. /* On chips without ram buffer, pause is controled by MAC level */
  733. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  734. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  735. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  736. sky2_set_tx_stfwd(hw, port);
  737. }
  738. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  739. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  740. /* disable dynamic watermark */
  741. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  742. reg &= ~TX_DYN_WM_ENA;
  743. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  744. }
  745. }
  746. /* Assign Ram Buffer allocation to queue */
  747. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  748. {
  749. u32 end;
  750. /* convert from K bytes to qwords used for hw register */
  751. start *= 1024/8;
  752. space *= 1024/8;
  753. end = start + space - 1;
  754. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  755. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  756. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  757. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  758. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  759. if (q == Q_R1 || q == Q_R2) {
  760. u32 tp = space - space/4;
  761. /* On receive queue's set the thresholds
  762. * give receiver priority when > 3/4 full
  763. * send pause when down to 2K
  764. */
  765. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  766. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  767. tp = space - 2048/8;
  768. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  769. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  770. } else {
  771. /* Enable store & forward on Tx queue's because
  772. * Tx FIFO is only 1K on Yukon
  773. */
  774. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  775. }
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  777. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  778. }
  779. /* Setup Bus Memory Interface */
  780. static void sky2_qset(struct sky2_hw *hw, u16 q)
  781. {
  782. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  783. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  784. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  785. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  786. }
  787. /* Setup prefetch unit registers. This is the interface between
  788. * hardware and driver list elements
  789. */
  790. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  791. u64 addr, u32 last)
  792. {
  793. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  794. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  795. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  796. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  797. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  798. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  799. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  800. }
  801. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  802. {
  803. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  804. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  805. le->ctrl = 0;
  806. return le;
  807. }
  808. static void tx_init(struct sky2_port *sky2)
  809. {
  810. struct sky2_tx_le *le;
  811. sky2->tx_prod = sky2->tx_cons = 0;
  812. sky2->tx_tcpsum = 0;
  813. sky2->tx_last_mss = 0;
  814. le = get_tx_le(sky2);
  815. le->addr = 0;
  816. le->opcode = OP_ADDR64 | HW_OWNER;
  817. }
  818. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  819. struct sky2_tx_le *le)
  820. {
  821. return sky2->tx_ring + (le - sky2->tx_le);
  822. }
  823. /* Update chip's next pointer */
  824. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  825. {
  826. /* Make sure write' to descriptors are complete before we tell hardware */
  827. wmb();
  828. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  829. /* Synchronize I/O on since next processor may write to tail */
  830. mmiowb();
  831. }
  832. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  833. {
  834. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  835. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  836. le->ctrl = 0;
  837. return le;
  838. }
  839. /* Build description to hardware for one receive segment */
  840. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  841. dma_addr_t map, unsigned len)
  842. {
  843. struct sky2_rx_le *le;
  844. if (sizeof(dma_addr_t) > sizeof(u32)) {
  845. le = sky2_next_rx(sky2);
  846. le->addr = cpu_to_le32(upper_32_bits(map));
  847. le->opcode = OP_ADDR64 | HW_OWNER;
  848. }
  849. le = sky2_next_rx(sky2);
  850. le->addr = cpu_to_le32((u32) map);
  851. le->length = cpu_to_le16(len);
  852. le->opcode = op | HW_OWNER;
  853. }
  854. /* Build description to hardware for one possibly fragmented skb */
  855. static void sky2_rx_submit(struct sky2_port *sky2,
  856. const struct rx_ring_info *re)
  857. {
  858. int i;
  859. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  860. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  861. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  862. }
  863. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  864. unsigned size)
  865. {
  866. struct sk_buff *skb = re->skb;
  867. int i;
  868. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  869. pci_unmap_len_set(re, data_size, size);
  870. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  871. re->frag_addr[i] = pci_map_page(pdev,
  872. skb_shinfo(skb)->frags[i].page,
  873. skb_shinfo(skb)->frags[i].page_offset,
  874. skb_shinfo(skb)->frags[i].size,
  875. PCI_DMA_FROMDEVICE);
  876. }
  877. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  878. {
  879. struct sk_buff *skb = re->skb;
  880. int i;
  881. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  882. PCI_DMA_FROMDEVICE);
  883. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  884. pci_unmap_page(pdev, re->frag_addr[i],
  885. skb_shinfo(skb)->frags[i].size,
  886. PCI_DMA_FROMDEVICE);
  887. }
  888. /* Tell chip where to start receive checksum.
  889. * Actually has two checksums, but set both same to avoid possible byte
  890. * order problems.
  891. */
  892. static void rx_set_checksum(struct sky2_port *sky2)
  893. {
  894. struct sky2_rx_le *le = sky2_next_rx(sky2);
  895. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  896. le->ctrl = 0;
  897. le->opcode = OP_TCPSTART | HW_OWNER;
  898. sky2_write32(sky2->hw,
  899. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  900. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  901. }
  902. /*
  903. * The RX Stop command will not work for Yukon-2 if the BMU does not
  904. * reach the end of packet and since we can't make sure that we have
  905. * incoming data, we must reset the BMU while it is not doing a DMA
  906. * transfer. Since it is possible that the RX path is still active,
  907. * the RX RAM buffer will be stopped first, so any possible incoming
  908. * data will not trigger a DMA. After the RAM buffer is stopped, the
  909. * BMU is polled until any DMA in progress is ended and only then it
  910. * will be reset.
  911. */
  912. static void sky2_rx_stop(struct sky2_port *sky2)
  913. {
  914. struct sky2_hw *hw = sky2->hw;
  915. unsigned rxq = rxqaddr[sky2->port];
  916. int i;
  917. /* disable the RAM Buffer receive queue */
  918. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  919. for (i = 0; i < 0xffff; i++)
  920. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  921. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  922. goto stopped;
  923. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  924. sky2->netdev->name);
  925. stopped:
  926. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  927. /* reset the Rx prefetch unit */
  928. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  929. mmiowb();
  930. }
  931. /* Clean out receive buffer area, assumes receiver hardware stopped */
  932. static void sky2_rx_clean(struct sky2_port *sky2)
  933. {
  934. unsigned i;
  935. memset(sky2->rx_le, 0, RX_LE_BYTES);
  936. for (i = 0; i < sky2->rx_pending; i++) {
  937. struct rx_ring_info *re = sky2->rx_ring + i;
  938. if (re->skb) {
  939. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  940. kfree_skb(re->skb);
  941. re->skb = NULL;
  942. }
  943. }
  944. }
  945. /* Basic MII support */
  946. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  947. {
  948. struct mii_ioctl_data *data = if_mii(ifr);
  949. struct sky2_port *sky2 = netdev_priv(dev);
  950. struct sky2_hw *hw = sky2->hw;
  951. int err = -EOPNOTSUPP;
  952. if (!netif_running(dev))
  953. return -ENODEV; /* Phy still in reset */
  954. switch (cmd) {
  955. case SIOCGMIIPHY:
  956. data->phy_id = PHY_ADDR_MARV;
  957. /* fallthru */
  958. case SIOCGMIIREG: {
  959. u16 val = 0;
  960. spin_lock_bh(&sky2->phy_lock);
  961. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  962. spin_unlock_bh(&sky2->phy_lock);
  963. data->val_out = val;
  964. break;
  965. }
  966. case SIOCSMIIREG:
  967. if (!capable(CAP_NET_ADMIN))
  968. return -EPERM;
  969. spin_lock_bh(&sky2->phy_lock);
  970. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  971. data->val_in);
  972. spin_unlock_bh(&sky2->phy_lock);
  973. break;
  974. }
  975. return err;
  976. }
  977. #ifdef SKY2_VLAN_TAG_USED
  978. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  979. {
  980. if (onoff) {
  981. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  982. RX_VLAN_STRIP_ON);
  983. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  984. TX_VLAN_TAG_ON);
  985. } else {
  986. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  987. RX_VLAN_STRIP_OFF);
  988. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  989. TX_VLAN_TAG_OFF);
  990. }
  991. }
  992. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  993. {
  994. struct sky2_port *sky2 = netdev_priv(dev);
  995. struct sky2_hw *hw = sky2->hw;
  996. u16 port = sky2->port;
  997. netif_tx_lock_bh(dev);
  998. napi_disable(&hw->napi);
  999. sky2->vlgrp = grp;
  1000. sky2_set_vlan_mode(hw, port, grp != NULL);
  1001. sky2_read32(hw, B0_Y2_SP_LISR);
  1002. napi_enable(&hw->napi);
  1003. netif_tx_unlock_bh(dev);
  1004. }
  1005. #endif
  1006. /*
  1007. * Allocate an skb for receiving. If the MTU is large enough
  1008. * make the skb non-linear with a fragment list of pages.
  1009. */
  1010. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1011. {
  1012. struct sk_buff *skb;
  1013. int i;
  1014. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1015. unsigned char *start;
  1016. /*
  1017. * Workaround for a bug in FIFO that cause hang
  1018. * if the FIFO if the receive buffer is not 64 byte aligned.
  1019. * The buffer returned from netdev_alloc_skb is
  1020. * aligned except if slab debugging is enabled.
  1021. */
  1022. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1023. if (!skb)
  1024. goto nomem;
  1025. start = PTR_ALIGN(skb->data, 8);
  1026. skb_reserve(skb, start - skb->data);
  1027. } else {
  1028. skb = netdev_alloc_skb(sky2->netdev,
  1029. sky2->rx_data_size + NET_IP_ALIGN);
  1030. if (!skb)
  1031. goto nomem;
  1032. skb_reserve(skb, NET_IP_ALIGN);
  1033. }
  1034. for (i = 0; i < sky2->rx_nfrags; i++) {
  1035. struct page *page = alloc_page(GFP_ATOMIC);
  1036. if (!page)
  1037. goto free_partial;
  1038. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1039. }
  1040. return skb;
  1041. free_partial:
  1042. kfree_skb(skb);
  1043. nomem:
  1044. return NULL;
  1045. }
  1046. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1047. {
  1048. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1049. }
  1050. /*
  1051. * Allocate and setup receiver buffer pool.
  1052. * Normal case this ends up creating one list element for skb
  1053. * in the receive ring. Worst case if using large MTU and each
  1054. * allocation falls on a different 64 bit region, that results
  1055. * in 6 list elements per ring entry.
  1056. * One element is used for checksum enable/disable, and one
  1057. * extra to avoid wrap.
  1058. */
  1059. static int sky2_rx_start(struct sky2_port *sky2)
  1060. {
  1061. struct sky2_hw *hw = sky2->hw;
  1062. struct rx_ring_info *re;
  1063. unsigned rxq = rxqaddr[sky2->port];
  1064. unsigned i, size, thresh;
  1065. sky2->rx_put = sky2->rx_next = 0;
  1066. sky2_qset(hw, rxq);
  1067. /* On PCI express lowering the watermark gives better performance */
  1068. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1069. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1070. /* These chips have no ram buffer?
  1071. * MAC Rx RAM Read is controlled by hardware */
  1072. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1073. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1074. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1075. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1076. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1077. if (!(hw->flags & SKY2_HW_NEW_LE))
  1078. rx_set_checksum(sky2);
  1079. /* Space needed for frame data + headers rounded up */
  1080. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1081. /* Stopping point for hardware truncation */
  1082. thresh = (size - 8) / sizeof(u32);
  1083. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1084. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1085. /* Compute residue after pages */
  1086. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1087. /* Optimize to handle small packets and headers */
  1088. if (size < copybreak)
  1089. size = copybreak;
  1090. if (size < ETH_HLEN)
  1091. size = ETH_HLEN;
  1092. sky2->rx_data_size = size;
  1093. /* Fill Rx ring */
  1094. for (i = 0; i < sky2->rx_pending; i++) {
  1095. re = sky2->rx_ring + i;
  1096. re->skb = sky2_rx_alloc(sky2);
  1097. if (!re->skb)
  1098. goto nomem;
  1099. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1100. sky2_rx_submit(sky2, re);
  1101. }
  1102. /*
  1103. * The receiver hangs if it receives frames larger than the
  1104. * packet buffer. As a workaround, truncate oversize frames, but
  1105. * the register is limited to 9 bits, so if you do frames > 2052
  1106. * you better get the MTU right!
  1107. */
  1108. if (thresh > 0x1ff)
  1109. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1110. else {
  1111. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1112. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1113. }
  1114. /* Tell chip about available buffers */
  1115. sky2_rx_update(sky2, rxq);
  1116. return 0;
  1117. nomem:
  1118. sky2_rx_clean(sky2);
  1119. return -ENOMEM;
  1120. }
  1121. /* Bring up network interface. */
  1122. static int sky2_up(struct net_device *dev)
  1123. {
  1124. struct sky2_port *sky2 = netdev_priv(dev);
  1125. struct sky2_hw *hw = sky2->hw;
  1126. unsigned port = sky2->port;
  1127. u32 imask, ramsize;
  1128. int cap, err = -ENOMEM;
  1129. struct net_device *otherdev = hw->dev[sky2->port^1];
  1130. /*
  1131. * On dual port PCI-X card, there is an problem where status
  1132. * can be received out of order due to split transactions
  1133. */
  1134. if (otherdev && netif_running(otherdev) &&
  1135. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1136. u16 cmd;
  1137. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1138. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1139. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1140. }
  1141. if (netif_msg_ifup(sky2))
  1142. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1143. netif_carrier_off(dev);
  1144. /* must be power of 2 */
  1145. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1146. TX_RING_SIZE *
  1147. sizeof(struct sky2_tx_le),
  1148. &sky2->tx_le_map);
  1149. if (!sky2->tx_le)
  1150. goto err_out;
  1151. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1152. GFP_KERNEL);
  1153. if (!sky2->tx_ring)
  1154. goto err_out;
  1155. tx_init(sky2);
  1156. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1157. &sky2->rx_le_map);
  1158. if (!sky2->rx_le)
  1159. goto err_out;
  1160. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1161. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1162. GFP_KERNEL);
  1163. if (!sky2->rx_ring)
  1164. goto err_out;
  1165. sky2_mac_init(hw, port);
  1166. /* Register is number of 4K blocks on internal RAM buffer. */
  1167. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1168. if (ramsize > 0) {
  1169. u32 rxspace;
  1170. hw->flags |= SKY2_HW_RAM_BUFFER;
  1171. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1172. if (ramsize < 16)
  1173. rxspace = ramsize / 2;
  1174. else
  1175. rxspace = 8 + (2*(ramsize - 16))/3;
  1176. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1177. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1178. /* Make sure SyncQ is disabled */
  1179. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1180. RB_RST_SET);
  1181. }
  1182. sky2_qset(hw, txqaddr[port]);
  1183. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1184. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1185. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1186. /* Set almost empty threshold */
  1187. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1188. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1189. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1190. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1191. TX_RING_SIZE - 1);
  1192. #ifdef SKY2_VLAN_TAG_USED
  1193. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1194. #endif
  1195. err = sky2_rx_start(sky2);
  1196. if (err)
  1197. goto err_out;
  1198. /* Enable interrupts from phy/mac for port */
  1199. imask = sky2_read32(hw, B0_IMSK);
  1200. imask |= portirq_msk[port];
  1201. sky2_write32(hw, B0_IMSK, imask);
  1202. sky2_set_multicast(dev);
  1203. return 0;
  1204. err_out:
  1205. if (sky2->rx_le) {
  1206. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1207. sky2->rx_le, sky2->rx_le_map);
  1208. sky2->rx_le = NULL;
  1209. }
  1210. if (sky2->tx_le) {
  1211. pci_free_consistent(hw->pdev,
  1212. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1213. sky2->tx_le, sky2->tx_le_map);
  1214. sky2->tx_le = NULL;
  1215. }
  1216. kfree(sky2->tx_ring);
  1217. kfree(sky2->rx_ring);
  1218. sky2->tx_ring = NULL;
  1219. sky2->rx_ring = NULL;
  1220. return err;
  1221. }
  1222. /* Modular subtraction in ring */
  1223. static inline int tx_dist(unsigned tail, unsigned head)
  1224. {
  1225. return (head - tail) & (TX_RING_SIZE - 1);
  1226. }
  1227. /* Number of list elements available for next tx */
  1228. static inline int tx_avail(const struct sky2_port *sky2)
  1229. {
  1230. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1231. }
  1232. /* Estimate of number of transmit list elements required */
  1233. static unsigned tx_le_req(const struct sk_buff *skb)
  1234. {
  1235. unsigned count;
  1236. count = sizeof(dma_addr_t) / sizeof(u32);
  1237. count += skb_shinfo(skb)->nr_frags * count;
  1238. if (skb_is_gso(skb))
  1239. ++count;
  1240. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1241. ++count;
  1242. return count;
  1243. }
  1244. /*
  1245. * Put one packet in ring for transmit.
  1246. * A single packet can generate multiple list elements, and
  1247. * the number of ring elements will probably be less than the number
  1248. * of list elements used.
  1249. */
  1250. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1251. {
  1252. struct sky2_port *sky2 = netdev_priv(dev);
  1253. struct sky2_hw *hw = sky2->hw;
  1254. struct sky2_tx_le *le = NULL;
  1255. struct tx_ring_info *re;
  1256. unsigned i, len;
  1257. dma_addr_t mapping;
  1258. u16 mss;
  1259. u8 ctrl;
  1260. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1261. return NETDEV_TX_BUSY;
  1262. if (unlikely(netif_msg_tx_queued(sky2)))
  1263. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1264. dev->name, sky2->tx_prod, skb->len);
  1265. len = skb_headlen(skb);
  1266. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1267. /* Send high bits if needed */
  1268. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1269. le = get_tx_le(sky2);
  1270. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1271. le->opcode = OP_ADDR64 | HW_OWNER;
  1272. }
  1273. /* Check for TCP Segmentation Offload */
  1274. mss = skb_shinfo(skb)->gso_size;
  1275. if (mss != 0) {
  1276. if (!(hw->flags & SKY2_HW_NEW_LE))
  1277. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1278. if (mss != sky2->tx_last_mss) {
  1279. le = get_tx_le(sky2);
  1280. le->addr = cpu_to_le32(mss);
  1281. if (hw->flags & SKY2_HW_NEW_LE)
  1282. le->opcode = OP_MSS | HW_OWNER;
  1283. else
  1284. le->opcode = OP_LRGLEN | HW_OWNER;
  1285. sky2->tx_last_mss = mss;
  1286. }
  1287. }
  1288. ctrl = 0;
  1289. #ifdef SKY2_VLAN_TAG_USED
  1290. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1291. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1292. if (!le) {
  1293. le = get_tx_le(sky2);
  1294. le->addr = 0;
  1295. le->opcode = OP_VLAN|HW_OWNER;
  1296. } else
  1297. le->opcode |= OP_VLAN;
  1298. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1299. ctrl |= INS_VLAN;
  1300. }
  1301. #endif
  1302. /* Handle TCP checksum offload */
  1303. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1304. /* On Yukon EX (some versions) encoding change. */
  1305. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1306. ctrl |= CALSUM; /* auto checksum */
  1307. else {
  1308. const unsigned offset = skb_transport_offset(skb);
  1309. u32 tcpsum;
  1310. tcpsum = offset << 16; /* sum start */
  1311. tcpsum |= offset + skb->csum_offset; /* sum write */
  1312. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1313. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1314. ctrl |= UDPTCP;
  1315. if (tcpsum != sky2->tx_tcpsum) {
  1316. sky2->tx_tcpsum = tcpsum;
  1317. le = get_tx_le(sky2);
  1318. le->addr = cpu_to_le32(tcpsum);
  1319. le->length = 0; /* initial checksum value */
  1320. le->ctrl = 1; /* one packet */
  1321. le->opcode = OP_TCPLISW | HW_OWNER;
  1322. }
  1323. }
  1324. }
  1325. le = get_tx_le(sky2);
  1326. le->addr = cpu_to_le32((u32) mapping);
  1327. le->length = cpu_to_le16(len);
  1328. le->ctrl = ctrl;
  1329. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1330. re = tx_le_re(sky2, le);
  1331. re->skb = skb;
  1332. pci_unmap_addr_set(re, mapaddr, mapping);
  1333. pci_unmap_len_set(re, maplen, len);
  1334. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1335. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1336. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1337. frag->size, PCI_DMA_TODEVICE);
  1338. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1339. le = get_tx_le(sky2);
  1340. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1341. le->ctrl = 0;
  1342. le->opcode = OP_ADDR64 | HW_OWNER;
  1343. }
  1344. le = get_tx_le(sky2);
  1345. le->addr = cpu_to_le32((u32) mapping);
  1346. le->length = cpu_to_le16(frag->size);
  1347. le->ctrl = ctrl;
  1348. le->opcode = OP_BUFFER | HW_OWNER;
  1349. re = tx_le_re(sky2, le);
  1350. re->skb = skb;
  1351. pci_unmap_addr_set(re, mapaddr, mapping);
  1352. pci_unmap_len_set(re, maplen, frag->size);
  1353. }
  1354. le->ctrl |= EOP;
  1355. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1356. netif_stop_queue(dev);
  1357. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1358. dev->trans_start = jiffies;
  1359. return NETDEV_TX_OK;
  1360. }
  1361. /*
  1362. * Free ring elements from starting at tx_cons until "done"
  1363. *
  1364. * NB: the hardware will tell us about partial completion of multi-part
  1365. * buffers so make sure not to free skb to early.
  1366. */
  1367. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1368. {
  1369. struct net_device *dev = sky2->netdev;
  1370. struct pci_dev *pdev = sky2->hw->pdev;
  1371. unsigned idx;
  1372. BUG_ON(done >= TX_RING_SIZE);
  1373. for (idx = sky2->tx_cons; idx != done;
  1374. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1375. struct sky2_tx_le *le = sky2->tx_le + idx;
  1376. struct tx_ring_info *re = sky2->tx_ring + idx;
  1377. switch(le->opcode & ~HW_OWNER) {
  1378. case OP_LARGESEND:
  1379. case OP_PACKET:
  1380. pci_unmap_single(pdev,
  1381. pci_unmap_addr(re, mapaddr),
  1382. pci_unmap_len(re, maplen),
  1383. PCI_DMA_TODEVICE);
  1384. break;
  1385. case OP_BUFFER:
  1386. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1387. pci_unmap_len(re, maplen),
  1388. PCI_DMA_TODEVICE);
  1389. break;
  1390. }
  1391. if (le->ctrl & EOP) {
  1392. if (unlikely(netif_msg_tx_done(sky2)))
  1393. printk(KERN_DEBUG "%s: tx done %u\n",
  1394. dev->name, idx);
  1395. dev->stats.tx_packets++;
  1396. dev->stats.tx_bytes += re->skb->len;
  1397. dev_kfree_skb_any(re->skb);
  1398. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1399. }
  1400. }
  1401. sky2->tx_cons = idx;
  1402. smp_mb();
  1403. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1404. netif_wake_queue(dev);
  1405. }
  1406. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1407. static void sky2_tx_clean(struct net_device *dev)
  1408. {
  1409. struct sky2_port *sky2 = netdev_priv(dev);
  1410. netif_tx_lock_bh(dev);
  1411. sky2_tx_complete(sky2, sky2->tx_prod);
  1412. netif_tx_unlock_bh(dev);
  1413. }
  1414. /* Network shutdown */
  1415. static int sky2_down(struct net_device *dev)
  1416. {
  1417. struct sky2_port *sky2 = netdev_priv(dev);
  1418. struct sky2_hw *hw = sky2->hw;
  1419. unsigned port = sky2->port;
  1420. u16 ctrl;
  1421. u32 imask;
  1422. /* Never really got started! */
  1423. if (!sky2->tx_le)
  1424. return 0;
  1425. if (netif_msg_ifdown(sky2))
  1426. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1427. /* Disable port IRQ */
  1428. imask = sky2_read32(hw, B0_IMSK);
  1429. imask &= ~portirq_msk[port];
  1430. sky2_write32(hw, B0_IMSK, imask);
  1431. synchronize_irq(hw->pdev->irq);
  1432. sky2_gmac_reset(hw, port);
  1433. /* Stop transmitter */
  1434. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1435. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1436. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1437. RB_RST_SET | RB_DIS_OP_MD);
  1438. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1439. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1440. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1441. /* Make sure no packets are pending */
  1442. napi_synchronize(&hw->napi);
  1443. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1444. /* Workaround shared GMAC reset */
  1445. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1446. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1447. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1448. /* Disable Force Sync bit and Enable Alloc bit */
  1449. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1450. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1451. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1452. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1453. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1454. /* Reset the PCI FIFO of the async Tx queue */
  1455. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1456. BMU_RST_SET | BMU_FIFO_RST);
  1457. /* Reset the Tx prefetch units */
  1458. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1459. PREF_UNIT_RST_SET);
  1460. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1461. sky2_rx_stop(sky2);
  1462. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1463. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1464. sky2_phy_power_down(hw, port);
  1465. /* turn off LED's */
  1466. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1467. sky2_tx_clean(dev);
  1468. sky2_rx_clean(sky2);
  1469. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1470. sky2->rx_le, sky2->rx_le_map);
  1471. kfree(sky2->rx_ring);
  1472. pci_free_consistent(hw->pdev,
  1473. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1474. sky2->tx_le, sky2->tx_le_map);
  1475. kfree(sky2->tx_ring);
  1476. sky2->tx_le = NULL;
  1477. sky2->rx_le = NULL;
  1478. sky2->rx_ring = NULL;
  1479. sky2->tx_ring = NULL;
  1480. return 0;
  1481. }
  1482. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1483. {
  1484. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1485. return SPEED_1000;
  1486. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1487. if (aux & PHY_M_PS_SPEED_100)
  1488. return SPEED_100;
  1489. else
  1490. return SPEED_10;
  1491. }
  1492. switch (aux & PHY_M_PS_SPEED_MSK) {
  1493. case PHY_M_PS_SPEED_1000:
  1494. return SPEED_1000;
  1495. case PHY_M_PS_SPEED_100:
  1496. return SPEED_100;
  1497. default:
  1498. return SPEED_10;
  1499. }
  1500. }
  1501. static void sky2_link_up(struct sky2_port *sky2)
  1502. {
  1503. struct sky2_hw *hw = sky2->hw;
  1504. unsigned port = sky2->port;
  1505. u16 reg;
  1506. static const char *fc_name[] = {
  1507. [FC_NONE] = "none",
  1508. [FC_TX] = "tx",
  1509. [FC_RX] = "rx",
  1510. [FC_BOTH] = "both",
  1511. };
  1512. /* enable Rx/Tx */
  1513. reg = gma_read16(hw, port, GM_GP_CTRL);
  1514. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1515. gma_write16(hw, port, GM_GP_CTRL, reg);
  1516. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1517. netif_carrier_on(sky2->netdev);
  1518. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1519. /* Turn on link LED */
  1520. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1521. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1522. if (netif_msg_link(sky2))
  1523. printk(KERN_INFO PFX
  1524. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1525. sky2->netdev->name, sky2->speed,
  1526. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1527. fc_name[sky2->flow_status]);
  1528. }
  1529. static void sky2_link_down(struct sky2_port *sky2)
  1530. {
  1531. struct sky2_hw *hw = sky2->hw;
  1532. unsigned port = sky2->port;
  1533. u16 reg;
  1534. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1535. reg = gma_read16(hw, port, GM_GP_CTRL);
  1536. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1537. gma_write16(hw, port, GM_GP_CTRL, reg);
  1538. netif_carrier_off(sky2->netdev);
  1539. /* Turn on link LED */
  1540. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1541. if (netif_msg_link(sky2))
  1542. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1543. sky2_phy_init(hw, port);
  1544. }
  1545. static enum flow_control sky2_flow(int rx, int tx)
  1546. {
  1547. if (rx)
  1548. return tx ? FC_BOTH : FC_RX;
  1549. else
  1550. return tx ? FC_TX : FC_NONE;
  1551. }
  1552. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1553. {
  1554. struct sky2_hw *hw = sky2->hw;
  1555. unsigned port = sky2->port;
  1556. u16 advert, lpa;
  1557. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1558. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1559. if (lpa & PHY_M_AN_RF) {
  1560. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1561. return -1;
  1562. }
  1563. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1564. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1565. sky2->netdev->name);
  1566. return -1;
  1567. }
  1568. sky2->speed = sky2_phy_speed(hw, aux);
  1569. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1570. /* Since the pause result bits seem to in different positions on
  1571. * different chips. look at registers.
  1572. */
  1573. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1574. /* Shift for bits in fiber PHY */
  1575. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1576. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1577. if (advert & ADVERTISE_1000XPAUSE)
  1578. advert |= ADVERTISE_PAUSE_CAP;
  1579. if (advert & ADVERTISE_1000XPSE_ASYM)
  1580. advert |= ADVERTISE_PAUSE_ASYM;
  1581. if (lpa & LPA_1000XPAUSE)
  1582. lpa |= LPA_PAUSE_CAP;
  1583. if (lpa & LPA_1000XPAUSE_ASYM)
  1584. lpa |= LPA_PAUSE_ASYM;
  1585. }
  1586. sky2->flow_status = FC_NONE;
  1587. if (advert & ADVERTISE_PAUSE_CAP) {
  1588. if (lpa & LPA_PAUSE_CAP)
  1589. sky2->flow_status = FC_BOTH;
  1590. else if (advert & ADVERTISE_PAUSE_ASYM)
  1591. sky2->flow_status = FC_RX;
  1592. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1593. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1594. sky2->flow_status = FC_TX;
  1595. }
  1596. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1597. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1598. sky2->flow_status = FC_NONE;
  1599. if (sky2->flow_status & FC_TX)
  1600. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1601. else
  1602. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1603. return 0;
  1604. }
  1605. /* Interrupt from PHY */
  1606. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1607. {
  1608. struct net_device *dev = hw->dev[port];
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. u16 istatus, phystat;
  1611. if (!netif_running(dev))
  1612. return;
  1613. spin_lock(&sky2->phy_lock);
  1614. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1615. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1616. if (netif_msg_intr(sky2))
  1617. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1618. sky2->netdev->name, istatus, phystat);
  1619. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1620. if (sky2_autoneg_done(sky2, phystat) == 0)
  1621. sky2_link_up(sky2);
  1622. goto out;
  1623. }
  1624. if (istatus & PHY_M_IS_LSP_CHANGE)
  1625. sky2->speed = sky2_phy_speed(hw, phystat);
  1626. if (istatus & PHY_M_IS_DUP_CHANGE)
  1627. sky2->duplex =
  1628. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1629. if (istatus & PHY_M_IS_LST_CHANGE) {
  1630. if (phystat & PHY_M_PS_LINK_UP)
  1631. sky2_link_up(sky2);
  1632. else
  1633. sky2_link_down(sky2);
  1634. }
  1635. out:
  1636. spin_unlock(&sky2->phy_lock);
  1637. }
  1638. /* Transmit timeout is only called if we are running, carrier is up
  1639. * and tx queue is full (stopped).
  1640. */
  1641. static void sky2_tx_timeout(struct net_device *dev)
  1642. {
  1643. struct sky2_port *sky2 = netdev_priv(dev);
  1644. struct sky2_hw *hw = sky2->hw;
  1645. if (netif_msg_timer(sky2))
  1646. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1647. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1648. dev->name, sky2->tx_cons, sky2->tx_prod,
  1649. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1650. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1651. /* can't restart safely under softirq */
  1652. schedule_work(&hw->restart_work);
  1653. }
  1654. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1655. {
  1656. struct sky2_port *sky2 = netdev_priv(dev);
  1657. struct sky2_hw *hw = sky2->hw;
  1658. unsigned port = sky2->port;
  1659. int err;
  1660. u16 ctl, mode;
  1661. u32 imask;
  1662. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1663. return -EINVAL;
  1664. if (new_mtu > ETH_DATA_LEN &&
  1665. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1666. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1667. return -EINVAL;
  1668. if (!netif_running(dev)) {
  1669. dev->mtu = new_mtu;
  1670. return 0;
  1671. }
  1672. imask = sky2_read32(hw, B0_IMSK);
  1673. sky2_write32(hw, B0_IMSK, 0);
  1674. dev->trans_start = jiffies; /* prevent tx timeout */
  1675. netif_stop_queue(dev);
  1676. napi_disable(&hw->napi);
  1677. synchronize_irq(hw->pdev->irq);
  1678. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1679. sky2_set_tx_stfwd(hw, port);
  1680. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1681. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1682. sky2_rx_stop(sky2);
  1683. sky2_rx_clean(sky2);
  1684. dev->mtu = new_mtu;
  1685. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1686. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1687. if (dev->mtu > ETH_DATA_LEN)
  1688. mode |= GM_SMOD_JUMBO_ENA;
  1689. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1690. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1691. err = sky2_rx_start(sky2);
  1692. sky2_write32(hw, B0_IMSK, imask);
  1693. sky2_read32(hw, B0_Y2_SP_LISR);
  1694. napi_enable(&hw->napi);
  1695. if (err)
  1696. dev_close(dev);
  1697. else {
  1698. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1699. netif_wake_queue(dev);
  1700. }
  1701. return err;
  1702. }
  1703. /* For small just reuse existing skb for next receive */
  1704. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1705. const struct rx_ring_info *re,
  1706. unsigned length)
  1707. {
  1708. struct sk_buff *skb;
  1709. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1710. if (likely(skb)) {
  1711. skb_reserve(skb, 2);
  1712. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1713. length, PCI_DMA_FROMDEVICE);
  1714. skb_copy_from_linear_data(re->skb, skb->data, length);
  1715. skb->ip_summed = re->skb->ip_summed;
  1716. skb->csum = re->skb->csum;
  1717. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1718. length, PCI_DMA_FROMDEVICE);
  1719. re->skb->ip_summed = CHECKSUM_NONE;
  1720. skb_put(skb, length);
  1721. }
  1722. return skb;
  1723. }
  1724. /* Adjust length of skb with fragments to match received data */
  1725. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1726. unsigned int length)
  1727. {
  1728. int i, num_frags;
  1729. unsigned int size;
  1730. /* put header into skb */
  1731. size = min(length, hdr_space);
  1732. skb->tail += size;
  1733. skb->len += size;
  1734. length -= size;
  1735. num_frags = skb_shinfo(skb)->nr_frags;
  1736. for (i = 0; i < num_frags; i++) {
  1737. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1738. if (length == 0) {
  1739. /* don't need this page */
  1740. __free_page(frag->page);
  1741. --skb_shinfo(skb)->nr_frags;
  1742. } else {
  1743. size = min(length, (unsigned) PAGE_SIZE);
  1744. frag->size = size;
  1745. skb->data_len += size;
  1746. skb->truesize += size;
  1747. skb->len += size;
  1748. length -= size;
  1749. }
  1750. }
  1751. }
  1752. /* Normal packet - take skb from ring element and put in a new one */
  1753. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1754. struct rx_ring_info *re,
  1755. unsigned int length)
  1756. {
  1757. struct sk_buff *skb, *nskb;
  1758. unsigned hdr_space = sky2->rx_data_size;
  1759. /* Don't be tricky about reusing pages (yet) */
  1760. nskb = sky2_rx_alloc(sky2);
  1761. if (unlikely(!nskb))
  1762. return NULL;
  1763. skb = re->skb;
  1764. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1765. prefetch(skb->data);
  1766. re->skb = nskb;
  1767. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1768. if (skb_shinfo(skb)->nr_frags)
  1769. skb_put_frags(skb, hdr_space, length);
  1770. else
  1771. skb_put(skb, length);
  1772. return skb;
  1773. }
  1774. /*
  1775. * Receive one packet.
  1776. * For larger packets, get new buffer.
  1777. */
  1778. static struct sk_buff *sky2_receive(struct net_device *dev,
  1779. u16 length, u32 status)
  1780. {
  1781. struct sky2_port *sky2 = netdev_priv(dev);
  1782. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1783. struct sk_buff *skb = NULL;
  1784. u16 count = (status & GMR_FS_LEN) >> 16;
  1785. #ifdef SKY2_VLAN_TAG_USED
  1786. /* Account for vlan tag */
  1787. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1788. count -= VLAN_HLEN;
  1789. #endif
  1790. if (unlikely(netif_msg_rx_status(sky2)))
  1791. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1792. dev->name, sky2->rx_next, status, length);
  1793. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1794. prefetch(sky2->rx_ring + sky2->rx_next);
  1795. /* This chip has hardware problems that generates bogus status.
  1796. * So do only marginal checking and expect higher level protocols
  1797. * to handle crap frames.
  1798. */
  1799. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1800. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1801. length != count)
  1802. goto okay;
  1803. if (status & GMR_FS_ANY_ERR)
  1804. goto error;
  1805. if (!(status & GMR_FS_RX_OK))
  1806. goto resubmit;
  1807. /* if length reported by DMA does not match PHY, packet was truncated */
  1808. if (length != count)
  1809. goto len_error;
  1810. okay:
  1811. if (length < copybreak)
  1812. skb = receive_copy(sky2, re, length);
  1813. else
  1814. skb = receive_new(sky2, re, length);
  1815. resubmit:
  1816. sky2_rx_submit(sky2, re);
  1817. return skb;
  1818. len_error:
  1819. /* Truncation of overlength packets
  1820. causes PHY length to not match MAC length */
  1821. ++dev->stats.rx_length_errors;
  1822. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1823. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1824. dev->name, status, length);
  1825. goto resubmit;
  1826. error:
  1827. ++dev->stats.rx_errors;
  1828. if (status & GMR_FS_RX_FF_OV) {
  1829. dev->stats.rx_over_errors++;
  1830. goto resubmit;
  1831. }
  1832. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1833. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1834. dev->name, status, length);
  1835. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1836. dev->stats.rx_length_errors++;
  1837. if (status & GMR_FS_FRAGMENT)
  1838. dev->stats.rx_frame_errors++;
  1839. if (status & GMR_FS_CRC_ERR)
  1840. dev->stats.rx_crc_errors++;
  1841. goto resubmit;
  1842. }
  1843. /* Transmit complete */
  1844. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1845. {
  1846. struct sky2_port *sky2 = netdev_priv(dev);
  1847. if (netif_running(dev)) {
  1848. netif_tx_lock(dev);
  1849. sky2_tx_complete(sky2, last);
  1850. netif_tx_unlock(dev);
  1851. }
  1852. }
  1853. /* Process status response ring */
  1854. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1855. {
  1856. int work_done = 0;
  1857. unsigned rx[2] = { 0, 0 };
  1858. rmb();
  1859. do {
  1860. struct sky2_port *sky2;
  1861. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1862. unsigned port;
  1863. struct net_device *dev;
  1864. struct sk_buff *skb;
  1865. u32 status;
  1866. u16 length;
  1867. u8 opcode = le->opcode;
  1868. if (!(opcode & HW_OWNER))
  1869. break;
  1870. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1871. port = le->css & CSS_LINK_BIT;
  1872. dev = hw->dev[port];
  1873. sky2 = netdev_priv(dev);
  1874. length = le16_to_cpu(le->length);
  1875. status = le32_to_cpu(le->status);
  1876. le->opcode = 0;
  1877. switch (opcode & ~HW_OWNER) {
  1878. case OP_RXSTAT:
  1879. ++rx[port];
  1880. skb = sky2_receive(dev, length, status);
  1881. if (unlikely(!skb)) {
  1882. dev->stats.rx_dropped++;
  1883. break;
  1884. }
  1885. /* This chip reports checksum status differently */
  1886. if (hw->flags & SKY2_HW_NEW_LE) {
  1887. if (sky2->rx_csum &&
  1888. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1889. (le->css & CSS_TCPUDPCSOK))
  1890. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1891. else
  1892. skb->ip_summed = CHECKSUM_NONE;
  1893. }
  1894. skb->protocol = eth_type_trans(skb, dev);
  1895. dev->stats.rx_packets++;
  1896. dev->stats.rx_bytes += skb->len;
  1897. dev->last_rx = jiffies;
  1898. #ifdef SKY2_VLAN_TAG_USED
  1899. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1900. vlan_hwaccel_receive_skb(skb,
  1901. sky2->vlgrp,
  1902. be16_to_cpu(sky2->rx_tag));
  1903. } else
  1904. #endif
  1905. netif_receive_skb(skb);
  1906. /* Stop after net poll weight */
  1907. if (++work_done >= to_do)
  1908. goto exit_loop;
  1909. break;
  1910. #ifdef SKY2_VLAN_TAG_USED
  1911. case OP_RXVLAN:
  1912. sky2->rx_tag = length;
  1913. break;
  1914. case OP_RXCHKSVLAN:
  1915. sky2->rx_tag = length;
  1916. /* fall through */
  1917. #endif
  1918. case OP_RXCHKS:
  1919. if (!sky2->rx_csum)
  1920. break;
  1921. /* If this happens then driver assuming wrong format */
  1922. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1923. if (net_ratelimit())
  1924. printk(KERN_NOTICE "%s: unexpected"
  1925. " checksum status\n",
  1926. dev->name);
  1927. break;
  1928. }
  1929. /* Both checksum counters are programmed to start at
  1930. * the same offset, so unless there is a problem they
  1931. * should match. This failure is an early indication that
  1932. * hardware receive checksumming won't work.
  1933. */
  1934. if (likely(status >> 16 == (status & 0xffff))) {
  1935. skb = sky2->rx_ring[sky2->rx_next].skb;
  1936. skb->ip_summed = CHECKSUM_COMPLETE;
  1937. skb->csum = status & 0xffff;
  1938. } else {
  1939. printk(KERN_NOTICE PFX "%s: hardware receive "
  1940. "checksum problem (status = %#x)\n",
  1941. dev->name, status);
  1942. sky2->rx_csum = 0;
  1943. sky2_write32(sky2->hw,
  1944. Q_ADDR(rxqaddr[port], Q_CSR),
  1945. BMU_DIS_RX_CHKSUM);
  1946. }
  1947. break;
  1948. case OP_TXINDEXLE:
  1949. /* TX index reports status for both ports */
  1950. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1951. sky2_tx_done(hw->dev[0], status & 0xfff);
  1952. if (hw->dev[1])
  1953. sky2_tx_done(hw->dev[1],
  1954. ((status >> 24) & 0xff)
  1955. | (u16)(length & 0xf) << 8);
  1956. break;
  1957. default:
  1958. if (net_ratelimit())
  1959. printk(KERN_WARNING PFX
  1960. "unknown status opcode 0x%x\n", opcode);
  1961. }
  1962. } while (hw->st_idx != idx);
  1963. /* Fully processed status ring so clear irq */
  1964. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1965. exit_loop:
  1966. if (rx[0])
  1967. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1968. if (rx[1])
  1969. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1970. return work_done;
  1971. }
  1972. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1973. {
  1974. struct net_device *dev = hw->dev[port];
  1975. if (net_ratelimit())
  1976. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1977. dev->name, status);
  1978. if (status & Y2_IS_PAR_RD1) {
  1979. if (net_ratelimit())
  1980. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1981. dev->name);
  1982. /* Clear IRQ */
  1983. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1984. }
  1985. if (status & Y2_IS_PAR_WR1) {
  1986. if (net_ratelimit())
  1987. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1988. dev->name);
  1989. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1990. }
  1991. if (status & Y2_IS_PAR_MAC1) {
  1992. if (net_ratelimit())
  1993. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1994. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1995. }
  1996. if (status & Y2_IS_PAR_RX1) {
  1997. if (net_ratelimit())
  1998. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1999. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2000. }
  2001. if (status & Y2_IS_TCP_TXA1) {
  2002. if (net_ratelimit())
  2003. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2004. dev->name);
  2005. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2006. }
  2007. }
  2008. static void sky2_hw_intr(struct sky2_hw *hw)
  2009. {
  2010. struct pci_dev *pdev = hw->pdev;
  2011. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2012. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2013. status &= hwmsk;
  2014. if (status & Y2_IS_TIST_OV)
  2015. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2016. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2017. u16 pci_err;
  2018. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2019. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2020. if (net_ratelimit())
  2021. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2022. pci_err);
  2023. sky2_pci_write16(hw, PCI_STATUS,
  2024. pci_err | PCI_STATUS_ERROR_BITS);
  2025. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2026. }
  2027. if (status & Y2_IS_PCI_EXP) {
  2028. /* PCI-Express uncorrectable Error occurred */
  2029. u32 err;
  2030. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2031. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2032. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2033. 0xfffffffful);
  2034. if (net_ratelimit())
  2035. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2036. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2037. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2038. }
  2039. if (status & Y2_HWE_L1_MASK)
  2040. sky2_hw_error(hw, 0, status);
  2041. status >>= 8;
  2042. if (status & Y2_HWE_L1_MASK)
  2043. sky2_hw_error(hw, 1, status);
  2044. }
  2045. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2046. {
  2047. struct net_device *dev = hw->dev[port];
  2048. struct sky2_port *sky2 = netdev_priv(dev);
  2049. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2050. if (netif_msg_intr(sky2))
  2051. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2052. dev->name, status);
  2053. if (status & GM_IS_RX_CO_OV)
  2054. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2055. if (status & GM_IS_TX_CO_OV)
  2056. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2057. if (status & GM_IS_RX_FF_OR) {
  2058. ++dev->stats.rx_fifo_errors;
  2059. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2060. }
  2061. if (status & GM_IS_TX_FF_UR) {
  2062. ++dev->stats.tx_fifo_errors;
  2063. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2064. }
  2065. }
  2066. /* This should never happen it is a bug. */
  2067. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2068. u16 q, unsigned ring_size)
  2069. {
  2070. struct net_device *dev = hw->dev[port];
  2071. struct sky2_port *sky2 = netdev_priv(dev);
  2072. unsigned idx;
  2073. const u64 *le = (q == Q_R1 || q == Q_R2)
  2074. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2075. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2076. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2077. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2078. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2079. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2080. }
  2081. static int sky2_rx_hung(struct net_device *dev)
  2082. {
  2083. struct sky2_port *sky2 = netdev_priv(dev);
  2084. struct sky2_hw *hw = sky2->hw;
  2085. unsigned port = sky2->port;
  2086. unsigned rxq = rxqaddr[port];
  2087. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2088. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2089. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2090. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2091. /* If idle and MAC or PCI is stuck */
  2092. if (sky2->check.last == dev->last_rx &&
  2093. ((mac_rp == sky2->check.mac_rp &&
  2094. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2095. /* Check if the PCI RX hang */
  2096. (fifo_rp == sky2->check.fifo_rp &&
  2097. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2098. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2099. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2100. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2101. return 1;
  2102. } else {
  2103. sky2->check.last = dev->last_rx;
  2104. sky2->check.mac_rp = mac_rp;
  2105. sky2->check.mac_lev = mac_lev;
  2106. sky2->check.fifo_rp = fifo_rp;
  2107. sky2->check.fifo_lev = fifo_lev;
  2108. return 0;
  2109. }
  2110. }
  2111. static void sky2_watchdog(unsigned long arg)
  2112. {
  2113. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2114. /* Check for lost IRQ once a second */
  2115. if (sky2_read32(hw, B0_ISRC)) {
  2116. napi_schedule(&hw->napi);
  2117. } else {
  2118. int i, active = 0;
  2119. for (i = 0; i < hw->ports; i++) {
  2120. struct net_device *dev = hw->dev[i];
  2121. if (!netif_running(dev))
  2122. continue;
  2123. ++active;
  2124. /* For chips with Rx FIFO, check if stuck */
  2125. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2126. sky2_rx_hung(dev)) {
  2127. pr_info(PFX "%s: receiver hang detected\n",
  2128. dev->name);
  2129. schedule_work(&hw->restart_work);
  2130. return;
  2131. }
  2132. }
  2133. if (active == 0)
  2134. return;
  2135. }
  2136. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2137. }
  2138. /* Hardware/software error handling */
  2139. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2140. {
  2141. if (net_ratelimit())
  2142. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2143. if (status & Y2_IS_HW_ERR)
  2144. sky2_hw_intr(hw);
  2145. if (status & Y2_IS_IRQ_MAC1)
  2146. sky2_mac_intr(hw, 0);
  2147. if (status & Y2_IS_IRQ_MAC2)
  2148. sky2_mac_intr(hw, 1);
  2149. if (status & Y2_IS_CHK_RX1)
  2150. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2151. if (status & Y2_IS_CHK_RX2)
  2152. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2153. if (status & Y2_IS_CHK_TXA1)
  2154. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2155. if (status & Y2_IS_CHK_TXA2)
  2156. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2157. }
  2158. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2159. {
  2160. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2161. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2162. int work_done = 0;
  2163. u16 idx;
  2164. if (unlikely(status & Y2_IS_ERROR))
  2165. sky2_err_intr(hw, status);
  2166. if (status & Y2_IS_IRQ_PHY1)
  2167. sky2_phy_intr(hw, 0);
  2168. if (status & Y2_IS_IRQ_PHY2)
  2169. sky2_phy_intr(hw, 1);
  2170. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2171. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2172. if (work_done >= work_limit)
  2173. goto done;
  2174. }
  2175. /* Bug/Errata workaround?
  2176. * Need to kick the TX irq moderation timer.
  2177. */
  2178. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2179. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2180. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2181. }
  2182. napi_complete(napi);
  2183. sky2_read32(hw, B0_Y2_SP_LISR);
  2184. done:
  2185. return work_done;
  2186. }
  2187. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2188. {
  2189. struct sky2_hw *hw = dev_id;
  2190. u32 status;
  2191. /* Reading this mask interrupts as side effect */
  2192. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2193. if (status == 0 || status == ~0)
  2194. return IRQ_NONE;
  2195. prefetch(&hw->st_le[hw->st_idx]);
  2196. napi_schedule(&hw->napi);
  2197. return IRQ_HANDLED;
  2198. }
  2199. #ifdef CONFIG_NET_POLL_CONTROLLER
  2200. static void sky2_netpoll(struct net_device *dev)
  2201. {
  2202. struct sky2_port *sky2 = netdev_priv(dev);
  2203. napi_schedule(&sky2->hw->napi);
  2204. }
  2205. #endif
  2206. /* Chip internal frequency for clock calculations */
  2207. static u32 sky2_mhz(const struct sky2_hw *hw)
  2208. {
  2209. switch (hw->chip_id) {
  2210. case CHIP_ID_YUKON_EC:
  2211. case CHIP_ID_YUKON_EC_U:
  2212. case CHIP_ID_YUKON_EX:
  2213. case CHIP_ID_YUKON_SUPR:
  2214. case CHIP_ID_YUKON_UL_2:
  2215. return 125;
  2216. case CHIP_ID_YUKON_FE:
  2217. return 100;
  2218. case CHIP_ID_YUKON_FE_P:
  2219. return 50;
  2220. case CHIP_ID_YUKON_XL:
  2221. return 156;
  2222. default:
  2223. BUG();
  2224. }
  2225. }
  2226. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2227. {
  2228. return sky2_mhz(hw) * us;
  2229. }
  2230. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2231. {
  2232. return clk / sky2_mhz(hw);
  2233. }
  2234. static int __devinit sky2_init(struct sky2_hw *hw)
  2235. {
  2236. u8 t8;
  2237. /* Enable all clocks and check for bad PCI access */
  2238. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2239. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2240. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2241. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2242. switch(hw->chip_id) {
  2243. case CHIP_ID_YUKON_XL:
  2244. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2245. break;
  2246. case CHIP_ID_YUKON_EC_U:
  2247. hw->flags = SKY2_HW_GIGABIT
  2248. | SKY2_HW_NEWER_PHY
  2249. | SKY2_HW_ADV_POWER_CTL;
  2250. break;
  2251. case CHIP_ID_YUKON_EX:
  2252. hw->flags = SKY2_HW_GIGABIT
  2253. | SKY2_HW_NEWER_PHY
  2254. | SKY2_HW_NEW_LE
  2255. | SKY2_HW_ADV_POWER_CTL;
  2256. /* New transmit checksum */
  2257. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2258. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2259. break;
  2260. case CHIP_ID_YUKON_EC:
  2261. /* This rev is really old, and requires untested workarounds */
  2262. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2263. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2264. return -EOPNOTSUPP;
  2265. }
  2266. hw->flags = SKY2_HW_GIGABIT;
  2267. break;
  2268. case CHIP_ID_YUKON_FE:
  2269. break;
  2270. case CHIP_ID_YUKON_FE_P:
  2271. hw->flags = SKY2_HW_NEWER_PHY
  2272. | SKY2_HW_NEW_LE
  2273. | SKY2_HW_AUTO_TX_SUM
  2274. | SKY2_HW_ADV_POWER_CTL;
  2275. break;
  2276. case CHIP_ID_YUKON_SUPR:
  2277. hw->flags = SKY2_HW_GIGABIT
  2278. | SKY2_HW_NEWER_PHY
  2279. | SKY2_HW_NEW_LE
  2280. | SKY2_HW_AUTO_TX_SUM
  2281. | SKY2_HW_ADV_POWER_CTL;
  2282. break;
  2283. case CHIP_ID_YUKON_UL_2:
  2284. hw->flags = SKY2_HW_GIGABIT
  2285. | SKY2_HW_ADV_POWER_CTL;
  2286. break;
  2287. default:
  2288. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2289. hw->chip_id);
  2290. return -EOPNOTSUPP;
  2291. }
  2292. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2293. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2294. hw->flags |= SKY2_HW_FIBRE_PHY;
  2295. hw->ports = 1;
  2296. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2297. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2298. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2299. ++hw->ports;
  2300. }
  2301. return 0;
  2302. }
  2303. static void sky2_reset(struct sky2_hw *hw)
  2304. {
  2305. struct pci_dev *pdev = hw->pdev;
  2306. u16 status;
  2307. int i, cap;
  2308. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2309. /* disable ASF */
  2310. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2311. status = sky2_read16(hw, HCU_CCSR);
  2312. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2313. HCU_CCSR_UC_STATE_MSK);
  2314. sky2_write16(hw, HCU_CCSR, status);
  2315. } else
  2316. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2317. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2318. /* do a SW reset */
  2319. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2320. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2321. /* allow writes to PCI config */
  2322. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2323. /* clear PCI errors, if any */
  2324. status = sky2_pci_read16(hw, PCI_STATUS);
  2325. status |= PCI_STATUS_ERROR_BITS;
  2326. sky2_pci_write16(hw, PCI_STATUS, status);
  2327. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2328. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2329. if (cap) {
  2330. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2331. 0xfffffffful);
  2332. /* If error bit is stuck on ignore it */
  2333. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2334. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2335. else
  2336. hwe_mask |= Y2_IS_PCI_EXP;
  2337. }
  2338. sky2_power_on(hw);
  2339. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2340. for (i = 0; i < hw->ports; i++) {
  2341. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2342. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2343. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2344. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2345. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2346. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2347. | GMC_BYP_RETR_ON);
  2348. }
  2349. /* Clear I2C IRQ noise */
  2350. sky2_write32(hw, B2_I2C_IRQ, 1);
  2351. /* turn off hardware timer (unused) */
  2352. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2353. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2354. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2355. /* Turn off descriptor polling */
  2356. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2357. /* Turn off receive timestamp */
  2358. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2359. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2360. /* enable the Tx Arbiters */
  2361. for (i = 0; i < hw->ports; i++)
  2362. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2363. /* Initialize ram interface */
  2364. for (i = 0; i < hw->ports; i++) {
  2365. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2366. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2367. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2368. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2369. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2370. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2371. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2372. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2373. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2374. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2375. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2376. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2377. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2378. }
  2379. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2380. for (i = 0; i < hw->ports; i++)
  2381. sky2_gmac_reset(hw, i);
  2382. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2383. hw->st_idx = 0;
  2384. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2385. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2386. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2387. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2388. /* Set the list last index */
  2389. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2390. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2391. sky2_write8(hw, STAT_FIFO_WM, 16);
  2392. /* set Status-FIFO ISR watermark */
  2393. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2394. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2395. else
  2396. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2397. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2398. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2399. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2400. /* enable status unit */
  2401. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2402. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2403. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2404. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2405. }
  2406. static void sky2_restart(struct work_struct *work)
  2407. {
  2408. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2409. struct net_device *dev;
  2410. int i, err;
  2411. rtnl_lock();
  2412. for (i = 0; i < hw->ports; i++) {
  2413. dev = hw->dev[i];
  2414. if (netif_running(dev))
  2415. sky2_down(dev);
  2416. }
  2417. napi_disable(&hw->napi);
  2418. sky2_write32(hw, B0_IMSK, 0);
  2419. sky2_reset(hw);
  2420. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2421. napi_enable(&hw->napi);
  2422. for (i = 0; i < hw->ports; i++) {
  2423. dev = hw->dev[i];
  2424. if (netif_running(dev)) {
  2425. err = sky2_up(dev);
  2426. if (err) {
  2427. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2428. dev->name, err);
  2429. dev_close(dev);
  2430. }
  2431. }
  2432. }
  2433. rtnl_unlock();
  2434. }
  2435. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2436. {
  2437. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2438. }
  2439. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2440. {
  2441. const struct sky2_port *sky2 = netdev_priv(dev);
  2442. wol->supported = sky2_wol_supported(sky2->hw);
  2443. wol->wolopts = sky2->wol;
  2444. }
  2445. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2446. {
  2447. struct sky2_port *sky2 = netdev_priv(dev);
  2448. struct sky2_hw *hw = sky2->hw;
  2449. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2450. return -EOPNOTSUPP;
  2451. sky2->wol = wol->wolopts;
  2452. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2453. hw->chip_id == CHIP_ID_YUKON_EX ||
  2454. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2455. sky2_write32(hw, B0_CTST, sky2->wol
  2456. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2457. if (!netif_running(dev))
  2458. sky2_wol_init(sky2);
  2459. return 0;
  2460. }
  2461. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2462. {
  2463. if (sky2_is_copper(hw)) {
  2464. u32 modes = SUPPORTED_10baseT_Half
  2465. | SUPPORTED_10baseT_Full
  2466. | SUPPORTED_100baseT_Half
  2467. | SUPPORTED_100baseT_Full
  2468. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2469. if (hw->flags & SKY2_HW_GIGABIT)
  2470. modes |= SUPPORTED_1000baseT_Half
  2471. | SUPPORTED_1000baseT_Full;
  2472. return modes;
  2473. } else
  2474. return SUPPORTED_1000baseT_Half
  2475. | SUPPORTED_1000baseT_Full
  2476. | SUPPORTED_Autoneg
  2477. | SUPPORTED_FIBRE;
  2478. }
  2479. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2480. {
  2481. struct sky2_port *sky2 = netdev_priv(dev);
  2482. struct sky2_hw *hw = sky2->hw;
  2483. ecmd->transceiver = XCVR_INTERNAL;
  2484. ecmd->supported = sky2_supported_modes(hw);
  2485. ecmd->phy_address = PHY_ADDR_MARV;
  2486. if (sky2_is_copper(hw)) {
  2487. ecmd->port = PORT_TP;
  2488. ecmd->speed = sky2->speed;
  2489. } else {
  2490. ecmd->speed = SPEED_1000;
  2491. ecmd->port = PORT_FIBRE;
  2492. }
  2493. ecmd->advertising = sky2->advertising;
  2494. ecmd->autoneg = sky2->autoneg;
  2495. ecmd->duplex = sky2->duplex;
  2496. return 0;
  2497. }
  2498. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2499. {
  2500. struct sky2_port *sky2 = netdev_priv(dev);
  2501. const struct sky2_hw *hw = sky2->hw;
  2502. u32 supported = sky2_supported_modes(hw);
  2503. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2504. ecmd->advertising = supported;
  2505. sky2->duplex = -1;
  2506. sky2->speed = -1;
  2507. } else {
  2508. u32 setting;
  2509. switch (ecmd->speed) {
  2510. case SPEED_1000:
  2511. if (ecmd->duplex == DUPLEX_FULL)
  2512. setting = SUPPORTED_1000baseT_Full;
  2513. else if (ecmd->duplex == DUPLEX_HALF)
  2514. setting = SUPPORTED_1000baseT_Half;
  2515. else
  2516. return -EINVAL;
  2517. break;
  2518. case SPEED_100:
  2519. if (ecmd->duplex == DUPLEX_FULL)
  2520. setting = SUPPORTED_100baseT_Full;
  2521. else if (ecmd->duplex == DUPLEX_HALF)
  2522. setting = SUPPORTED_100baseT_Half;
  2523. else
  2524. return -EINVAL;
  2525. break;
  2526. case SPEED_10:
  2527. if (ecmd->duplex == DUPLEX_FULL)
  2528. setting = SUPPORTED_10baseT_Full;
  2529. else if (ecmd->duplex == DUPLEX_HALF)
  2530. setting = SUPPORTED_10baseT_Half;
  2531. else
  2532. return -EINVAL;
  2533. break;
  2534. default:
  2535. return -EINVAL;
  2536. }
  2537. if ((setting & supported) == 0)
  2538. return -EINVAL;
  2539. sky2->speed = ecmd->speed;
  2540. sky2->duplex = ecmd->duplex;
  2541. }
  2542. sky2->autoneg = ecmd->autoneg;
  2543. sky2->advertising = ecmd->advertising;
  2544. if (netif_running(dev)) {
  2545. sky2_phy_reinit(sky2);
  2546. sky2_set_multicast(dev);
  2547. }
  2548. return 0;
  2549. }
  2550. static void sky2_get_drvinfo(struct net_device *dev,
  2551. struct ethtool_drvinfo *info)
  2552. {
  2553. struct sky2_port *sky2 = netdev_priv(dev);
  2554. strcpy(info->driver, DRV_NAME);
  2555. strcpy(info->version, DRV_VERSION);
  2556. strcpy(info->fw_version, "N/A");
  2557. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2558. }
  2559. static const struct sky2_stat {
  2560. char name[ETH_GSTRING_LEN];
  2561. u16 offset;
  2562. } sky2_stats[] = {
  2563. { "tx_bytes", GM_TXO_OK_HI },
  2564. { "rx_bytes", GM_RXO_OK_HI },
  2565. { "tx_broadcast", GM_TXF_BC_OK },
  2566. { "rx_broadcast", GM_RXF_BC_OK },
  2567. { "tx_multicast", GM_TXF_MC_OK },
  2568. { "rx_multicast", GM_RXF_MC_OK },
  2569. { "tx_unicast", GM_TXF_UC_OK },
  2570. { "rx_unicast", GM_RXF_UC_OK },
  2571. { "tx_mac_pause", GM_TXF_MPAUSE },
  2572. { "rx_mac_pause", GM_RXF_MPAUSE },
  2573. { "collisions", GM_TXF_COL },
  2574. { "late_collision",GM_TXF_LAT_COL },
  2575. { "aborted", GM_TXF_ABO_COL },
  2576. { "single_collisions", GM_TXF_SNG_COL },
  2577. { "multi_collisions", GM_TXF_MUL_COL },
  2578. { "rx_short", GM_RXF_SHT },
  2579. { "rx_runt", GM_RXE_FRAG },
  2580. { "rx_64_byte_packets", GM_RXF_64B },
  2581. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2582. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2583. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2584. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2585. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2586. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2587. { "rx_too_long", GM_RXF_LNG_ERR },
  2588. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2589. { "rx_jabber", GM_RXF_JAB_PKT },
  2590. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2591. { "tx_64_byte_packets", GM_TXF_64B },
  2592. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2593. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2594. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2595. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2596. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2597. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2598. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2599. };
  2600. static u32 sky2_get_rx_csum(struct net_device *dev)
  2601. {
  2602. struct sky2_port *sky2 = netdev_priv(dev);
  2603. return sky2->rx_csum;
  2604. }
  2605. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2606. {
  2607. struct sky2_port *sky2 = netdev_priv(dev);
  2608. sky2->rx_csum = data;
  2609. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2610. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2611. return 0;
  2612. }
  2613. static u32 sky2_get_msglevel(struct net_device *netdev)
  2614. {
  2615. struct sky2_port *sky2 = netdev_priv(netdev);
  2616. return sky2->msg_enable;
  2617. }
  2618. static int sky2_nway_reset(struct net_device *dev)
  2619. {
  2620. struct sky2_port *sky2 = netdev_priv(dev);
  2621. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2622. return -EINVAL;
  2623. sky2_phy_reinit(sky2);
  2624. sky2_set_multicast(dev);
  2625. return 0;
  2626. }
  2627. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2628. {
  2629. struct sky2_hw *hw = sky2->hw;
  2630. unsigned port = sky2->port;
  2631. int i;
  2632. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2633. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2634. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2635. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2636. for (i = 2; i < count; i++)
  2637. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2638. }
  2639. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2640. {
  2641. struct sky2_port *sky2 = netdev_priv(netdev);
  2642. sky2->msg_enable = value;
  2643. }
  2644. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2645. {
  2646. switch (sset) {
  2647. case ETH_SS_STATS:
  2648. return ARRAY_SIZE(sky2_stats);
  2649. default:
  2650. return -EOPNOTSUPP;
  2651. }
  2652. }
  2653. static void sky2_get_ethtool_stats(struct net_device *dev,
  2654. struct ethtool_stats *stats, u64 * data)
  2655. {
  2656. struct sky2_port *sky2 = netdev_priv(dev);
  2657. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2658. }
  2659. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2660. {
  2661. int i;
  2662. switch (stringset) {
  2663. case ETH_SS_STATS:
  2664. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2665. memcpy(data + i * ETH_GSTRING_LEN,
  2666. sky2_stats[i].name, ETH_GSTRING_LEN);
  2667. break;
  2668. }
  2669. }
  2670. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2671. {
  2672. struct sky2_port *sky2 = netdev_priv(dev);
  2673. struct sky2_hw *hw = sky2->hw;
  2674. unsigned port = sky2->port;
  2675. const struct sockaddr *addr = p;
  2676. if (!is_valid_ether_addr(addr->sa_data))
  2677. return -EADDRNOTAVAIL;
  2678. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2679. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2680. dev->dev_addr, ETH_ALEN);
  2681. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2682. dev->dev_addr, ETH_ALEN);
  2683. /* virtual address for data */
  2684. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2685. /* physical address: used for pause frames */
  2686. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2687. return 0;
  2688. }
  2689. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2690. {
  2691. u32 bit;
  2692. bit = ether_crc(ETH_ALEN, addr) & 63;
  2693. filter[bit >> 3] |= 1 << (bit & 7);
  2694. }
  2695. static void sky2_set_multicast(struct net_device *dev)
  2696. {
  2697. struct sky2_port *sky2 = netdev_priv(dev);
  2698. struct sky2_hw *hw = sky2->hw;
  2699. unsigned port = sky2->port;
  2700. struct dev_mc_list *list = dev->mc_list;
  2701. u16 reg;
  2702. u8 filter[8];
  2703. int rx_pause;
  2704. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2705. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2706. memset(filter, 0, sizeof(filter));
  2707. reg = gma_read16(hw, port, GM_RX_CTRL);
  2708. reg |= GM_RXCR_UCF_ENA;
  2709. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2710. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2711. else if (dev->flags & IFF_ALLMULTI)
  2712. memset(filter, 0xff, sizeof(filter));
  2713. else if (dev->mc_count == 0 && !rx_pause)
  2714. reg &= ~GM_RXCR_MCF_ENA;
  2715. else {
  2716. int i;
  2717. reg |= GM_RXCR_MCF_ENA;
  2718. if (rx_pause)
  2719. sky2_add_filter(filter, pause_mc_addr);
  2720. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2721. sky2_add_filter(filter, list->dmi_addr);
  2722. }
  2723. gma_write16(hw, port, GM_MC_ADDR_H1,
  2724. (u16) filter[0] | ((u16) filter[1] << 8));
  2725. gma_write16(hw, port, GM_MC_ADDR_H2,
  2726. (u16) filter[2] | ((u16) filter[3] << 8));
  2727. gma_write16(hw, port, GM_MC_ADDR_H3,
  2728. (u16) filter[4] | ((u16) filter[5] << 8));
  2729. gma_write16(hw, port, GM_MC_ADDR_H4,
  2730. (u16) filter[6] | ((u16) filter[7] << 8));
  2731. gma_write16(hw, port, GM_RX_CTRL, reg);
  2732. }
  2733. /* Can have one global because blinking is controlled by
  2734. * ethtool and that is always under RTNL mutex
  2735. */
  2736. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2737. {
  2738. struct sky2_hw *hw = sky2->hw;
  2739. unsigned port = sky2->port;
  2740. spin_lock_bh(&sky2->phy_lock);
  2741. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2742. hw->chip_id == CHIP_ID_YUKON_EX ||
  2743. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2744. u16 pg;
  2745. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2746. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2747. switch (mode) {
  2748. case MO_LED_OFF:
  2749. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2750. PHY_M_LEDC_LOS_CTRL(8) |
  2751. PHY_M_LEDC_INIT_CTRL(8) |
  2752. PHY_M_LEDC_STA1_CTRL(8) |
  2753. PHY_M_LEDC_STA0_CTRL(8));
  2754. break;
  2755. case MO_LED_ON:
  2756. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2757. PHY_M_LEDC_LOS_CTRL(9) |
  2758. PHY_M_LEDC_INIT_CTRL(9) |
  2759. PHY_M_LEDC_STA1_CTRL(9) |
  2760. PHY_M_LEDC_STA0_CTRL(9));
  2761. break;
  2762. case MO_LED_BLINK:
  2763. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2764. PHY_M_LEDC_LOS_CTRL(0xa) |
  2765. PHY_M_LEDC_INIT_CTRL(0xa) |
  2766. PHY_M_LEDC_STA1_CTRL(0xa) |
  2767. PHY_M_LEDC_STA0_CTRL(0xa));
  2768. break;
  2769. case MO_LED_NORM:
  2770. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2771. PHY_M_LEDC_LOS_CTRL(1) |
  2772. PHY_M_LEDC_INIT_CTRL(8) |
  2773. PHY_M_LEDC_STA1_CTRL(7) |
  2774. PHY_M_LEDC_STA0_CTRL(7));
  2775. }
  2776. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2777. } else
  2778. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2779. PHY_M_LED_MO_DUP(mode) |
  2780. PHY_M_LED_MO_10(mode) |
  2781. PHY_M_LED_MO_100(mode) |
  2782. PHY_M_LED_MO_1000(mode) |
  2783. PHY_M_LED_MO_RX(mode) |
  2784. PHY_M_LED_MO_TX(mode));
  2785. spin_unlock_bh(&sky2->phy_lock);
  2786. }
  2787. /* blink LED's for finding board */
  2788. static int sky2_phys_id(struct net_device *dev, u32 data)
  2789. {
  2790. struct sky2_port *sky2 = netdev_priv(dev);
  2791. unsigned int i;
  2792. if (data == 0)
  2793. data = UINT_MAX;
  2794. for (i = 0; i < data; i++) {
  2795. sky2_led(sky2, MO_LED_ON);
  2796. if (msleep_interruptible(500))
  2797. break;
  2798. sky2_led(sky2, MO_LED_OFF);
  2799. if (msleep_interruptible(500))
  2800. break;
  2801. }
  2802. sky2_led(sky2, MO_LED_NORM);
  2803. return 0;
  2804. }
  2805. static void sky2_get_pauseparam(struct net_device *dev,
  2806. struct ethtool_pauseparam *ecmd)
  2807. {
  2808. struct sky2_port *sky2 = netdev_priv(dev);
  2809. switch (sky2->flow_mode) {
  2810. case FC_NONE:
  2811. ecmd->tx_pause = ecmd->rx_pause = 0;
  2812. break;
  2813. case FC_TX:
  2814. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2815. break;
  2816. case FC_RX:
  2817. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2818. break;
  2819. case FC_BOTH:
  2820. ecmd->tx_pause = ecmd->rx_pause = 1;
  2821. }
  2822. ecmd->autoneg = sky2->autoneg;
  2823. }
  2824. static int sky2_set_pauseparam(struct net_device *dev,
  2825. struct ethtool_pauseparam *ecmd)
  2826. {
  2827. struct sky2_port *sky2 = netdev_priv(dev);
  2828. sky2->autoneg = ecmd->autoneg;
  2829. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2830. if (netif_running(dev))
  2831. sky2_phy_reinit(sky2);
  2832. return 0;
  2833. }
  2834. static int sky2_get_coalesce(struct net_device *dev,
  2835. struct ethtool_coalesce *ecmd)
  2836. {
  2837. struct sky2_port *sky2 = netdev_priv(dev);
  2838. struct sky2_hw *hw = sky2->hw;
  2839. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2840. ecmd->tx_coalesce_usecs = 0;
  2841. else {
  2842. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2843. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2844. }
  2845. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2846. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2847. ecmd->rx_coalesce_usecs = 0;
  2848. else {
  2849. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2850. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2851. }
  2852. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2853. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2854. ecmd->rx_coalesce_usecs_irq = 0;
  2855. else {
  2856. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2857. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2858. }
  2859. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2860. return 0;
  2861. }
  2862. /* Note: this affect both ports */
  2863. static int sky2_set_coalesce(struct net_device *dev,
  2864. struct ethtool_coalesce *ecmd)
  2865. {
  2866. struct sky2_port *sky2 = netdev_priv(dev);
  2867. struct sky2_hw *hw = sky2->hw;
  2868. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2869. if (ecmd->tx_coalesce_usecs > tmax ||
  2870. ecmd->rx_coalesce_usecs > tmax ||
  2871. ecmd->rx_coalesce_usecs_irq > tmax)
  2872. return -EINVAL;
  2873. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2874. return -EINVAL;
  2875. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2876. return -EINVAL;
  2877. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2878. return -EINVAL;
  2879. if (ecmd->tx_coalesce_usecs == 0)
  2880. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2881. else {
  2882. sky2_write32(hw, STAT_TX_TIMER_INI,
  2883. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2884. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2885. }
  2886. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2887. if (ecmd->rx_coalesce_usecs == 0)
  2888. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2889. else {
  2890. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2891. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2892. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2893. }
  2894. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2895. if (ecmd->rx_coalesce_usecs_irq == 0)
  2896. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2897. else {
  2898. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2899. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2900. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2901. }
  2902. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2903. return 0;
  2904. }
  2905. static void sky2_get_ringparam(struct net_device *dev,
  2906. struct ethtool_ringparam *ering)
  2907. {
  2908. struct sky2_port *sky2 = netdev_priv(dev);
  2909. ering->rx_max_pending = RX_MAX_PENDING;
  2910. ering->rx_mini_max_pending = 0;
  2911. ering->rx_jumbo_max_pending = 0;
  2912. ering->tx_max_pending = TX_RING_SIZE - 1;
  2913. ering->rx_pending = sky2->rx_pending;
  2914. ering->rx_mini_pending = 0;
  2915. ering->rx_jumbo_pending = 0;
  2916. ering->tx_pending = sky2->tx_pending;
  2917. }
  2918. static int sky2_set_ringparam(struct net_device *dev,
  2919. struct ethtool_ringparam *ering)
  2920. {
  2921. struct sky2_port *sky2 = netdev_priv(dev);
  2922. int err = 0;
  2923. if (ering->rx_pending > RX_MAX_PENDING ||
  2924. ering->rx_pending < 8 ||
  2925. ering->tx_pending < MAX_SKB_TX_LE ||
  2926. ering->tx_pending > TX_RING_SIZE - 1)
  2927. return -EINVAL;
  2928. if (netif_running(dev))
  2929. sky2_down(dev);
  2930. sky2->rx_pending = ering->rx_pending;
  2931. sky2->tx_pending = ering->tx_pending;
  2932. if (netif_running(dev)) {
  2933. err = sky2_up(dev);
  2934. if (err)
  2935. dev_close(dev);
  2936. }
  2937. return err;
  2938. }
  2939. static int sky2_get_regs_len(struct net_device *dev)
  2940. {
  2941. return 0x4000;
  2942. }
  2943. /*
  2944. * Returns copy of control register region
  2945. * Note: ethtool_get_regs always provides full size (16k) buffer
  2946. */
  2947. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2948. void *p)
  2949. {
  2950. const struct sky2_port *sky2 = netdev_priv(dev);
  2951. const void __iomem *io = sky2->hw->regs;
  2952. unsigned int b;
  2953. regs->version = 1;
  2954. for (b = 0; b < 128; b++) {
  2955. /* This complicated switch statement is to make sure and
  2956. * only access regions that are unreserved.
  2957. * Some blocks are only valid on dual port cards.
  2958. * and block 3 has some special diagnostic registers that
  2959. * are poison.
  2960. */
  2961. switch (b) {
  2962. case 3:
  2963. /* skip diagnostic ram region */
  2964. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2965. break;
  2966. /* dual port cards only */
  2967. case 5: /* Tx Arbiter 2 */
  2968. case 9: /* RX2 */
  2969. case 14 ... 15: /* TX2 */
  2970. case 17: case 19: /* Ram Buffer 2 */
  2971. case 22 ... 23: /* Tx Ram Buffer 2 */
  2972. case 25: /* Rx MAC Fifo 1 */
  2973. case 27: /* Tx MAC Fifo 2 */
  2974. case 31: /* GPHY 2 */
  2975. case 40 ... 47: /* Pattern Ram 2 */
  2976. case 52: case 54: /* TCP Segmentation 2 */
  2977. case 112 ... 116: /* GMAC 2 */
  2978. if (sky2->hw->ports == 1)
  2979. goto reserved;
  2980. /* fall through */
  2981. case 0: /* Control */
  2982. case 2: /* Mac address */
  2983. case 4: /* Tx Arbiter 1 */
  2984. case 7: /* PCI express reg */
  2985. case 8: /* RX1 */
  2986. case 12 ... 13: /* TX1 */
  2987. case 16: case 18:/* Rx Ram Buffer 1 */
  2988. case 20 ... 21: /* Tx Ram Buffer 1 */
  2989. case 24: /* Rx MAC Fifo 1 */
  2990. case 26: /* Tx MAC Fifo 1 */
  2991. case 28 ... 29: /* Descriptor and status unit */
  2992. case 30: /* GPHY 1*/
  2993. case 32 ... 39: /* Pattern Ram 1 */
  2994. case 48: case 50: /* TCP Segmentation 1 */
  2995. case 56 ... 60: /* PCI space */
  2996. case 80 ... 84: /* GMAC 1 */
  2997. memcpy_fromio(p, io, 128);
  2998. break;
  2999. default:
  3000. reserved:
  3001. memset(p, 0, 128);
  3002. }
  3003. p += 128;
  3004. io += 128;
  3005. }
  3006. }
  3007. /* In order to do Jumbo packets on these chips, need to turn off the
  3008. * transmit store/forward. Therefore checksum offload won't work.
  3009. */
  3010. static int no_tx_offload(struct net_device *dev)
  3011. {
  3012. const struct sky2_port *sky2 = netdev_priv(dev);
  3013. const struct sky2_hw *hw = sky2->hw;
  3014. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3015. }
  3016. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3017. {
  3018. if (data && no_tx_offload(dev))
  3019. return -EINVAL;
  3020. return ethtool_op_set_tx_csum(dev, data);
  3021. }
  3022. static int sky2_set_tso(struct net_device *dev, u32 data)
  3023. {
  3024. if (data && no_tx_offload(dev))
  3025. return -EINVAL;
  3026. return ethtool_op_set_tso(dev, data);
  3027. }
  3028. static int sky2_get_eeprom_len(struct net_device *dev)
  3029. {
  3030. struct sky2_port *sky2 = netdev_priv(dev);
  3031. struct sky2_hw *hw = sky2->hw;
  3032. u16 reg2;
  3033. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3034. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3035. }
  3036. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3037. {
  3038. unsigned long start = jiffies;
  3039. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3040. /* Can take up to 10.6 ms for write */
  3041. if (time_after(jiffies, start + HZ/4)) {
  3042. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3043. return -ETIMEDOUT;
  3044. }
  3045. mdelay(1);
  3046. }
  3047. return 0;
  3048. }
  3049. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3050. u16 offset, size_t length)
  3051. {
  3052. int rc = 0;
  3053. while (length > 0) {
  3054. u32 val;
  3055. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3056. rc = sky2_vpd_wait(hw, cap, 0);
  3057. if (rc)
  3058. break;
  3059. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3060. memcpy(data, &val, min(sizeof(val), length));
  3061. offset += sizeof(u32);
  3062. data += sizeof(u32);
  3063. length -= sizeof(u32);
  3064. }
  3065. return rc;
  3066. }
  3067. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3068. u16 offset, unsigned int length)
  3069. {
  3070. unsigned int i;
  3071. int rc = 0;
  3072. for (i = 0; i < length; i += sizeof(u32)) {
  3073. u32 val = *(u32 *)(data + i);
  3074. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3075. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3076. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3077. if (rc)
  3078. break;
  3079. }
  3080. return rc;
  3081. }
  3082. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3083. u8 *data)
  3084. {
  3085. struct sky2_port *sky2 = netdev_priv(dev);
  3086. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3087. if (!cap)
  3088. return -EINVAL;
  3089. eeprom->magic = SKY2_EEPROM_MAGIC;
  3090. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3091. }
  3092. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3093. u8 *data)
  3094. {
  3095. struct sky2_port *sky2 = netdev_priv(dev);
  3096. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3097. if (!cap)
  3098. return -EINVAL;
  3099. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3100. return -EINVAL;
  3101. /* Partial writes not supported */
  3102. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3103. return -EINVAL;
  3104. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3105. }
  3106. static const struct ethtool_ops sky2_ethtool_ops = {
  3107. .get_settings = sky2_get_settings,
  3108. .set_settings = sky2_set_settings,
  3109. .get_drvinfo = sky2_get_drvinfo,
  3110. .get_wol = sky2_get_wol,
  3111. .set_wol = sky2_set_wol,
  3112. .get_msglevel = sky2_get_msglevel,
  3113. .set_msglevel = sky2_set_msglevel,
  3114. .nway_reset = sky2_nway_reset,
  3115. .get_regs_len = sky2_get_regs_len,
  3116. .get_regs = sky2_get_regs,
  3117. .get_link = ethtool_op_get_link,
  3118. .get_eeprom_len = sky2_get_eeprom_len,
  3119. .get_eeprom = sky2_get_eeprom,
  3120. .set_eeprom = sky2_set_eeprom,
  3121. .set_sg = ethtool_op_set_sg,
  3122. .set_tx_csum = sky2_set_tx_csum,
  3123. .set_tso = sky2_set_tso,
  3124. .get_rx_csum = sky2_get_rx_csum,
  3125. .set_rx_csum = sky2_set_rx_csum,
  3126. .get_strings = sky2_get_strings,
  3127. .get_coalesce = sky2_get_coalesce,
  3128. .set_coalesce = sky2_set_coalesce,
  3129. .get_ringparam = sky2_get_ringparam,
  3130. .set_ringparam = sky2_set_ringparam,
  3131. .get_pauseparam = sky2_get_pauseparam,
  3132. .set_pauseparam = sky2_set_pauseparam,
  3133. .phys_id = sky2_phys_id,
  3134. .get_sset_count = sky2_get_sset_count,
  3135. .get_ethtool_stats = sky2_get_ethtool_stats,
  3136. };
  3137. #ifdef CONFIG_SKY2_DEBUG
  3138. static struct dentry *sky2_debug;
  3139. static int sky2_debug_show(struct seq_file *seq, void *v)
  3140. {
  3141. struct net_device *dev = seq->private;
  3142. const struct sky2_port *sky2 = netdev_priv(dev);
  3143. struct sky2_hw *hw = sky2->hw;
  3144. unsigned port = sky2->port;
  3145. unsigned idx, last;
  3146. int sop;
  3147. if (!netif_running(dev))
  3148. return -ENETDOWN;
  3149. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3150. sky2_read32(hw, B0_ISRC),
  3151. sky2_read32(hw, B0_IMSK),
  3152. sky2_read32(hw, B0_Y2_SP_ICR));
  3153. napi_disable(&hw->napi);
  3154. last = sky2_read16(hw, STAT_PUT_IDX);
  3155. if (hw->st_idx == last)
  3156. seq_puts(seq, "Status ring (empty)\n");
  3157. else {
  3158. seq_puts(seq, "Status ring\n");
  3159. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3160. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3161. const struct sky2_status_le *le = hw->st_le + idx;
  3162. seq_printf(seq, "[%d] %#x %d %#x\n",
  3163. idx, le->opcode, le->length, le->status);
  3164. }
  3165. seq_puts(seq, "\n");
  3166. }
  3167. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3168. sky2->tx_cons, sky2->tx_prod,
  3169. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3170. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3171. /* Dump contents of tx ring */
  3172. sop = 1;
  3173. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3174. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3175. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3176. u32 a = le32_to_cpu(le->addr);
  3177. if (sop)
  3178. seq_printf(seq, "%u:", idx);
  3179. sop = 0;
  3180. switch(le->opcode & ~HW_OWNER) {
  3181. case OP_ADDR64:
  3182. seq_printf(seq, " %#x:", a);
  3183. break;
  3184. case OP_LRGLEN:
  3185. seq_printf(seq, " mtu=%d", a);
  3186. break;
  3187. case OP_VLAN:
  3188. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3189. break;
  3190. case OP_TCPLISW:
  3191. seq_printf(seq, " csum=%#x", a);
  3192. break;
  3193. case OP_LARGESEND:
  3194. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3195. break;
  3196. case OP_PACKET:
  3197. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3198. break;
  3199. case OP_BUFFER:
  3200. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3201. break;
  3202. default:
  3203. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3204. a, le16_to_cpu(le->length));
  3205. }
  3206. if (le->ctrl & EOP) {
  3207. seq_putc(seq, '\n');
  3208. sop = 1;
  3209. }
  3210. }
  3211. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3212. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3213. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3214. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3215. sky2_read32(hw, B0_Y2_SP_LISR);
  3216. napi_enable(&hw->napi);
  3217. return 0;
  3218. }
  3219. static int sky2_debug_open(struct inode *inode, struct file *file)
  3220. {
  3221. return single_open(file, sky2_debug_show, inode->i_private);
  3222. }
  3223. static const struct file_operations sky2_debug_fops = {
  3224. .owner = THIS_MODULE,
  3225. .open = sky2_debug_open,
  3226. .read = seq_read,
  3227. .llseek = seq_lseek,
  3228. .release = single_release,
  3229. };
  3230. /*
  3231. * Use network device events to create/remove/rename
  3232. * debugfs file entries
  3233. */
  3234. static int sky2_device_event(struct notifier_block *unused,
  3235. unsigned long event, void *ptr)
  3236. {
  3237. struct net_device *dev = ptr;
  3238. struct sky2_port *sky2 = netdev_priv(dev);
  3239. if (dev->open != sky2_up || !sky2_debug)
  3240. return NOTIFY_DONE;
  3241. switch(event) {
  3242. case NETDEV_CHANGENAME:
  3243. if (sky2->debugfs) {
  3244. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3245. sky2_debug, dev->name);
  3246. }
  3247. break;
  3248. case NETDEV_GOING_DOWN:
  3249. if (sky2->debugfs) {
  3250. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3251. dev->name);
  3252. debugfs_remove(sky2->debugfs);
  3253. sky2->debugfs = NULL;
  3254. }
  3255. break;
  3256. case NETDEV_UP:
  3257. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3258. sky2_debug, dev,
  3259. &sky2_debug_fops);
  3260. if (IS_ERR(sky2->debugfs))
  3261. sky2->debugfs = NULL;
  3262. }
  3263. return NOTIFY_DONE;
  3264. }
  3265. static struct notifier_block sky2_notifier = {
  3266. .notifier_call = sky2_device_event,
  3267. };
  3268. static __init void sky2_debug_init(void)
  3269. {
  3270. struct dentry *ent;
  3271. ent = debugfs_create_dir("sky2", NULL);
  3272. if (!ent || IS_ERR(ent))
  3273. return;
  3274. sky2_debug = ent;
  3275. register_netdevice_notifier(&sky2_notifier);
  3276. }
  3277. static __exit void sky2_debug_cleanup(void)
  3278. {
  3279. if (sky2_debug) {
  3280. unregister_netdevice_notifier(&sky2_notifier);
  3281. debugfs_remove(sky2_debug);
  3282. sky2_debug = NULL;
  3283. }
  3284. }
  3285. #else
  3286. #define sky2_debug_init()
  3287. #define sky2_debug_cleanup()
  3288. #endif
  3289. /* Initialize network device */
  3290. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3291. unsigned port,
  3292. int highmem, int wol)
  3293. {
  3294. struct sky2_port *sky2;
  3295. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3296. if (!dev) {
  3297. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3298. return NULL;
  3299. }
  3300. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3301. dev->irq = hw->pdev->irq;
  3302. dev->open = sky2_up;
  3303. dev->stop = sky2_down;
  3304. dev->do_ioctl = sky2_ioctl;
  3305. dev->hard_start_xmit = sky2_xmit_frame;
  3306. dev->set_multicast_list = sky2_set_multicast;
  3307. dev->set_mac_address = sky2_set_mac_address;
  3308. dev->change_mtu = sky2_change_mtu;
  3309. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3310. dev->tx_timeout = sky2_tx_timeout;
  3311. dev->watchdog_timeo = TX_WATCHDOG;
  3312. #ifdef CONFIG_NET_POLL_CONTROLLER
  3313. if (port == 0)
  3314. dev->poll_controller = sky2_netpoll;
  3315. #endif
  3316. sky2 = netdev_priv(dev);
  3317. sky2->netdev = dev;
  3318. sky2->hw = hw;
  3319. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3320. /* Auto speed and flow control */
  3321. sky2->autoneg = AUTONEG_ENABLE;
  3322. sky2->flow_mode = FC_BOTH;
  3323. sky2->duplex = -1;
  3324. sky2->speed = -1;
  3325. sky2->advertising = sky2_supported_modes(hw);
  3326. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3327. sky2->wol = wol;
  3328. spin_lock_init(&sky2->phy_lock);
  3329. sky2->tx_pending = TX_DEF_PENDING;
  3330. sky2->rx_pending = RX_DEF_PENDING;
  3331. hw->dev[port] = dev;
  3332. sky2->port = port;
  3333. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3334. if (highmem)
  3335. dev->features |= NETIF_F_HIGHDMA;
  3336. #ifdef SKY2_VLAN_TAG_USED
  3337. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3338. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3339. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3340. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3341. dev->vlan_rx_register = sky2_vlan_rx_register;
  3342. }
  3343. #endif
  3344. /* read the mac address */
  3345. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3346. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3347. return dev;
  3348. }
  3349. static void __devinit sky2_show_addr(struct net_device *dev)
  3350. {
  3351. const struct sky2_port *sky2 = netdev_priv(dev);
  3352. DECLARE_MAC_BUF(mac);
  3353. if (netif_msg_probe(sky2))
  3354. printk(KERN_INFO PFX "%s: addr %s\n",
  3355. dev->name, print_mac(mac, dev->dev_addr));
  3356. }
  3357. /* Handle software interrupt used during MSI test */
  3358. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3359. {
  3360. struct sky2_hw *hw = dev_id;
  3361. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3362. if (status == 0)
  3363. return IRQ_NONE;
  3364. if (status & Y2_IS_IRQ_SW) {
  3365. hw->flags |= SKY2_HW_USE_MSI;
  3366. wake_up(&hw->msi_wait);
  3367. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3368. }
  3369. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3370. return IRQ_HANDLED;
  3371. }
  3372. /* Test interrupt path by forcing a a software IRQ */
  3373. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3374. {
  3375. struct pci_dev *pdev = hw->pdev;
  3376. int err;
  3377. init_waitqueue_head (&hw->msi_wait);
  3378. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3379. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3380. if (err) {
  3381. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3382. return err;
  3383. }
  3384. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3385. sky2_read8(hw, B0_CTST);
  3386. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3387. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3388. /* MSI test failed, go back to INTx mode */
  3389. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3390. "switching to INTx mode.\n");
  3391. err = -EOPNOTSUPP;
  3392. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3393. }
  3394. sky2_write32(hw, B0_IMSK, 0);
  3395. sky2_read32(hw, B0_IMSK);
  3396. free_irq(pdev->irq, hw);
  3397. return err;
  3398. }
  3399. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3400. {
  3401. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3402. u16 value;
  3403. if (!pm)
  3404. return 0;
  3405. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3406. return 0;
  3407. return value & PCI_PM_CTRL_PME_ENABLE;
  3408. }
  3409. /*
  3410. * Read and parse the first part of Vital Product Data
  3411. */
  3412. #define VPD_SIZE 128
  3413. #define VPD_MAGIC 0x82
  3414. static void __devinit sky2_vpd_info(struct sky2_hw *hw)
  3415. {
  3416. int cap = pci_find_capability(hw->pdev, PCI_CAP_ID_VPD);
  3417. const u8 *p;
  3418. u8 *vpd_buf = NULL;
  3419. u16 len;
  3420. static struct vpd_tag {
  3421. char tag[2];
  3422. char *label;
  3423. } vpd_tags[] = {
  3424. { "PN", "Part Number" },
  3425. { "EC", "Engineering Level" },
  3426. { "MN", "Manufacturer" },
  3427. };
  3428. if (!cap)
  3429. goto out;
  3430. vpd_buf = kmalloc(VPD_SIZE, GFP_KERNEL);
  3431. if (!vpd_buf)
  3432. goto out;
  3433. if (sky2_vpd_read(hw, cap, vpd_buf, 0, VPD_SIZE))
  3434. goto out;
  3435. if (vpd_buf[0] != VPD_MAGIC)
  3436. goto out;
  3437. len = vpd_buf[1];
  3438. if (len == 0 || len > VPD_SIZE - 4)
  3439. goto out;
  3440. p = vpd_buf + 3;
  3441. dev_info(&hw->pdev->dev, "%.*s\n", len, p);
  3442. p += len;
  3443. while (p < vpd_buf + VPD_SIZE - 4) {
  3444. int i;
  3445. if (!memcmp("RW", p, 2)) /* end marker */
  3446. break;
  3447. len = p[2];
  3448. if (len > (p - vpd_buf) - 4)
  3449. break;
  3450. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3451. if (!memcmp(vpd_tags[i].tag, p, 2)) {
  3452. printk(KERN_DEBUG " %s: %.*s\n",
  3453. vpd_tags[i].label, len, p + 3);
  3454. break;
  3455. }
  3456. }
  3457. p += len + 3;
  3458. }
  3459. out:
  3460. kfree(vpd_buf);
  3461. }
  3462. /* This driver supports yukon2 chipset only */
  3463. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3464. {
  3465. const char *name[] = {
  3466. "XL", /* 0xb3 */
  3467. "EC Ultra", /* 0xb4 */
  3468. "Extreme", /* 0xb5 */
  3469. "EC", /* 0xb6 */
  3470. "FE", /* 0xb7 */
  3471. "FE+", /* 0xb8 */
  3472. "Supreme", /* 0xb9 */
  3473. "UL 2", /* 0xba */
  3474. };
  3475. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3476. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3477. else
  3478. snprintf(buf, sz, "(chip %#x)", chipid);
  3479. return buf;
  3480. }
  3481. static int __devinit sky2_probe(struct pci_dev *pdev,
  3482. const struct pci_device_id *ent)
  3483. {
  3484. struct net_device *dev;
  3485. struct sky2_hw *hw;
  3486. int err, using_dac = 0, wol_default;
  3487. char buf1[16];
  3488. err = pci_enable_device(pdev);
  3489. if (err) {
  3490. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3491. goto err_out;
  3492. }
  3493. err = pci_request_regions(pdev, DRV_NAME);
  3494. if (err) {
  3495. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3496. goto err_out_disable;
  3497. }
  3498. pci_set_master(pdev);
  3499. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3500. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3501. using_dac = 1;
  3502. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3503. if (err < 0) {
  3504. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3505. "for consistent allocations\n");
  3506. goto err_out_free_regions;
  3507. }
  3508. } else {
  3509. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3510. if (err) {
  3511. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3512. goto err_out_free_regions;
  3513. }
  3514. }
  3515. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3516. err = -ENOMEM;
  3517. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3518. if (!hw) {
  3519. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3520. goto err_out_free_regions;
  3521. }
  3522. hw->pdev = pdev;
  3523. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3524. if (!hw->regs) {
  3525. dev_err(&pdev->dev, "cannot map device registers\n");
  3526. goto err_out_free_hw;
  3527. }
  3528. #ifdef __BIG_ENDIAN
  3529. /* The sk98lin vendor driver uses hardware byte swapping but
  3530. * this driver uses software swapping.
  3531. */
  3532. {
  3533. u32 reg;
  3534. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3535. reg &= ~PCI_REV_DESC;
  3536. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3537. }
  3538. #endif
  3539. /* ring for status responses */
  3540. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3541. if (!hw->st_le)
  3542. goto err_out_iounmap;
  3543. err = sky2_init(hw);
  3544. if (err)
  3545. goto err_out_iounmap;
  3546. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3547. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3548. sky2_reset(hw);
  3549. sky2_vpd_info(hw);
  3550. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3551. if (!dev) {
  3552. err = -ENOMEM;
  3553. goto err_out_free_pci;
  3554. }
  3555. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3556. err = sky2_test_msi(hw);
  3557. if (err == -EOPNOTSUPP)
  3558. pci_disable_msi(pdev);
  3559. else if (err)
  3560. goto err_out_free_netdev;
  3561. }
  3562. err = register_netdev(dev);
  3563. if (err) {
  3564. dev_err(&pdev->dev, "cannot register net device\n");
  3565. goto err_out_free_netdev;
  3566. }
  3567. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3568. err = request_irq(pdev->irq, sky2_intr,
  3569. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3570. dev->name, hw);
  3571. if (err) {
  3572. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3573. goto err_out_unregister;
  3574. }
  3575. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3576. napi_enable(&hw->napi);
  3577. sky2_show_addr(dev);
  3578. if (hw->ports > 1) {
  3579. struct net_device *dev1;
  3580. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3581. if (!dev1)
  3582. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3583. else if ((err = register_netdev(dev1))) {
  3584. dev_warn(&pdev->dev,
  3585. "register of second port failed (%d)\n", err);
  3586. hw->dev[1] = NULL;
  3587. free_netdev(dev1);
  3588. } else
  3589. sky2_show_addr(dev1);
  3590. }
  3591. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3592. INIT_WORK(&hw->restart_work, sky2_restart);
  3593. pci_set_drvdata(pdev, hw);
  3594. return 0;
  3595. err_out_unregister:
  3596. if (hw->flags & SKY2_HW_USE_MSI)
  3597. pci_disable_msi(pdev);
  3598. unregister_netdev(dev);
  3599. err_out_free_netdev:
  3600. free_netdev(dev);
  3601. err_out_free_pci:
  3602. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3603. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3604. err_out_iounmap:
  3605. iounmap(hw->regs);
  3606. err_out_free_hw:
  3607. kfree(hw);
  3608. err_out_free_regions:
  3609. pci_release_regions(pdev);
  3610. err_out_disable:
  3611. pci_disable_device(pdev);
  3612. err_out:
  3613. pci_set_drvdata(pdev, NULL);
  3614. return err;
  3615. }
  3616. static void __devexit sky2_remove(struct pci_dev *pdev)
  3617. {
  3618. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3619. int i;
  3620. if (!hw)
  3621. return;
  3622. del_timer_sync(&hw->watchdog_timer);
  3623. cancel_work_sync(&hw->restart_work);
  3624. for (i = hw->ports-1; i >= 0; --i)
  3625. unregister_netdev(hw->dev[i]);
  3626. sky2_write32(hw, B0_IMSK, 0);
  3627. sky2_power_aux(hw);
  3628. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3629. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3630. sky2_read8(hw, B0_CTST);
  3631. free_irq(pdev->irq, hw);
  3632. if (hw->flags & SKY2_HW_USE_MSI)
  3633. pci_disable_msi(pdev);
  3634. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3635. pci_release_regions(pdev);
  3636. pci_disable_device(pdev);
  3637. for (i = hw->ports-1; i >= 0; --i)
  3638. free_netdev(hw->dev[i]);
  3639. iounmap(hw->regs);
  3640. kfree(hw);
  3641. pci_set_drvdata(pdev, NULL);
  3642. }
  3643. #ifdef CONFIG_PM
  3644. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3645. {
  3646. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3647. int i, wol = 0;
  3648. if (!hw)
  3649. return 0;
  3650. del_timer_sync(&hw->watchdog_timer);
  3651. cancel_work_sync(&hw->restart_work);
  3652. for (i = 0; i < hw->ports; i++) {
  3653. struct net_device *dev = hw->dev[i];
  3654. struct sky2_port *sky2 = netdev_priv(dev);
  3655. netif_device_detach(dev);
  3656. if (netif_running(dev))
  3657. sky2_down(dev);
  3658. if (sky2->wol)
  3659. sky2_wol_init(sky2);
  3660. wol |= sky2->wol;
  3661. }
  3662. sky2_write32(hw, B0_IMSK, 0);
  3663. napi_disable(&hw->napi);
  3664. sky2_power_aux(hw);
  3665. pci_save_state(pdev);
  3666. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3667. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3668. return 0;
  3669. }
  3670. static int sky2_resume(struct pci_dev *pdev)
  3671. {
  3672. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3673. int i, err;
  3674. if (!hw)
  3675. return 0;
  3676. err = pci_set_power_state(pdev, PCI_D0);
  3677. if (err)
  3678. goto out;
  3679. err = pci_restore_state(pdev);
  3680. if (err)
  3681. goto out;
  3682. pci_enable_wake(pdev, PCI_D0, 0);
  3683. /* Re-enable all clocks */
  3684. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3685. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3686. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3687. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3688. sky2_reset(hw);
  3689. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3690. napi_enable(&hw->napi);
  3691. for (i = 0; i < hw->ports; i++) {
  3692. struct net_device *dev = hw->dev[i];
  3693. netif_device_attach(dev);
  3694. if (netif_running(dev)) {
  3695. err = sky2_up(dev);
  3696. if (err) {
  3697. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3698. dev->name, err);
  3699. rtnl_lock();
  3700. dev_close(dev);
  3701. rtnl_unlock();
  3702. goto out;
  3703. }
  3704. }
  3705. }
  3706. return 0;
  3707. out:
  3708. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3709. pci_disable_device(pdev);
  3710. return err;
  3711. }
  3712. #endif
  3713. static void sky2_shutdown(struct pci_dev *pdev)
  3714. {
  3715. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3716. int i, wol = 0;
  3717. if (!hw)
  3718. return;
  3719. del_timer_sync(&hw->watchdog_timer);
  3720. for (i = 0; i < hw->ports; i++) {
  3721. struct net_device *dev = hw->dev[i];
  3722. struct sky2_port *sky2 = netdev_priv(dev);
  3723. if (sky2->wol) {
  3724. wol = 1;
  3725. sky2_wol_init(sky2);
  3726. }
  3727. }
  3728. if (wol)
  3729. sky2_power_aux(hw);
  3730. pci_enable_wake(pdev, PCI_D3hot, wol);
  3731. pci_enable_wake(pdev, PCI_D3cold, wol);
  3732. pci_disable_device(pdev);
  3733. pci_set_power_state(pdev, PCI_D3hot);
  3734. }
  3735. static struct pci_driver sky2_driver = {
  3736. .name = DRV_NAME,
  3737. .id_table = sky2_id_table,
  3738. .probe = sky2_probe,
  3739. .remove = __devexit_p(sky2_remove),
  3740. #ifdef CONFIG_PM
  3741. .suspend = sky2_suspend,
  3742. .resume = sky2_resume,
  3743. #endif
  3744. .shutdown = sky2_shutdown,
  3745. };
  3746. static int __init sky2_init_module(void)
  3747. {
  3748. pr_info(PFX "driver version " DRV_VERSION "\n");
  3749. sky2_debug_init();
  3750. return pci_register_driver(&sky2_driver);
  3751. }
  3752. static void __exit sky2_cleanup_module(void)
  3753. {
  3754. pci_unregister_driver(&sky2_driver);
  3755. sky2_debug_cleanup();
  3756. }
  3757. module_init(sky2_init_module);
  3758. module_exit(sky2_cleanup_module);
  3759. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3760. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3761. MODULE_LICENSE("GPL");
  3762. MODULE_VERSION(DRV_VERSION);