qla3xxx.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133
  1. /*
  2. * QLogic QLA3xxx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qla3xxx for copyright and licensing details.
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/types.h>
  10. #include <linux/module.h>
  11. #include <linux/list.h>
  12. #include <linux/pci.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/dmapool.h>
  17. #include <linux/mempool.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/kthread.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/ip.h>
  24. #include <linux/in.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/if_ether.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/rtnetlink.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/delay.h>
  34. #include <linux/mm.h>
  35. #include "qla3xxx.h"
  36. #define DRV_NAME "qla3xxx"
  37. #define DRV_STRING "QLogic ISP3XXX Network Driver"
  38. #define DRV_VERSION "v2.03.00-k5"
  39. #define PFX DRV_NAME " "
  40. static const char ql3xxx_driver_name[] = DRV_NAME;
  41. static const char ql3xxx_driver_version[] = DRV_VERSION;
  42. MODULE_AUTHOR("QLogic Corporation");
  43. MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static const u32 default_msg
  47. = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  48. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  49. static int debug = -1; /* defaults above */
  50. module_param(debug, int, 0);
  51. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  52. static int msi;
  53. module_param(msi, int, 0);
  54. MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
  55. static struct pci_device_id ql3xxx_pci_tbl[] __devinitdata = {
  56. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
  57. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
  58. /* required last entry */
  59. {0,}
  60. };
  61. MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
  62. /*
  63. * These are the known PHY's which are used
  64. */
  65. typedef enum {
  66. PHY_TYPE_UNKNOWN = 0,
  67. PHY_VITESSE_VSC8211,
  68. PHY_AGERE_ET1011C,
  69. MAX_PHY_DEV_TYPES
  70. } PHY_DEVICE_et;
  71. typedef struct {
  72. PHY_DEVICE_et phyDevice;
  73. u32 phyIdOUI;
  74. u16 phyIdModel;
  75. char *name;
  76. } PHY_DEVICE_INFO_t;
  77. static const PHY_DEVICE_INFO_t PHY_DEVICES[] =
  78. {{PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
  79. {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
  80. {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
  81. };
  82. /*
  83. * Caller must take hw_lock.
  84. */
  85. static int ql_sem_spinlock(struct ql3_adapter *qdev,
  86. u32 sem_mask, u32 sem_bits)
  87. {
  88. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  89. u32 value;
  90. unsigned int seconds = 3;
  91. do {
  92. writel((sem_mask | sem_bits),
  93. &port_regs->CommonRegs.semaphoreReg);
  94. value = readl(&port_regs->CommonRegs.semaphoreReg);
  95. if ((value & (sem_mask >> 16)) == sem_bits)
  96. return 0;
  97. ssleep(1);
  98. } while(--seconds);
  99. return -1;
  100. }
  101. static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
  102. {
  103. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  104. writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
  105. readl(&port_regs->CommonRegs.semaphoreReg);
  106. }
  107. static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
  108. {
  109. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  110. u32 value;
  111. writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
  112. value = readl(&port_regs->CommonRegs.semaphoreReg);
  113. return ((value & (sem_mask >> 16)) == sem_bits);
  114. }
  115. /*
  116. * Caller holds hw_lock.
  117. */
  118. static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
  119. {
  120. int i = 0;
  121. while (1) {
  122. if (!ql_sem_lock(qdev,
  123. QL_DRVR_SEM_MASK,
  124. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  125. * 2) << 1)) {
  126. if (i < 10) {
  127. ssleep(1);
  128. i++;
  129. } else {
  130. printk(KERN_ERR PFX "%s: Timed out waiting for "
  131. "driver lock...\n",
  132. qdev->ndev->name);
  133. return 0;
  134. }
  135. } else {
  136. printk(KERN_DEBUG PFX
  137. "%s: driver lock acquired.\n",
  138. qdev->ndev->name);
  139. return 1;
  140. }
  141. }
  142. }
  143. static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
  144. {
  145. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  146. writel(((ISP_CONTROL_NP_MASK << 16) | page),
  147. &port_regs->CommonRegs.ispControlStatus);
  148. readl(&port_regs->CommonRegs.ispControlStatus);
  149. qdev->current_page = page;
  150. }
  151. static u32 ql_read_common_reg_l(struct ql3_adapter *qdev,
  152. u32 __iomem * reg)
  153. {
  154. u32 value;
  155. unsigned long hw_flags;
  156. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  157. value = readl(reg);
  158. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  159. return value;
  160. }
  161. static u32 ql_read_common_reg(struct ql3_adapter *qdev,
  162. u32 __iomem * reg)
  163. {
  164. return readl(reg);
  165. }
  166. static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
  167. {
  168. u32 value;
  169. unsigned long hw_flags;
  170. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  171. if (qdev->current_page != 0)
  172. ql_set_register_page(qdev,0);
  173. value = readl(reg);
  174. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  175. return value;
  176. }
  177. static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
  178. {
  179. if (qdev->current_page != 0)
  180. ql_set_register_page(qdev,0);
  181. return readl(reg);
  182. }
  183. static void ql_write_common_reg_l(struct ql3_adapter *qdev,
  184. u32 __iomem *reg, u32 value)
  185. {
  186. unsigned long hw_flags;
  187. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  188. writel(value, reg);
  189. readl(reg);
  190. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  191. return;
  192. }
  193. static void ql_write_common_reg(struct ql3_adapter *qdev,
  194. u32 __iomem *reg, u32 value)
  195. {
  196. writel(value, reg);
  197. readl(reg);
  198. return;
  199. }
  200. static void ql_write_nvram_reg(struct ql3_adapter *qdev,
  201. u32 __iomem *reg, u32 value)
  202. {
  203. writel(value, reg);
  204. readl(reg);
  205. udelay(1);
  206. return;
  207. }
  208. static void ql_write_page0_reg(struct ql3_adapter *qdev,
  209. u32 __iomem *reg, u32 value)
  210. {
  211. if (qdev->current_page != 0)
  212. ql_set_register_page(qdev,0);
  213. writel(value, reg);
  214. readl(reg);
  215. return;
  216. }
  217. /*
  218. * Caller holds hw_lock. Only called during init.
  219. */
  220. static void ql_write_page1_reg(struct ql3_adapter *qdev,
  221. u32 __iomem *reg, u32 value)
  222. {
  223. if (qdev->current_page != 1)
  224. ql_set_register_page(qdev,1);
  225. writel(value, reg);
  226. readl(reg);
  227. return;
  228. }
  229. /*
  230. * Caller holds hw_lock. Only called during init.
  231. */
  232. static void ql_write_page2_reg(struct ql3_adapter *qdev,
  233. u32 __iomem *reg, u32 value)
  234. {
  235. if (qdev->current_page != 2)
  236. ql_set_register_page(qdev,2);
  237. writel(value, reg);
  238. readl(reg);
  239. return;
  240. }
  241. static void ql_disable_interrupts(struct ql3_adapter *qdev)
  242. {
  243. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  244. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  245. (ISP_IMR_ENABLE_INT << 16));
  246. }
  247. static void ql_enable_interrupts(struct ql3_adapter *qdev)
  248. {
  249. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  250. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  251. ((0xff << 16) | ISP_IMR_ENABLE_INT));
  252. }
  253. static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
  254. struct ql_rcv_buf_cb *lrg_buf_cb)
  255. {
  256. dma_addr_t map;
  257. int err;
  258. lrg_buf_cb->next = NULL;
  259. if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
  260. qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
  261. } else {
  262. qdev->lrg_buf_free_tail->next = lrg_buf_cb;
  263. qdev->lrg_buf_free_tail = lrg_buf_cb;
  264. }
  265. if (!lrg_buf_cb->skb) {
  266. lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
  267. qdev->lrg_buffer_len);
  268. if (unlikely(!lrg_buf_cb->skb)) {
  269. printk(KERN_ERR PFX "%s: failed netdev_alloc_skb().\n",
  270. qdev->ndev->name);
  271. qdev->lrg_buf_skb_check++;
  272. } else {
  273. /*
  274. * We save some space to copy the ethhdr from first
  275. * buffer
  276. */
  277. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  278. map = pci_map_single(qdev->pdev,
  279. lrg_buf_cb->skb->data,
  280. qdev->lrg_buffer_len -
  281. QL_HEADER_SPACE,
  282. PCI_DMA_FROMDEVICE);
  283. err = pci_dma_mapping_error(qdev->pdev, map);
  284. if(err) {
  285. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  286. qdev->ndev->name, err);
  287. dev_kfree_skb(lrg_buf_cb->skb);
  288. lrg_buf_cb->skb = NULL;
  289. qdev->lrg_buf_skb_check++;
  290. return;
  291. }
  292. lrg_buf_cb->buf_phy_addr_low =
  293. cpu_to_le32(LS_64BITS(map));
  294. lrg_buf_cb->buf_phy_addr_high =
  295. cpu_to_le32(MS_64BITS(map));
  296. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  297. pci_unmap_len_set(lrg_buf_cb, maplen,
  298. qdev->lrg_buffer_len -
  299. QL_HEADER_SPACE);
  300. }
  301. }
  302. qdev->lrg_buf_free_count++;
  303. }
  304. static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
  305. *qdev)
  306. {
  307. struct ql_rcv_buf_cb *lrg_buf_cb;
  308. if ((lrg_buf_cb = qdev->lrg_buf_free_head) != NULL) {
  309. if ((qdev->lrg_buf_free_head = lrg_buf_cb->next) == NULL)
  310. qdev->lrg_buf_free_tail = NULL;
  311. qdev->lrg_buf_free_count--;
  312. }
  313. return lrg_buf_cb;
  314. }
  315. static u32 addrBits = EEPROM_NO_ADDR_BITS;
  316. static u32 dataBits = EEPROM_NO_DATA_BITS;
  317. static void fm93c56a_deselect(struct ql3_adapter *qdev);
  318. static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
  319. unsigned short *value);
  320. /*
  321. * Caller holds hw_lock.
  322. */
  323. static void fm93c56a_select(struct ql3_adapter *qdev)
  324. {
  325. struct ql3xxx_port_registers __iomem *port_regs =
  326. qdev->mem_map_registers;
  327. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
  328. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  329. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  330. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  331. ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
  332. }
  333. /*
  334. * Caller holds hw_lock.
  335. */
  336. static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
  337. {
  338. int i;
  339. u32 mask;
  340. u32 dataBit;
  341. u32 previousBit;
  342. struct ql3xxx_port_registers __iomem *port_regs =
  343. qdev->mem_map_registers;
  344. /* Clock in a zero, then do the start bit */
  345. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  346. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  347. AUBURN_EEPROM_DO_1);
  348. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  349. ISP_NVRAM_MASK | qdev->
  350. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  351. AUBURN_EEPROM_CLK_RISE);
  352. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  353. ISP_NVRAM_MASK | qdev->
  354. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  355. AUBURN_EEPROM_CLK_FALL);
  356. mask = 1 << (FM93C56A_CMD_BITS - 1);
  357. /* Force the previous data bit to be different */
  358. previousBit = 0xffff;
  359. for (i = 0; i < FM93C56A_CMD_BITS; i++) {
  360. dataBit =
  361. (cmd & mask) ? AUBURN_EEPROM_DO_1 : AUBURN_EEPROM_DO_0;
  362. if (previousBit != dataBit) {
  363. /*
  364. * If the bit changed, then change the DO state to
  365. * match
  366. */
  367. ql_write_nvram_reg(qdev,
  368. &port_regs->CommonRegs.
  369. serialPortInterfaceReg,
  370. ISP_NVRAM_MASK | qdev->
  371. eeprom_cmd_data | dataBit);
  372. previousBit = dataBit;
  373. }
  374. ql_write_nvram_reg(qdev,
  375. &port_regs->CommonRegs.
  376. serialPortInterfaceReg,
  377. ISP_NVRAM_MASK | qdev->
  378. eeprom_cmd_data | dataBit |
  379. AUBURN_EEPROM_CLK_RISE);
  380. ql_write_nvram_reg(qdev,
  381. &port_regs->CommonRegs.
  382. serialPortInterfaceReg,
  383. ISP_NVRAM_MASK | qdev->
  384. eeprom_cmd_data | dataBit |
  385. AUBURN_EEPROM_CLK_FALL);
  386. cmd = cmd << 1;
  387. }
  388. mask = 1 << (addrBits - 1);
  389. /* Force the previous data bit to be different */
  390. previousBit = 0xffff;
  391. for (i = 0; i < addrBits; i++) {
  392. dataBit =
  393. (eepromAddr & mask) ? AUBURN_EEPROM_DO_1 :
  394. AUBURN_EEPROM_DO_0;
  395. if (previousBit != dataBit) {
  396. /*
  397. * If the bit changed, then change the DO state to
  398. * match
  399. */
  400. ql_write_nvram_reg(qdev,
  401. &port_regs->CommonRegs.
  402. serialPortInterfaceReg,
  403. ISP_NVRAM_MASK | qdev->
  404. eeprom_cmd_data | dataBit);
  405. previousBit = dataBit;
  406. }
  407. ql_write_nvram_reg(qdev,
  408. &port_regs->CommonRegs.
  409. serialPortInterfaceReg,
  410. ISP_NVRAM_MASK | qdev->
  411. eeprom_cmd_data | dataBit |
  412. AUBURN_EEPROM_CLK_RISE);
  413. ql_write_nvram_reg(qdev,
  414. &port_regs->CommonRegs.
  415. serialPortInterfaceReg,
  416. ISP_NVRAM_MASK | qdev->
  417. eeprom_cmd_data | dataBit |
  418. AUBURN_EEPROM_CLK_FALL);
  419. eepromAddr = eepromAddr << 1;
  420. }
  421. }
  422. /*
  423. * Caller holds hw_lock.
  424. */
  425. static void fm93c56a_deselect(struct ql3_adapter *qdev)
  426. {
  427. struct ql3xxx_port_registers __iomem *port_regs =
  428. qdev->mem_map_registers;
  429. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
  430. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  431. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  432. }
  433. /*
  434. * Caller holds hw_lock.
  435. */
  436. static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
  437. {
  438. int i;
  439. u32 data = 0;
  440. u32 dataBit;
  441. struct ql3xxx_port_registers __iomem *port_regs =
  442. qdev->mem_map_registers;
  443. /* Read the data bits */
  444. /* The first bit is a dummy. Clock right over it. */
  445. for (i = 0; i < dataBits; i++) {
  446. ql_write_nvram_reg(qdev,
  447. &port_regs->CommonRegs.
  448. serialPortInterfaceReg,
  449. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  450. AUBURN_EEPROM_CLK_RISE);
  451. ql_write_nvram_reg(qdev,
  452. &port_regs->CommonRegs.
  453. serialPortInterfaceReg,
  454. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  455. AUBURN_EEPROM_CLK_FALL);
  456. dataBit =
  457. (ql_read_common_reg
  458. (qdev,
  459. &port_regs->CommonRegs.
  460. serialPortInterfaceReg) & AUBURN_EEPROM_DI_1) ? 1 : 0;
  461. data = (data << 1) | dataBit;
  462. }
  463. *value = (u16) data;
  464. }
  465. /*
  466. * Caller holds hw_lock.
  467. */
  468. static void eeprom_readword(struct ql3_adapter *qdev,
  469. u32 eepromAddr, unsigned short *value)
  470. {
  471. fm93c56a_select(qdev);
  472. fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
  473. fm93c56a_datain(qdev, value);
  474. fm93c56a_deselect(qdev);
  475. }
  476. static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
  477. {
  478. __le16 *p = (__le16 *)ndev->dev_addr;
  479. p[0] = cpu_to_le16(addr[0]);
  480. p[1] = cpu_to_le16(addr[1]);
  481. p[2] = cpu_to_le16(addr[2]);
  482. }
  483. static int ql_get_nvram_params(struct ql3_adapter *qdev)
  484. {
  485. u16 *pEEPROMData;
  486. u16 checksum = 0;
  487. u32 index;
  488. unsigned long hw_flags;
  489. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  490. pEEPROMData = (u16 *) & qdev->nvram_data;
  491. qdev->eeprom_cmd_data = 0;
  492. if(ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
  493. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  494. 2) << 10)) {
  495. printk(KERN_ERR PFX"%s: Failed ql_sem_spinlock().\n",
  496. __func__);
  497. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  498. return -1;
  499. }
  500. for (index = 0; index < EEPROM_SIZE; index++) {
  501. eeprom_readword(qdev, index, pEEPROMData);
  502. checksum += *pEEPROMData;
  503. pEEPROMData++;
  504. }
  505. ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
  506. if (checksum != 0) {
  507. printk(KERN_ERR PFX "%s: checksum should be zero, is %x!!\n",
  508. qdev->ndev->name, checksum);
  509. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  510. return -1;
  511. }
  512. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  513. return checksum;
  514. }
  515. static const u32 PHYAddr[2] = {
  516. PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
  517. };
  518. static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
  519. {
  520. struct ql3xxx_port_registers __iomem *port_regs =
  521. qdev->mem_map_registers;
  522. u32 temp;
  523. int count = 1000;
  524. while (count) {
  525. temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
  526. if (!(temp & MAC_MII_STATUS_BSY))
  527. return 0;
  528. udelay(10);
  529. count--;
  530. }
  531. return -1;
  532. }
  533. static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
  534. {
  535. struct ql3xxx_port_registers __iomem *port_regs =
  536. qdev->mem_map_registers;
  537. u32 scanControl;
  538. if (qdev->numPorts > 1) {
  539. /* Auto scan will cycle through multiple ports */
  540. scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
  541. } else {
  542. scanControl = MAC_MII_CONTROL_SC;
  543. }
  544. /*
  545. * Scan register 1 of PHY/PETBI,
  546. * Set up to scan both devices
  547. * The autoscan starts from the first register, completes
  548. * the last one before rolling over to the first
  549. */
  550. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  551. PHYAddr[0] | MII_SCAN_REGISTER);
  552. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  553. (scanControl) |
  554. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
  555. }
  556. static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
  557. {
  558. u8 ret;
  559. struct ql3xxx_port_registers __iomem *port_regs =
  560. qdev->mem_map_registers;
  561. /* See if scan mode is enabled before we turn it off */
  562. if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
  563. (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
  564. /* Scan is enabled */
  565. ret = 1;
  566. } else {
  567. /* Scan is disabled */
  568. ret = 0;
  569. }
  570. /*
  571. * When disabling scan mode you must first change the MII register
  572. * address
  573. */
  574. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  575. PHYAddr[0] | MII_SCAN_REGISTER);
  576. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  577. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
  578. MAC_MII_CONTROL_RC) << 16));
  579. return ret;
  580. }
  581. static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
  582. u16 regAddr, u16 value, u32 phyAddr)
  583. {
  584. struct ql3xxx_port_registers __iomem *port_regs =
  585. qdev->mem_map_registers;
  586. u8 scanWasEnabled;
  587. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  588. if (ql_wait_for_mii_ready(qdev)) {
  589. if (netif_msg_link(qdev))
  590. printk(KERN_WARNING PFX
  591. "%s Timed out waiting for management port to "
  592. "get free before issuing command.\n",
  593. qdev->ndev->name);
  594. return -1;
  595. }
  596. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  597. phyAddr | regAddr);
  598. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  599. /* Wait for write to complete 9/10/04 SJP */
  600. if (ql_wait_for_mii_ready(qdev)) {
  601. if (netif_msg_link(qdev))
  602. printk(KERN_WARNING PFX
  603. "%s: Timed out waiting for management port to "
  604. "get free before issuing command.\n",
  605. qdev->ndev->name);
  606. return -1;
  607. }
  608. if (scanWasEnabled)
  609. ql_mii_enable_scan_mode(qdev);
  610. return 0;
  611. }
  612. static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
  613. u16 * value, u32 phyAddr)
  614. {
  615. struct ql3xxx_port_registers __iomem *port_regs =
  616. qdev->mem_map_registers;
  617. u8 scanWasEnabled;
  618. u32 temp;
  619. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  620. if (ql_wait_for_mii_ready(qdev)) {
  621. if (netif_msg_link(qdev))
  622. printk(KERN_WARNING PFX
  623. "%s: Timed out waiting for management port to "
  624. "get free before issuing command.\n",
  625. qdev->ndev->name);
  626. return -1;
  627. }
  628. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  629. phyAddr | regAddr);
  630. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  631. (MAC_MII_CONTROL_RC << 16));
  632. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  633. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  634. /* Wait for the read to complete */
  635. if (ql_wait_for_mii_ready(qdev)) {
  636. if (netif_msg_link(qdev))
  637. printk(KERN_WARNING PFX
  638. "%s: Timed out waiting for management port to "
  639. "get free after issuing command.\n",
  640. qdev->ndev->name);
  641. return -1;
  642. }
  643. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  644. *value = (u16) temp;
  645. if (scanWasEnabled)
  646. ql_mii_enable_scan_mode(qdev);
  647. return 0;
  648. }
  649. static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
  650. {
  651. struct ql3xxx_port_registers __iomem *port_regs =
  652. qdev->mem_map_registers;
  653. ql_mii_disable_scan_mode(qdev);
  654. if (ql_wait_for_mii_ready(qdev)) {
  655. if (netif_msg_link(qdev))
  656. printk(KERN_WARNING PFX
  657. "%s: Timed out waiting for management port to "
  658. "get free before issuing command.\n",
  659. qdev->ndev->name);
  660. return -1;
  661. }
  662. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  663. qdev->PHYAddr | regAddr);
  664. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  665. /* Wait for write to complete. */
  666. if (ql_wait_for_mii_ready(qdev)) {
  667. if (netif_msg_link(qdev))
  668. printk(KERN_WARNING PFX
  669. "%s: Timed out waiting for management port to "
  670. "get free before issuing command.\n",
  671. qdev->ndev->name);
  672. return -1;
  673. }
  674. ql_mii_enable_scan_mode(qdev);
  675. return 0;
  676. }
  677. static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
  678. {
  679. u32 temp;
  680. struct ql3xxx_port_registers __iomem *port_regs =
  681. qdev->mem_map_registers;
  682. ql_mii_disable_scan_mode(qdev);
  683. if (ql_wait_for_mii_ready(qdev)) {
  684. if (netif_msg_link(qdev))
  685. printk(KERN_WARNING PFX
  686. "%s: Timed out waiting for management port to "
  687. "get free before issuing command.\n",
  688. qdev->ndev->name);
  689. return -1;
  690. }
  691. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  692. qdev->PHYAddr | regAddr);
  693. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  694. (MAC_MII_CONTROL_RC << 16));
  695. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  696. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  697. /* Wait for the read to complete */
  698. if (ql_wait_for_mii_ready(qdev)) {
  699. if (netif_msg_link(qdev))
  700. printk(KERN_WARNING PFX
  701. "%s: Timed out waiting for management port to "
  702. "get free before issuing command.\n",
  703. qdev->ndev->name);
  704. return -1;
  705. }
  706. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  707. *value = (u16) temp;
  708. ql_mii_enable_scan_mode(qdev);
  709. return 0;
  710. }
  711. static void ql_petbi_reset(struct ql3_adapter *qdev)
  712. {
  713. ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
  714. }
  715. static void ql_petbi_start_neg(struct ql3_adapter *qdev)
  716. {
  717. u16 reg;
  718. /* Enable Auto-negotiation sense */
  719. ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
  720. reg |= PETBI_TBI_AUTO_SENSE;
  721. ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
  722. ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
  723. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
  724. ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
  725. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  726. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
  727. }
  728. static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
  729. {
  730. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
  731. PHYAddr[qdev->mac_index]);
  732. }
  733. static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
  734. {
  735. u16 reg;
  736. /* Enable Auto-negotiation sense */
  737. ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
  738. PHYAddr[qdev->mac_index]);
  739. reg |= PETBI_TBI_AUTO_SENSE;
  740. ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
  741. PHYAddr[qdev->mac_index]);
  742. ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
  743. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
  744. PHYAddr[qdev->mac_index]);
  745. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
  746. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  747. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
  748. PHYAddr[qdev->mac_index]);
  749. }
  750. static void ql_petbi_init(struct ql3_adapter *qdev)
  751. {
  752. ql_petbi_reset(qdev);
  753. ql_petbi_start_neg(qdev);
  754. }
  755. static void ql_petbi_init_ex(struct ql3_adapter *qdev)
  756. {
  757. ql_petbi_reset_ex(qdev);
  758. ql_petbi_start_neg_ex(qdev);
  759. }
  760. static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
  761. {
  762. u16 reg;
  763. if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
  764. return 0;
  765. return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
  766. }
  767. static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
  768. {
  769. printk(KERN_INFO "%s: enabling Agere specific PHY\n", qdev->ndev->name);
  770. /* power down device bit 11 = 1 */
  771. ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
  772. /* enable diagnostic mode bit 2 = 1 */
  773. ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
  774. /* 1000MB amplitude adjust (see Agere errata) */
  775. ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
  776. /* 1000MB amplitude adjust (see Agere errata) */
  777. ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
  778. /* 100MB amplitude adjust (see Agere errata) */
  779. ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
  780. /* 100MB amplitude adjust (see Agere errata) */
  781. ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
  782. /* 10MB amplitude adjust (see Agere errata) */
  783. ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
  784. /* 10MB amplitude adjust (see Agere errata) */
  785. ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
  786. /* point to hidden reg 0x2806 */
  787. ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
  788. /* Write new PHYAD w/bit 5 set */
  789. ql_mii_write_reg_ex(qdev, 0x11, 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
  790. /*
  791. * Disable diagnostic mode bit 2 = 0
  792. * Power up device bit 11 = 0
  793. * Link up (on) and activity (blink)
  794. */
  795. ql_mii_write_reg(qdev, 0x12, 0x840a);
  796. ql_mii_write_reg(qdev, 0x00, 0x1140);
  797. ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
  798. }
  799. static PHY_DEVICE_et getPhyType (struct ql3_adapter *qdev,
  800. u16 phyIdReg0, u16 phyIdReg1)
  801. {
  802. PHY_DEVICE_et result = PHY_TYPE_UNKNOWN;
  803. u32 oui;
  804. u16 model;
  805. int i;
  806. if (phyIdReg0 == 0xffff) {
  807. return result;
  808. }
  809. if (phyIdReg1 == 0xffff) {
  810. return result;
  811. }
  812. /* oui is split between two registers */
  813. oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
  814. model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
  815. /* Scan table for this PHY */
  816. for(i = 0; i < MAX_PHY_DEV_TYPES; i++) {
  817. if ((oui == PHY_DEVICES[i].phyIdOUI) && (model == PHY_DEVICES[i].phyIdModel))
  818. {
  819. result = PHY_DEVICES[i].phyDevice;
  820. printk(KERN_INFO "%s: Phy: %s\n",
  821. qdev->ndev->name, PHY_DEVICES[i].name);
  822. break;
  823. }
  824. }
  825. return result;
  826. }
  827. static int ql_phy_get_speed(struct ql3_adapter *qdev)
  828. {
  829. u16 reg;
  830. switch(qdev->phyType) {
  831. case PHY_AGERE_ET1011C:
  832. {
  833. if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
  834. return 0;
  835. reg = (reg >> 8) & 3;
  836. break;
  837. }
  838. default:
  839. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  840. return 0;
  841. reg = (((reg & 0x18) >> 3) & 3);
  842. }
  843. switch(reg) {
  844. case 2:
  845. return SPEED_1000;
  846. case 1:
  847. return SPEED_100;
  848. case 0:
  849. return SPEED_10;
  850. default:
  851. return -1;
  852. }
  853. }
  854. static int ql_is_full_dup(struct ql3_adapter *qdev)
  855. {
  856. u16 reg;
  857. switch(qdev->phyType) {
  858. case PHY_AGERE_ET1011C:
  859. {
  860. if (ql_mii_read_reg(qdev, 0x1A, &reg))
  861. return 0;
  862. return ((reg & 0x0080) && (reg & 0x1000)) != 0;
  863. }
  864. case PHY_VITESSE_VSC8211:
  865. default:
  866. {
  867. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  868. return 0;
  869. return (reg & PHY_AUX_DUPLEX_STAT) != 0;
  870. }
  871. }
  872. }
  873. static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
  874. {
  875. u16 reg;
  876. if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
  877. return 0;
  878. return (reg & PHY_NEG_PAUSE) != 0;
  879. }
  880. static int PHY_Setup(struct ql3_adapter *qdev)
  881. {
  882. u16 reg1;
  883. u16 reg2;
  884. bool agereAddrChangeNeeded = false;
  885. u32 miiAddr = 0;
  886. int err;
  887. /* Determine the PHY we are using by reading the ID's */
  888. err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
  889. if(err != 0) {
  890. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG\n",
  891. qdev->ndev->name);
  892. return err;
  893. }
  894. err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
  895. if(err != 0) {
  896. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG\n",
  897. qdev->ndev->name);
  898. return err;
  899. }
  900. /* Check if we have a Agere PHY */
  901. if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
  902. /* Determine which MII address we should be using
  903. determined by the index of the card */
  904. if (qdev->mac_index == 0) {
  905. miiAddr = MII_AGERE_ADDR_1;
  906. } else {
  907. miiAddr = MII_AGERE_ADDR_2;
  908. }
  909. err =ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
  910. if(err != 0) {
  911. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
  912. qdev->ndev->name);
  913. return err;
  914. }
  915. err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
  916. if(err != 0) {
  917. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
  918. qdev->ndev->name);
  919. return err;
  920. }
  921. /* We need to remember to initialize the Agere PHY */
  922. agereAddrChangeNeeded = true;
  923. }
  924. /* Determine the particular PHY we have on board to apply
  925. PHY specific initializations */
  926. qdev->phyType = getPhyType(qdev, reg1, reg2);
  927. if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
  928. /* need this here so address gets changed */
  929. phyAgereSpecificInit(qdev, miiAddr);
  930. } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
  931. printk(KERN_ERR "%s: PHY is unknown\n", qdev->ndev->name);
  932. return -EIO;
  933. }
  934. return 0;
  935. }
  936. /*
  937. * Caller holds hw_lock.
  938. */
  939. static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
  940. {
  941. struct ql3xxx_port_registers __iomem *port_regs =
  942. qdev->mem_map_registers;
  943. u32 value;
  944. if (enable)
  945. value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
  946. else
  947. value = (MAC_CONFIG_REG_PE << 16);
  948. if (qdev->mac_index)
  949. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  950. else
  951. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  952. }
  953. /*
  954. * Caller holds hw_lock.
  955. */
  956. static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
  957. {
  958. struct ql3xxx_port_registers __iomem *port_regs =
  959. qdev->mem_map_registers;
  960. u32 value;
  961. if (enable)
  962. value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
  963. else
  964. value = (MAC_CONFIG_REG_SR << 16);
  965. if (qdev->mac_index)
  966. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  967. else
  968. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  969. }
  970. /*
  971. * Caller holds hw_lock.
  972. */
  973. static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
  974. {
  975. struct ql3xxx_port_registers __iomem *port_regs =
  976. qdev->mem_map_registers;
  977. u32 value;
  978. if (enable)
  979. value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
  980. else
  981. value = (MAC_CONFIG_REG_GM << 16);
  982. if (qdev->mac_index)
  983. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  984. else
  985. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  986. }
  987. /*
  988. * Caller holds hw_lock.
  989. */
  990. static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
  991. {
  992. struct ql3xxx_port_registers __iomem *port_regs =
  993. qdev->mem_map_registers;
  994. u32 value;
  995. if (enable)
  996. value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
  997. else
  998. value = (MAC_CONFIG_REG_FD << 16);
  999. if (qdev->mac_index)
  1000. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  1001. else
  1002. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  1003. }
  1004. /*
  1005. * Caller holds hw_lock.
  1006. */
  1007. static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
  1008. {
  1009. struct ql3xxx_port_registers __iomem *port_regs =
  1010. qdev->mem_map_registers;
  1011. u32 value;
  1012. if (enable)
  1013. value =
  1014. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
  1015. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
  1016. else
  1017. value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
  1018. if (qdev->mac_index)
  1019. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  1020. else
  1021. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  1022. }
  1023. /*
  1024. * Caller holds hw_lock.
  1025. */
  1026. static int ql_is_fiber(struct ql3_adapter *qdev)
  1027. {
  1028. struct ql3xxx_port_registers __iomem *port_regs =
  1029. qdev->mem_map_registers;
  1030. u32 bitToCheck = 0;
  1031. u32 temp;
  1032. switch (qdev->mac_index) {
  1033. case 0:
  1034. bitToCheck = PORT_STATUS_SM0;
  1035. break;
  1036. case 1:
  1037. bitToCheck = PORT_STATUS_SM1;
  1038. break;
  1039. }
  1040. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1041. return (temp & bitToCheck) != 0;
  1042. }
  1043. static int ql_is_auto_cfg(struct ql3_adapter *qdev)
  1044. {
  1045. u16 reg;
  1046. ql_mii_read_reg(qdev, 0x00, &reg);
  1047. return (reg & 0x1000) != 0;
  1048. }
  1049. /*
  1050. * Caller holds hw_lock.
  1051. */
  1052. static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
  1053. {
  1054. struct ql3xxx_port_registers __iomem *port_regs =
  1055. qdev->mem_map_registers;
  1056. u32 bitToCheck = 0;
  1057. u32 temp;
  1058. switch (qdev->mac_index) {
  1059. case 0:
  1060. bitToCheck = PORT_STATUS_AC0;
  1061. break;
  1062. case 1:
  1063. bitToCheck = PORT_STATUS_AC1;
  1064. break;
  1065. }
  1066. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1067. if (temp & bitToCheck) {
  1068. if (netif_msg_link(qdev))
  1069. printk(KERN_INFO PFX
  1070. "%s: Auto-Negotiate complete.\n",
  1071. qdev->ndev->name);
  1072. return 1;
  1073. } else {
  1074. if (netif_msg_link(qdev))
  1075. printk(KERN_WARNING PFX
  1076. "%s: Auto-Negotiate incomplete.\n",
  1077. qdev->ndev->name);
  1078. return 0;
  1079. }
  1080. }
  1081. /*
  1082. * ql_is_neg_pause() returns 1 if pause was negotiated to be on
  1083. */
  1084. static int ql_is_neg_pause(struct ql3_adapter *qdev)
  1085. {
  1086. if (ql_is_fiber(qdev))
  1087. return ql_is_petbi_neg_pause(qdev);
  1088. else
  1089. return ql_is_phy_neg_pause(qdev);
  1090. }
  1091. static int ql_auto_neg_error(struct ql3_adapter *qdev)
  1092. {
  1093. struct ql3xxx_port_registers __iomem *port_regs =
  1094. qdev->mem_map_registers;
  1095. u32 bitToCheck = 0;
  1096. u32 temp;
  1097. switch (qdev->mac_index) {
  1098. case 0:
  1099. bitToCheck = PORT_STATUS_AE0;
  1100. break;
  1101. case 1:
  1102. bitToCheck = PORT_STATUS_AE1;
  1103. break;
  1104. }
  1105. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1106. return (temp & bitToCheck) != 0;
  1107. }
  1108. static u32 ql_get_link_speed(struct ql3_adapter *qdev)
  1109. {
  1110. if (ql_is_fiber(qdev))
  1111. return SPEED_1000;
  1112. else
  1113. return ql_phy_get_speed(qdev);
  1114. }
  1115. static int ql_is_link_full_dup(struct ql3_adapter *qdev)
  1116. {
  1117. if (ql_is_fiber(qdev))
  1118. return 1;
  1119. else
  1120. return ql_is_full_dup(qdev);
  1121. }
  1122. /*
  1123. * Caller holds hw_lock.
  1124. */
  1125. static int ql_link_down_detect(struct ql3_adapter *qdev)
  1126. {
  1127. struct ql3xxx_port_registers __iomem *port_regs =
  1128. qdev->mem_map_registers;
  1129. u32 bitToCheck = 0;
  1130. u32 temp;
  1131. switch (qdev->mac_index) {
  1132. case 0:
  1133. bitToCheck = ISP_CONTROL_LINK_DN_0;
  1134. break;
  1135. case 1:
  1136. bitToCheck = ISP_CONTROL_LINK_DN_1;
  1137. break;
  1138. }
  1139. temp =
  1140. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  1141. return (temp & bitToCheck) != 0;
  1142. }
  1143. /*
  1144. * Caller holds hw_lock.
  1145. */
  1146. static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
  1147. {
  1148. struct ql3xxx_port_registers __iomem *port_regs =
  1149. qdev->mem_map_registers;
  1150. switch (qdev->mac_index) {
  1151. case 0:
  1152. ql_write_common_reg(qdev,
  1153. &port_regs->CommonRegs.ispControlStatus,
  1154. (ISP_CONTROL_LINK_DN_0) |
  1155. (ISP_CONTROL_LINK_DN_0 << 16));
  1156. break;
  1157. case 1:
  1158. ql_write_common_reg(qdev,
  1159. &port_regs->CommonRegs.ispControlStatus,
  1160. (ISP_CONTROL_LINK_DN_1) |
  1161. (ISP_CONTROL_LINK_DN_1 << 16));
  1162. break;
  1163. default:
  1164. return 1;
  1165. }
  1166. return 0;
  1167. }
  1168. /*
  1169. * Caller holds hw_lock.
  1170. */
  1171. static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
  1172. {
  1173. struct ql3xxx_port_registers __iomem *port_regs =
  1174. qdev->mem_map_registers;
  1175. u32 bitToCheck = 0;
  1176. u32 temp;
  1177. switch (qdev->mac_index) {
  1178. case 0:
  1179. bitToCheck = PORT_STATUS_F1_ENABLED;
  1180. break;
  1181. case 1:
  1182. bitToCheck = PORT_STATUS_F3_ENABLED;
  1183. break;
  1184. default:
  1185. break;
  1186. }
  1187. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1188. if (temp & bitToCheck) {
  1189. if (netif_msg_link(qdev))
  1190. printk(KERN_DEBUG PFX
  1191. "%s: is not link master.\n", qdev->ndev->name);
  1192. return 0;
  1193. } else {
  1194. if (netif_msg_link(qdev))
  1195. printk(KERN_DEBUG PFX
  1196. "%s: is link master.\n", qdev->ndev->name);
  1197. return 1;
  1198. }
  1199. }
  1200. static void ql_phy_reset_ex(struct ql3_adapter *qdev)
  1201. {
  1202. ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
  1203. PHYAddr[qdev->mac_index]);
  1204. }
  1205. static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
  1206. {
  1207. u16 reg;
  1208. u16 portConfiguration;
  1209. if(qdev->phyType == PHY_AGERE_ET1011C) {
  1210. /* turn off external loopback */
  1211. ql_mii_write_reg(qdev, 0x13, 0x0000);
  1212. }
  1213. if(qdev->mac_index == 0)
  1214. portConfiguration = qdev->nvram_data.macCfg_port0.portConfiguration;
  1215. else
  1216. portConfiguration = qdev->nvram_data.macCfg_port1.portConfiguration;
  1217. /* Some HBA's in the field are set to 0 and they need to
  1218. be reinterpreted with a default value */
  1219. if(portConfiguration == 0)
  1220. portConfiguration = PORT_CONFIG_DEFAULT;
  1221. /* Set the 1000 advertisements */
  1222. ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
  1223. PHYAddr[qdev->mac_index]);
  1224. reg &= ~PHY_GIG_ALL_PARAMS;
  1225. if(portConfiguration & PORT_CONFIG_1000MB_SPEED) {
  1226. if(portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
  1227. reg |= PHY_GIG_ADV_1000F;
  1228. else
  1229. reg |= PHY_GIG_ADV_1000H;
  1230. }
  1231. ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
  1232. PHYAddr[qdev->mac_index]);
  1233. /* Set the 10/100 & pause negotiation advertisements */
  1234. ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
  1235. PHYAddr[qdev->mac_index]);
  1236. reg &= ~PHY_NEG_ALL_PARAMS;
  1237. if(portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
  1238. reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
  1239. if(portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
  1240. if(portConfiguration & PORT_CONFIG_100MB_SPEED)
  1241. reg |= PHY_NEG_ADV_100F;
  1242. if(portConfiguration & PORT_CONFIG_10MB_SPEED)
  1243. reg |= PHY_NEG_ADV_10F;
  1244. }
  1245. if(portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
  1246. if(portConfiguration & PORT_CONFIG_100MB_SPEED)
  1247. reg |= PHY_NEG_ADV_100H;
  1248. if(portConfiguration & PORT_CONFIG_10MB_SPEED)
  1249. reg |= PHY_NEG_ADV_10H;
  1250. }
  1251. if(portConfiguration &
  1252. PORT_CONFIG_1000MB_SPEED) {
  1253. reg |= 1;
  1254. }
  1255. ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
  1256. PHYAddr[qdev->mac_index]);
  1257. ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
  1258. ql_mii_write_reg_ex(qdev, CONTROL_REG,
  1259. reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
  1260. PHYAddr[qdev->mac_index]);
  1261. }
  1262. static void ql_phy_init_ex(struct ql3_adapter *qdev)
  1263. {
  1264. ql_phy_reset_ex(qdev);
  1265. PHY_Setup(qdev);
  1266. ql_phy_start_neg_ex(qdev);
  1267. }
  1268. /*
  1269. * Caller holds hw_lock.
  1270. */
  1271. static u32 ql_get_link_state(struct ql3_adapter *qdev)
  1272. {
  1273. struct ql3xxx_port_registers __iomem *port_regs =
  1274. qdev->mem_map_registers;
  1275. u32 bitToCheck = 0;
  1276. u32 temp, linkState;
  1277. switch (qdev->mac_index) {
  1278. case 0:
  1279. bitToCheck = PORT_STATUS_UP0;
  1280. break;
  1281. case 1:
  1282. bitToCheck = PORT_STATUS_UP1;
  1283. break;
  1284. }
  1285. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1286. if (temp & bitToCheck) {
  1287. linkState = LS_UP;
  1288. } else {
  1289. linkState = LS_DOWN;
  1290. if (netif_msg_link(qdev))
  1291. printk(KERN_WARNING PFX
  1292. "%s: Link is down.\n", qdev->ndev->name);
  1293. }
  1294. return linkState;
  1295. }
  1296. static int ql_port_start(struct ql3_adapter *qdev)
  1297. {
  1298. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1299. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1300. 2) << 7)) {
  1301. printk(KERN_ERR "%s: Could not get hw lock for GIO\n",
  1302. qdev->ndev->name);
  1303. return -1;
  1304. }
  1305. if (ql_is_fiber(qdev)) {
  1306. ql_petbi_init(qdev);
  1307. } else {
  1308. /* Copper port */
  1309. ql_phy_init_ex(qdev);
  1310. }
  1311. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1312. return 0;
  1313. }
  1314. static int ql_finish_auto_neg(struct ql3_adapter *qdev)
  1315. {
  1316. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1317. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1318. 2) << 7))
  1319. return -1;
  1320. if (!ql_auto_neg_error(qdev)) {
  1321. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1322. /* configure the MAC */
  1323. if (netif_msg_link(qdev))
  1324. printk(KERN_DEBUG PFX
  1325. "%s: Configuring link.\n",
  1326. qdev->ndev->
  1327. name);
  1328. ql_mac_cfg_soft_reset(qdev, 1);
  1329. ql_mac_cfg_gig(qdev,
  1330. (ql_get_link_speed
  1331. (qdev) ==
  1332. SPEED_1000));
  1333. ql_mac_cfg_full_dup(qdev,
  1334. ql_is_link_full_dup
  1335. (qdev));
  1336. ql_mac_cfg_pause(qdev,
  1337. ql_is_neg_pause
  1338. (qdev));
  1339. ql_mac_cfg_soft_reset(qdev, 0);
  1340. /* enable the MAC */
  1341. if (netif_msg_link(qdev))
  1342. printk(KERN_DEBUG PFX
  1343. "%s: Enabling mac.\n",
  1344. qdev->ndev->
  1345. name);
  1346. ql_mac_enable(qdev, 1);
  1347. }
  1348. if (netif_msg_link(qdev))
  1349. printk(KERN_DEBUG PFX
  1350. "%s: Change port_link_state LS_DOWN to LS_UP.\n",
  1351. qdev->ndev->name);
  1352. qdev->port_link_state = LS_UP;
  1353. netif_start_queue(qdev->ndev);
  1354. netif_carrier_on(qdev->ndev);
  1355. if (netif_msg_link(qdev))
  1356. printk(KERN_INFO PFX
  1357. "%s: Link is up at %d Mbps, %s duplex.\n",
  1358. qdev->ndev->name,
  1359. ql_get_link_speed(qdev),
  1360. ql_is_link_full_dup(qdev)
  1361. ? "full" : "half");
  1362. } else { /* Remote error detected */
  1363. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1364. if (netif_msg_link(qdev))
  1365. printk(KERN_DEBUG PFX
  1366. "%s: Remote error detected. "
  1367. "Calling ql_port_start().\n",
  1368. qdev->ndev->
  1369. name);
  1370. /*
  1371. * ql_port_start() is shared code and needs
  1372. * to lock the PHY on it's own.
  1373. */
  1374. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1375. if(ql_port_start(qdev)) {/* Restart port */
  1376. return -1;
  1377. } else
  1378. return 0;
  1379. }
  1380. }
  1381. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1382. return 0;
  1383. }
  1384. static void ql_link_state_machine_work(struct work_struct *work)
  1385. {
  1386. struct ql3_adapter *qdev =
  1387. container_of(work, struct ql3_adapter, link_state_work.work);
  1388. u32 curr_link_state;
  1389. unsigned long hw_flags;
  1390. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1391. curr_link_state = ql_get_link_state(qdev);
  1392. if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
  1393. if (netif_msg_link(qdev))
  1394. printk(KERN_INFO PFX
  1395. "%s: Reset in progress, skip processing link "
  1396. "state.\n", qdev->ndev->name);
  1397. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1398. /* Restart timer on 2 second interval. */
  1399. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);\
  1400. return;
  1401. }
  1402. switch (qdev->port_link_state) {
  1403. default:
  1404. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1405. ql_port_start(qdev);
  1406. }
  1407. qdev->port_link_state = LS_DOWN;
  1408. /* Fall Through */
  1409. case LS_DOWN:
  1410. if (netif_msg_link(qdev))
  1411. printk(KERN_DEBUG PFX
  1412. "%s: port_link_state = LS_DOWN.\n",
  1413. qdev->ndev->name);
  1414. if (curr_link_state == LS_UP) {
  1415. if (netif_msg_link(qdev))
  1416. printk(KERN_DEBUG PFX
  1417. "%s: curr_link_state = LS_UP.\n",
  1418. qdev->ndev->name);
  1419. if (ql_is_auto_neg_complete(qdev))
  1420. ql_finish_auto_neg(qdev);
  1421. if (qdev->port_link_state == LS_UP)
  1422. ql_link_down_detect_clear(qdev);
  1423. }
  1424. break;
  1425. case LS_UP:
  1426. /*
  1427. * See if the link is currently down or went down and came
  1428. * back up
  1429. */
  1430. if ((curr_link_state == LS_DOWN) || ql_link_down_detect(qdev)) {
  1431. if (netif_msg_link(qdev))
  1432. printk(KERN_INFO PFX "%s: Link is down.\n",
  1433. qdev->ndev->name);
  1434. qdev->port_link_state = LS_DOWN;
  1435. }
  1436. break;
  1437. }
  1438. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1439. /* Restart timer on 2 second interval. */
  1440. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  1441. }
  1442. /*
  1443. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1444. */
  1445. static void ql_get_phy_owner(struct ql3_adapter *qdev)
  1446. {
  1447. if (ql_this_adapter_controls_port(qdev))
  1448. set_bit(QL_LINK_MASTER,&qdev->flags);
  1449. else
  1450. clear_bit(QL_LINK_MASTER,&qdev->flags);
  1451. }
  1452. /*
  1453. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1454. */
  1455. static void ql_init_scan_mode(struct ql3_adapter *qdev)
  1456. {
  1457. ql_mii_enable_scan_mode(qdev);
  1458. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1459. if (ql_this_adapter_controls_port(qdev))
  1460. ql_petbi_init_ex(qdev);
  1461. } else {
  1462. if (ql_this_adapter_controls_port(qdev))
  1463. ql_phy_init_ex(qdev);
  1464. }
  1465. }
  1466. /*
  1467. * MII_Setup needs to be called before taking the PHY out of reset so that the
  1468. * management interface clock speed can be set properly. It would be better if
  1469. * we had a way to disable MDC until after the PHY is out of reset, but we
  1470. * don't have that capability.
  1471. */
  1472. static int ql_mii_setup(struct ql3_adapter *qdev)
  1473. {
  1474. u32 reg;
  1475. struct ql3xxx_port_registers __iomem *port_regs =
  1476. qdev->mem_map_registers;
  1477. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1478. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1479. 2) << 7))
  1480. return -1;
  1481. if (qdev->device_id == QL3032_DEVICE_ID)
  1482. ql_write_page0_reg(qdev,
  1483. &port_regs->macMIIMgmtControlReg, 0x0f00000);
  1484. /* Divide 125MHz clock by 28 to meet PHY timing requirements */
  1485. reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
  1486. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  1487. reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
  1488. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1489. return 0;
  1490. }
  1491. static u32 ql_supported_modes(struct ql3_adapter *qdev)
  1492. {
  1493. u32 supported;
  1494. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1495. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1496. | SUPPORTED_Autoneg;
  1497. } else {
  1498. supported = SUPPORTED_10baseT_Half
  1499. | SUPPORTED_10baseT_Full
  1500. | SUPPORTED_100baseT_Half
  1501. | SUPPORTED_100baseT_Full
  1502. | SUPPORTED_1000baseT_Half
  1503. | SUPPORTED_1000baseT_Full
  1504. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1505. }
  1506. return supported;
  1507. }
  1508. static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
  1509. {
  1510. int status;
  1511. unsigned long hw_flags;
  1512. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1513. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1514. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1515. 2) << 7)) {
  1516. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1517. return 0;
  1518. }
  1519. status = ql_is_auto_cfg(qdev);
  1520. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1521. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1522. return status;
  1523. }
  1524. static u32 ql_get_speed(struct ql3_adapter *qdev)
  1525. {
  1526. u32 status;
  1527. unsigned long hw_flags;
  1528. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1529. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1530. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1531. 2) << 7)) {
  1532. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1533. return 0;
  1534. }
  1535. status = ql_get_link_speed(qdev);
  1536. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1537. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1538. return status;
  1539. }
  1540. static int ql_get_full_dup(struct ql3_adapter *qdev)
  1541. {
  1542. int status;
  1543. unsigned long hw_flags;
  1544. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1545. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1546. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1547. 2) << 7)) {
  1548. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1549. return 0;
  1550. }
  1551. status = ql_is_link_full_dup(qdev);
  1552. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1553. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1554. return status;
  1555. }
  1556. static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  1557. {
  1558. struct ql3_adapter *qdev = netdev_priv(ndev);
  1559. ecmd->transceiver = XCVR_INTERNAL;
  1560. ecmd->supported = ql_supported_modes(qdev);
  1561. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1562. ecmd->port = PORT_FIBRE;
  1563. } else {
  1564. ecmd->port = PORT_TP;
  1565. ecmd->phy_address = qdev->PHYAddr;
  1566. }
  1567. ecmd->advertising = ql_supported_modes(qdev);
  1568. ecmd->autoneg = ql_get_auto_cfg_status(qdev);
  1569. ecmd->speed = ql_get_speed(qdev);
  1570. ecmd->duplex = ql_get_full_dup(qdev);
  1571. return 0;
  1572. }
  1573. static void ql_get_drvinfo(struct net_device *ndev,
  1574. struct ethtool_drvinfo *drvinfo)
  1575. {
  1576. struct ql3_adapter *qdev = netdev_priv(ndev);
  1577. strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
  1578. strncpy(drvinfo->version, ql3xxx_driver_version, 32);
  1579. strncpy(drvinfo->fw_version, "N/A", 32);
  1580. strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
  1581. drvinfo->regdump_len = 0;
  1582. drvinfo->eedump_len = 0;
  1583. }
  1584. static u32 ql_get_msglevel(struct net_device *ndev)
  1585. {
  1586. struct ql3_adapter *qdev = netdev_priv(ndev);
  1587. return qdev->msg_enable;
  1588. }
  1589. static void ql_set_msglevel(struct net_device *ndev, u32 value)
  1590. {
  1591. struct ql3_adapter *qdev = netdev_priv(ndev);
  1592. qdev->msg_enable = value;
  1593. }
  1594. static void ql_get_pauseparam(struct net_device *ndev,
  1595. struct ethtool_pauseparam *pause)
  1596. {
  1597. struct ql3_adapter *qdev = netdev_priv(ndev);
  1598. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1599. u32 reg;
  1600. if(qdev->mac_index == 0)
  1601. reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
  1602. else
  1603. reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
  1604. pause->autoneg = ql_get_auto_cfg_status(qdev);
  1605. pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
  1606. pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
  1607. }
  1608. static const struct ethtool_ops ql3xxx_ethtool_ops = {
  1609. .get_settings = ql_get_settings,
  1610. .get_drvinfo = ql_get_drvinfo,
  1611. .get_link = ethtool_op_get_link,
  1612. .get_msglevel = ql_get_msglevel,
  1613. .set_msglevel = ql_set_msglevel,
  1614. .get_pauseparam = ql_get_pauseparam,
  1615. };
  1616. static int ql_populate_free_queue(struct ql3_adapter *qdev)
  1617. {
  1618. struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
  1619. dma_addr_t map;
  1620. int err;
  1621. while (lrg_buf_cb) {
  1622. if (!lrg_buf_cb->skb) {
  1623. lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
  1624. qdev->lrg_buffer_len);
  1625. if (unlikely(!lrg_buf_cb->skb)) {
  1626. printk(KERN_DEBUG PFX
  1627. "%s: Failed netdev_alloc_skb().\n",
  1628. qdev->ndev->name);
  1629. break;
  1630. } else {
  1631. /*
  1632. * We save some space to copy the ethhdr from
  1633. * first buffer
  1634. */
  1635. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  1636. map = pci_map_single(qdev->pdev,
  1637. lrg_buf_cb->skb->data,
  1638. qdev->lrg_buffer_len -
  1639. QL_HEADER_SPACE,
  1640. PCI_DMA_FROMDEVICE);
  1641. err = pci_dma_mapping_error(qdev->pdev, map);
  1642. if(err) {
  1643. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  1644. qdev->ndev->name, err);
  1645. dev_kfree_skb(lrg_buf_cb->skb);
  1646. lrg_buf_cb->skb = NULL;
  1647. break;
  1648. }
  1649. lrg_buf_cb->buf_phy_addr_low =
  1650. cpu_to_le32(LS_64BITS(map));
  1651. lrg_buf_cb->buf_phy_addr_high =
  1652. cpu_to_le32(MS_64BITS(map));
  1653. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  1654. pci_unmap_len_set(lrg_buf_cb, maplen,
  1655. qdev->lrg_buffer_len -
  1656. QL_HEADER_SPACE);
  1657. --qdev->lrg_buf_skb_check;
  1658. if (!qdev->lrg_buf_skb_check)
  1659. return 1;
  1660. }
  1661. }
  1662. lrg_buf_cb = lrg_buf_cb->next;
  1663. }
  1664. return 0;
  1665. }
  1666. /*
  1667. * Caller holds hw_lock.
  1668. */
  1669. static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
  1670. {
  1671. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1672. if (qdev->small_buf_release_cnt >= 16) {
  1673. while (qdev->small_buf_release_cnt >= 16) {
  1674. qdev->small_buf_q_producer_index++;
  1675. if (qdev->small_buf_q_producer_index ==
  1676. NUM_SBUFQ_ENTRIES)
  1677. qdev->small_buf_q_producer_index = 0;
  1678. qdev->small_buf_release_cnt -= 8;
  1679. }
  1680. wmb();
  1681. writel(qdev->small_buf_q_producer_index,
  1682. &port_regs->CommonRegs.rxSmallQProducerIndex);
  1683. }
  1684. }
  1685. /*
  1686. * Caller holds hw_lock.
  1687. */
  1688. static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
  1689. {
  1690. struct bufq_addr_element *lrg_buf_q_ele;
  1691. int i;
  1692. struct ql_rcv_buf_cb *lrg_buf_cb;
  1693. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1694. if ((qdev->lrg_buf_free_count >= 8)
  1695. && (qdev->lrg_buf_release_cnt >= 16)) {
  1696. if (qdev->lrg_buf_skb_check)
  1697. if (!ql_populate_free_queue(qdev))
  1698. return;
  1699. lrg_buf_q_ele = qdev->lrg_buf_next_free;
  1700. while ((qdev->lrg_buf_release_cnt >= 16)
  1701. && (qdev->lrg_buf_free_count >= 8)) {
  1702. for (i = 0; i < 8; i++) {
  1703. lrg_buf_cb =
  1704. ql_get_from_lrg_buf_free_list(qdev);
  1705. lrg_buf_q_ele->addr_high =
  1706. lrg_buf_cb->buf_phy_addr_high;
  1707. lrg_buf_q_ele->addr_low =
  1708. lrg_buf_cb->buf_phy_addr_low;
  1709. lrg_buf_q_ele++;
  1710. qdev->lrg_buf_release_cnt--;
  1711. }
  1712. qdev->lrg_buf_q_producer_index++;
  1713. if (qdev->lrg_buf_q_producer_index == qdev->num_lbufq_entries)
  1714. qdev->lrg_buf_q_producer_index = 0;
  1715. if (qdev->lrg_buf_q_producer_index ==
  1716. (qdev->num_lbufq_entries - 1)) {
  1717. lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
  1718. }
  1719. }
  1720. wmb();
  1721. qdev->lrg_buf_next_free = lrg_buf_q_ele;
  1722. writel(qdev->lrg_buf_q_producer_index,
  1723. &port_regs->CommonRegs.rxLargeQProducerIndex);
  1724. }
  1725. }
  1726. static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
  1727. struct ob_mac_iocb_rsp *mac_rsp)
  1728. {
  1729. struct ql_tx_buf_cb *tx_cb;
  1730. int i;
  1731. int retval = 0;
  1732. if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1733. printk(KERN_WARNING "Frame short but, frame was padded and sent.\n");
  1734. }
  1735. tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
  1736. /* Check the transmit response flags for any errors */
  1737. if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1738. printk(KERN_ERR "Frame too short to be legal, frame not sent.\n");
  1739. qdev->ndev->stats.tx_errors++;
  1740. retval = -EIO;
  1741. goto frame_not_sent;
  1742. }
  1743. if(tx_cb->seg_count == 0) {
  1744. printk(KERN_ERR "tx_cb->seg_count == 0: %d\n", mac_rsp->transaction_id);
  1745. qdev->ndev->stats.tx_errors++;
  1746. retval = -EIO;
  1747. goto invalid_seg_count;
  1748. }
  1749. pci_unmap_single(qdev->pdev,
  1750. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  1751. pci_unmap_len(&tx_cb->map[0], maplen),
  1752. PCI_DMA_TODEVICE);
  1753. tx_cb->seg_count--;
  1754. if (tx_cb->seg_count) {
  1755. for (i = 1; i < tx_cb->seg_count; i++) {
  1756. pci_unmap_page(qdev->pdev,
  1757. pci_unmap_addr(&tx_cb->map[i],
  1758. mapaddr),
  1759. pci_unmap_len(&tx_cb->map[i], maplen),
  1760. PCI_DMA_TODEVICE);
  1761. }
  1762. }
  1763. qdev->ndev->stats.tx_packets++;
  1764. qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
  1765. frame_not_sent:
  1766. dev_kfree_skb_irq(tx_cb->skb);
  1767. tx_cb->skb = NULL;
  1768. invalid_seg_count:
  1769. atomic_inc(&qdev->tx_count);
  1770. }
  1771. static void ql_get_sbuf(struct ql3_adapter *qdev)
  1772. {
  1773. if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
  1774. qdev->small_buf_index = 0;
  1775. qdev->small_buf_release_cnt++;
  1776. }
  1777. static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
  1778. {
  1779. struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
  1780. lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
  1781. qdev->lrg_buf_release_cnt++;
  1782. if (++qdev->lrg_buf_index == qdev->num_large_buffers)
  1783. qdev->lrg_buf_index = 0;
  1784. return(lrg_buf_cb);
  1785. }
  1786. /*
  1787. * The difference between 3022 and 3032 for inbound completions:
  1788. * 3022 uses two buffers per completion. The first buffer contains
  1789. * (some) header info, the second the remainder of the headers plus
  1790. * the data. For this chip we reserve some space at the top of the
  1791. * receive buffer so that the header info in buffer one can be
  1792. * prepended to the buffer two. Buffer two is the sent up while
  1793. * buffer one is returned to the hardware to be reused.
  1794. * 3032 receives all of it's data and headers in one buffer for a
  1795. * simpler process. 3032 also supports checksum verification as
  1796. * can be seen in ql_process_macip_rx_intr().
  1797. */
  1798. static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
  1799. struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
  1800. {
  1801. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1802. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1803. struct sk_buff *skb;
  1804. u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
  1805. /*
  1806. * Get the inbound address list (small buffer).
  1807. */
  1808. ql_get_sbuf(qdev);
  1809. if (qdev->device_id == QL3022_DEVICE_ID)
  1810. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1811. /* start of second buffer */
  1812. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1813. skb = lrg_buf_cb2->skb;
  1814. qdev->ndev->stats.rx_packets++;
  1815. qdev->ndev->stats.rx_bytes += length;
  1816. skb_put(skb, length);
  1817. pci_unmap_single(qdev->pdev,
  1818. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1819. pci_unmap_len(lrg_buf_cb2, maplen),
  1820. PCI_DMA_FROMDEVICE);
  1821. prefetch(skb->data);
  1822. skb->ip_summed = CHECKSUM_NONE;
  1823. skb->protocol = eth_type_trans(skb, qdev->ndev);
  1824. netif_receive_skb(skb);
  1825. qdev->ndev->last_rx = jiffies;
  1826. lrg_buf_cb2->skb = NULL;
  1827. if (qdev->device_id == QL3022_DEVICE_ID)
  1828. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1829. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1830. }
  1831. static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
  1832. struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
  1833. {
  1834. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1835. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1836. struct sk_buff *skb1 = NULL, *skb2;
  1837. struct net_device *ndev = qdev->ndev;
  1838. u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
  1839. u16 size = 0;
  1840. /*
  1841. * Get the inbound address list (small buffer).
  1842. */
  1843. ql_get_sbuf(qdev);
  1844. if (qdev->device_id == QL3022_DEVICE_ID) {
  1845. /* start of first buffer on 3022 */
  1846. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1847. skb1 = lrg_buf_cb1->skb;
  1848. size = ETH_HLEN;
  1849. if (*((u16 *) skb1->data) != 0xFFFF)
  1850. size += VLAN_ETH_HLEN - ETH_HLEN;
  1851. }
  1852. /* start of second buffer */
  1853. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1854. skb2 = lrg_buf_cb2->skb;
  1855. skb_put(skb2, length); /* Just the second buffer length here. */
  1856. pci_unmap_single(qdev->pdev,
  1857. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1858. pci_unmap_len(lrg_buf_cb2, maplen),
  1859. PCI_DMA_FROMDEVICE);
  1860. prefetch(skb2->data);
  1861. skb2->ip_summed = CHECKSUM_NONE;
  1862. if (qdev->device_id == QL3022_DEVICE_ID) {
  1863. /*
  1864. * Copy the ethhdr from first buffer to second. This
  1865. * is necessary for 3022 IP completions.
  1866. */
  1867. skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
  1868. skb_push(skb2, size), size);
  1869. } else {
  1870. u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
  1871. if (checksum &
  1872. (IB_IP_IOCB_RSP_3032_ICE |
  1873. IB_IP_IOCB_RSP_3032_CE)) {
  1874. printk(KERN_ERR
  1875. "%s: Bad checksum for this %s packet, checksum = %x.\n",
  1876. __func__,
  1877. ((checksum &
  1878. IB_IP_IOCB_RSP_3032_TCP) ? "TCP" :
  1879. "UDP"),checksum);
  1880. } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
  1881. (checksum & IB_IP_IOCB_RSP_3032_UDP &&
  1882. !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
  1883. skb2->ip_summed = CHECKSUM_UNNECESSARY;
  1884. }
  1885. }
  1886. skb2->protocol = eth_type_trans(skb2, qdev->ndev);
  1887. netif_receive_skb(skb2);
  1888. ndev->stats.rx_packets++;
  1889. ndev->stats.rx_bytes += length;
  1890. ndev->last_rx = jiffies;
  1891. lrg_buf_cb2->skb = NULL;
  1892. if (qdev->device_id == QL3022_DEVICE_ID)
  1893. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1894. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1895. }
  1896. static int ql_tx_rx_clean(struct ql3_adapter *qdev,
  1897. int *tx_cleaned, int *rx_cleaned, int work_to_do)
  1898. {
  1899. struct net_rsp_iocb *net_rsp;
  1900. struct net_device *ndev = qdev->ndev;
  1901. int work_done = 0;
  1902. /* While there are entries in the completion queue. */
  1903. while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
  1904. qdev->rsp_consumer_index) && (work_done < work_to_do)) {
  1905. net_rsp = qdev->rsp_current;
  1906. rmb();
  1907. /*
  1908. * Fix 4032 chipe undocumented "feature" where bit-8 is set if the
  1909. * inbound completion is for a VLAN.
  1910. */
  1911. if (qdev->device_id == QL3032_DEVICE_ID)
  1912. net_rsp->opcode &= 0x7f;
  1913. switch (net_rsp->opcode) {
  1914. case OPCODE_OB_MAC_IOCB_FN0:
  1915. case OPCODE_OB_MAC_IOCB_FN2:
  1916. ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
  1917. net_rsp);
  1918. (*tx_cleaned)++;
  1919. break;
  1920. case OPCODE_IB_MAC_IOCB:
  1921. case OPCODE_IB_3032_MAC_IOCB:
  1922. ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
  1923. net_rsp);
  1924. (*rx_cleaned)++;
  1925. break;
  1926. case OPCODE_IB_IP_IOCB:
  1927. case OPCODE_IB_3032_IP_IOCB:
  1928. ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
  1929. net_rsp);
  1930. (*rx_cleaned)++;
  1931. break;
  1932. default:
  1933. {
  1934. u32 *tmp = (u32 *) net_rsp;
  1935. printk(KERN_ERR PFX
  1936. "%s: Hit default case, not "
  1937. "handled!\n"
  1938. " dropping the packet, opcode = "
  1939. "%x.\n",
  1940. ndev->name, net_rsp->opcode);
  1941. printk(KERN_ERR PFX
  1942. "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
  1943. (unsigned long int)tmp[0],
  1944. (unsigned long int)tmp[1],
  1945. (unsigned long int)tmp[2],
  1946. (unsigned long int)tmp[3]);
  1947. }
  1948. }
  1949. qdev->rsp_consumer_index++;
  1950. if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
  1951. qdev->rsp_consumer_index = 0;
  1952. qdev->rsp_current = qdev->rsp_q_virt_addr;
  1953. } else {
  1954. qdev->rsp_current++;
  1955. }
  1956. work_done = *tx_cleaned + *rx_cleaned;
  1957. }
  1958. return work_done;
  1959. }
  1960. static int ql_poll(struct napi_struct *napi, int budget)
  1961. {
  1962. struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
  1963. struct net_device *ndev = qdev->ndev;
  1964. int rx_cleaned = 0, tx_cleaned = 0;
  1965. unsigned long hw_flags;
  1966. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1967. ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, budget);
  1968. if (tx_cleaned + rx_cleaned != budget) {
  1969. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1970. __netif_rx_complete(ndev, napi);
  1971. ql_update_small_bufq_prod_index(qdev);
  1972. ql_update_lrg_bufq_prod_index(qdev);
  1973. writel(qdev->rsp_consumer_index,
  1974. &port_regs->CommonRegs.rspQConsumerIndex);
  1975. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1976. ql_enable_interrupts(qdev);
  1977. }
  1978. return tx_cleaned + rx_cleaned;
  1979. }
  1980. static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
  1981. {
  1982. struct net_device *ndev = dev_id;
  1983. struct ql3_adapter *qdev = netdev_priv(ndev);
  1984. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1985. u32 value;
  1986. int handled = 1;
  1987. u32 var;
  1988. port_regs = qdev->mem_map_registers;
  1989. value =
  1990. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  1991. if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
  1992. spin_lock(&qdev->adapter_lock);
  1993. netif_stop_queue(qdev->ndev);
  1994. netif_carrier_off(qdev->ndev);
  1995. ql_disable_interrupts(qdev);
  1996. qdev->port_link_state = LS_DOWN;
  1997. set_bit(QL_RESET_ACTIVE,&qdev->flags) ;
  1998. if (value & ISP_CONTROL_FE) {
  1999. /*
  2000. * Chip Fatal Error.
  2001. */
  2002. var =
  2003. ql_read_page0_reg_l(qdev,
  2004. &port_regs->PortFatalErrStatus);
  2005. printk(KERN_WARNING PFX
  2006. "%s: Resetting chip. PortFatalErrStatus "
  2007. "register = 0x%x\n", ndev->name, var);
  2008. set_bit(QL_RESET_START,&qdev->flags) ;
  2009. } else {
  2010. /*
  2011. * Soft Reset Requested.
  2012. */
  2013. set_bit(QL_RESET_PER_SCSI,&qdev->flags) ;
  2014. printk(KERN_ERR PFX
  2015. "%s: Another function issued a reset to the "
  2016. "chip. ISR value = %x.\n", ndev->name, value);
  2017. }
  2018. queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
  2019. spin_unlock(&qdev->adapter_lock);
  2020. } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
  2021. ql_disable_interrupts(qdev);
  2022. if (likely(netif_rx_schedule_prep(ndev, &qdev->napi))) {
  2023. __netif_rx_schedule(ndev, &qdev->napi);
  2024. }
  2025. } else {
  2026. return IRQ_NONE;
  2027. }
  2028. return IRQ_RETVAL(handled);
  2029. }
  2030. /*
  2031. * Get the total number of segments needed for the
  2032. * given number of fragments. This is necessary because
  2033. * outbound address lists (OAL) will be used when more than
  2034. * two frags are given. Each address list has 5 addr/len
  2035. * pairs. The 5th pair in each AOL is used to point to
  2036. * the next AOL if more frags are coming.
  2037. * That is why the frags:segment count ratio is not linear.
  2038. */
  2039. static int ql_get_seg_count(struct ql3_adapter *qdev,
  2040. unsigned short frags)
  2041. {
  2042. if (qdev->device_id == QL3022_DEVICE_ID)
  2043. return 1;
  2044. switch(frags) {
  2045. case 0: return 1; /* just the skb->data seg */
  2046. case 1: return 2; /* skb->data + 1 frag */
  2047. case 2: return 3; /* skb->data + 2 frags */
  2048. case 3: return 5; /* skb->data + 1 frag + 1 AOL containting 2 frags */
  2049. case 4: return 6;
  2050. case 5: return 7;
  2051. case 6: return 8;
  2052. case 7: return 10;
  2053. case 8: return 11;
  2054. case 9: return 12;
  2055. case 10: return 13;
  2056. case 11: return 15;
  2057. case 12: return 16;
  2058. case 13: return 17;
  2059. case 14: return 18;
  2060. case 15: return 20;
  2061. case 16: return 21;
  2062. case 17: return 22;
  2063. case 18: return 23;
  2064. }
  2065. return -1;
  2066. }
  2067. static void ql_hw_csum_setup(const struct sk_buff *skb,
  2068. struct ob_mac_iocb_req *mac_iocb_ptr)
  2069. {
  2070. const struct iphdr *ip = ip_hdr(skb);
  2071. mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
  2072. mac_iocb_ptr->ip_hdr_len = ip->ihl;
  2073. if (ip->protocol == IPPROTO_TCP) {
  2074. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
  2075. OB_3032MAC_IOCB_REQ_IC;
  2076. } else {
  2077. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
  2078. OB_3032MAC_IOCB_REQ_IC;
  2079. }
  2080. }
  2081. /*
  2082. * Map the buffers for this transmit. This will return
  2083. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  2084. */
  2085. static int ql_send_map(struct ql3_adapter *qdev,
  2086. struct ob_mac_iocb_req *mac_iocb_ptr,
  2087. struct ql_tx_buf_cb *tx_cb,
  2088. struct sk_buff *skb)
  2089. {
  2090. struct oal *oal;
  2091. struct oal_entry *oal_entry;
  2092. int len = skb_headlen(skb);
  2093. dma_addr_t map;
  2094. int err;
  2095. int completed_segs, i;
  2096. int seg_cnt, seg = 0;
  2097. int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
  2098. seg_cnt = tx_cb->seg_count;
  2099. /*
  2100. * Map the skb buffer first.
  2101. */
  2102. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2103. err = pci_dma_mapping_error(qdev->pdev, map);
  2104. if(err) {
  2105. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  2106. qdev->ndev->name, err);
  2107. return NETDEV_TX_BUSY;
  2108. }
  2109. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  2110. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2111. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2112. oal_entry->len = cpu_to_le32(len);
  2113. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2114. pci_unmap_len_set(&tx_cb->map[seg], maplen, len);
  2115. seg++;
  2116. if (seg_cnt == 1) {
  2117. /* Terminate the last segment. */
  2118. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  2119. } else {
  2120. oal = tx_cb->oal;
  2121. for (completed_segs=0; completed_segs<frag_cnt; completed_segs++,seg++) {
  2122. skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
  2123. oal_entry++;
  2124. if ((seg == 2 && seg_cnt > 3) || /* Check for continuation */
  2125. (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
  2126. (seg == 12 && seg_cnt > 13) || /* but necessary. */
  2127. (seg == 17 && seg_cnt > 18)) {
  2128. /* Continuation entry points to outbound address list. */
  2129. map = pci_map_single(qdev->pdev, oal,
  2130. sizeof(struct oal),
  2131. PCI_DMA_TODEVICE);
  2132. err = pci_dma_mapping_error(qdev->pdev, map);
  2133. if(err) {
  2134. printk(KERN_ERR "%s: PCI mapping outbound address list with error: %d\n",
  2135. qdev->ndev->name, err);
  2136. goto map_error;
  2137. }
  2138. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2139. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2140. oal_entry->len =
  2141. cpu_to_le32(sizeof(struct oal) |
  2142. OAL_CONT_ENTRY);
  2143. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr,
  2144. map);
  2145. pci_unmap_len_set(&tx_cb->map[seg], maplen,
  2146. sizeof(struct oal));
  2147. oal_entry = (struct oal_entry *)oal;
  2148. oal++;
  2149. seg++;
  2150. }
  2151. map =
  2152. pci_map_page(qdev->pdev, frag->page,
  2153. frag->page_offset, frag->size,
  2154. PCI_DMA_TODEVICE);
  2155. err = pci_dma_mapping_error(qdev->pdev, map);
  2156. if(err) {
  2157. printk(KERN_ERR "%s: PCI mapping frags failed with error: %d\n",
  2158. qdev->ndev->name, err);
  2159. goto map_error;
  2160. }
  2161. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2162. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2163. oal_entry->len = cpu_to_le32(frag->size);
  2164. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2165. pci_unmap_len_set(&tx_cb->map[seg], maplen,
  2166. frag->size);
  2167. }
  2168. /* Terminate the last segment. */
  2169. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  2170. }
  2171. return NETDEV_TX_OK;
  2172. map_error:
  2173. /* A PCI mapping failed and now we will need to back out
  2174. * We need to traverse through the oal's and associated pages which
  2175. * have been mapped and now we must unmap them to clean up properly
  2176. */
  2177. seg = 1;
  2178. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  2179. oal = tx_cb->oal;
  2180. for (i=0; i<completed_segs; i++,seg++) {
  2181. oal_entry++;
  2182. if((seg == 2 && seg_cnt > 3) || /* Check for continuation */
  2183. (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
  2184. (seg == 12 && seg_cnt > 13) || /* but necessary. */
  2185. (seg == 17 && seg_cnt > 18)) {
  2186. pci_unmap_single(qdev->pdev,
  2187. pci_unmap_addr(&tx_cb->map[seg], mapaddr),
  2188. pci_unmap_len(&tx_cb->map[seg], maplen),
  2189. PCI_DMA_TODEVICE);
  2190. oal++;
  2191. seg++;
  2192. }
  2193. pci_unmap_page(qdev->pdev,
  2194. pci_unmap_addr(&tx_cb->map[seg], mapaddr),
  2195. pci_unmap_len(&tx_cb->map[seg], maplen),
  2196. PCI_DMA_TODEVICE);
  2197. }
  2198. pci_unmap_single(qdev->pdev,
  2199. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  2200. pci_unmap_addr(&tx_cb->map[0], maplen),
  2201. PCI_DMA_TODEVICE);
  2202. return NETDEV_TX_BUSY;
  2203. }
  2204. /*
  2205. * The difference between 3022 and 3032 sends:
  2206. * 3022 only supports a simple single segment transmission.
  2207. * 3032 supports checksumming and scatter/gather lists (fragments).
  2208. * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
  2209. * in the IOCB plus a chain of outbound address lists (OAL) that
  2210. * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
  2211. * will used to point to an OAL when more ALP entries are required.
  2212. * The IOCB is always the top of the chain followed by one or more
  2213. * OALs (when necessary).
  2214. */
  2215. static int ql3xxx_send(struct sk_buff *skb, struct net_device *ndev)
  2216. {
  2217. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  2218. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2219. struct ql_tx_buf_cb *tx_cb;
  2220. u32 tot_len = skb->len;
  2221. struct ob_mac_iocb_req *mac_iocb_ptr;
  2222. if (unlikely(atomic_read(&qdev->tx_count) < 2)) {
  2223. return NETDEV_TX_BUSY;
  2224. }
  2225. tx_cb = &qdev->tx_buf[qdev->req_producer_index] ;
  2226. if((tx_cb->seg_count = ql_get_seg_count(qdev,
  2227. (skb_shinfo(skb)->nr_frags))) == -1) {
  2228. printk(KERN_ERR PFX"%s: invalid segment count!\n",__func__);
  2229. return NETDEV_TX_OK;
  2230. }
  2231. mac_iocb_ptr = tx_cb->queue_entry;
  2232. memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
  2233. mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
  2234. mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
  2235. mac_iocb_ptr->flags |= qdev->mb_bit_mask;
  2236. mac_iocb_ptr->transaction_id = qdev->req_producer_index;
  2237. mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
  2238. tx_cb->skb = skb;
  2239. if (qdev->device_id == QL3032_DEVICE_ID &&
  2240. skb->ip_summed == CHECKSUM_PARTIAL)
  2241. ql_hw_csum_setup(skb, mac_iocb_ptr);
  2242. if(ql_send_map(qdev,mac_iocb_ptr,tx_cb,skb) != NETDEV_TX_OK) {
  2243. printk(KERN_ERR PFX"%s: Could not map the segments!\n",__func__);
  2244. return NETDEV_TX_BUSY;
  2245. }
  2246. wmb();
  2247. qdev->req_producer_index++;
  2248. if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
  2249. qdev->req_producer_index = 0;
  2250. wmb();
  2251. ql_write_common_reg_l(qdev,
  2252. &port_regs->CommonRegs.reqQProducerIndex,
  2253. qdev->req_producer_index);
  2254. ndev->trans_start = jiffies;
  2255. if (netif_msg_tx_queued(qdev))
  2256. printk(KERN_DEBUG PFX "%s: tx queued, slot %d, len %d\n",
  2257. ndev->name, qdev->req_producer_index, skb->len);
  2258. atomic_dec(&qdev->tx_count);
  2259. return NETDEV_TX_OK;
  2260. }
  2261. static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
  2262. {
  2263. qdev->req_q_size =
  2264. (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
  2265. qdev->req_q_virt_addr =
  2266. pci_alloc_consistent(qdev->pdev,
  2267. (size_t) qdev->req_q_size,
  2268. &qdev->req_q_phy_addr);
  2269. if ((qdev->req_q_virt_addr == NULL) ||
  2270. LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
  2271. printk(KERN_ERR PFX "%s: reqQ failed.\n",
  2272. qdev->ndev->name);
  2273. return -ENOMEM;
  2274. }
  2275. qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
  2276. qdev->rsp_q_virt_addr =
  2277. pci_alloc_consistent(qdev->pdev,
  2278. (size_t) qdev->rsp_q_size,
  2279. &qdev->rsp_q_phy_addr);
  2280. if ((qdev->rsp_q_virt_addr == NULL) ||
  2281. LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
  2282. printk(KERN_ERR PFX
  2283. "%s: rspQ allocation failed\n",
  2284. qdev->ndev->name);
  2285. pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
  2286. qdev->req_q_virt_addr,
  2287. qdev->req_q_phy_addr);
  2288. return -ENOMEM;
  2289. }
  2290. set_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  2291. return 0;
  2292. }
  2293. static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
  2294. {
  2295. if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags)) {
  2296. printk(KERN_INFO PFX
  2297. "%s: Already done.\n", qdev->ndev->name);
  2298. return;
  2299. }
  2300. pci_free_consistent(qdev->pdev,
  2301. qdev->req_q_size,
  2302. qdev->req_q_virt_addr, qdev->req_q_phy_addr);
  2303. qdev->req_q_virt_addr = NULL;
  2304. pci_free_consistent(qdev->pdev,
  2305. qdev->rsp_q_size,
  2306. qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
  2307. qdev->rsp_q_virt_addr = NULL;
  2308. clear_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  2309. }
  2310. static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
  2311. {
  2312. /* Create Large Buffer Queue */
  2313. qdev->lrg_buf_q_size =
  2314. qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
  2315. if (qdev->lrg_buf_q_size < PAGE_SIZE)
  2316. qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
  2317. else
  2318. qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
  2319. qdev->lrg_buf = kmalloc(qdev->num_large_buffers * sizeof(struct ql_rcv_buf_cb),GFP_KERNEL);
  2320. if (qdev->lrg_buf == NULL) {
  2321. printk(KERN_ERR PFX
  2322. "%s: qdev->lrg_buf alloc failed.\n", qdev->ndev->name);
  2323. return -ENOMEM;
  2324. }
  2325. qdev->lrg_buf_q_alloc_virt_addr =
  2326. pci_alloc_consistent(qdev->pdev,
  2327. qdev->lrg_buf_q_alloc_size,
  2328. &qdev->lrg_buf_q_alloc_phy_addr);
  2329. if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
  2330. printk(KERN_ERR PFX
  2331. "%s: lBufQ failed\n", qdev->ndev->name);
  2332. return -ENOMEM;
  2333. }
  2334. qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
  2335. qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
  2336. /* Create Small Buffer Queue */
  2337. qdev->small_buf_q_size =
  2338. NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
  2339. if (qdev->small_buf_q_size < PAGE_SIZE)
  2340. qdev->small_buf_q_alloc_size = PAGE_SIZE;
  2341. else
  2342. qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
  2343. qdev->small_buf_q_alloc_virt_addr =
  2344. pci_alloc_consistent(qdev->pdev,
  2345. qdev->small_buf_q_alloc_size,
  2346. &qdev->small_buf_q_alloc_phy_addr);
  2347. if (qdev->small_buf_q_alloc_virt_addr == NULL) {
  2348. printk(KERN_ERR PFX
  2349. "%s: Small Buffer Queue allocation failed.\n",
  2350. qdev->ndev->name);
  2351. pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
  2352. qdev->lrg_buf_q_alloc_virt_addr,
  2353. qdev->lrg_buf_q_alloc_phy_addr);
  2354. return -ENOMEM;
  2355. }
  2356. qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
  2357. qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
  2358. set_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  2359. return 0;
  2360. }
  2361. static void ql_free_buffer_queues(struct ql3_adapter *qdev)
  2362. {
  2363. if (!test_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags)) {
  2364. printk(KERN_INFO PFX
  2365. "%s: Already done.\n", qdev->ndev->name);
  2366. return;
  2367. }
  2368. if(qdev->lrg_buf) kfree(qdev->lrg_buf);
  2369. pci_free_consistent(qdev->pdev,
  2370. qdev->lrg_buf_q_alloc_size,
  2371. qdev->lrg_buf_q_alloc_virt_addr,
  2372. qdev->lrg_buf_q_alloc_phy_addr);
  2373. qdev->lrg_buf_q_virt_addr = NULL;
  2374. pci_free_consistent(qdev->pdev,
  2375. qdev->small_buf_q_alloc_size,
  2376. qdev->small_buf_q_alloc_virt_addr,
  2377. qdev->small_buf_q_alloc_phy_addr);
  2378. qdev->small_buf_q_virt_addr = NULL;
  2379. clear_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  2380. }
  2381. static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
  2382. {
  2383. int i;
  2384. struct bufq_addr_element *small_buf_q_entry;
  2385. /* Currently we allocate on one of memory and use it for smallbuffers */
  2386. qdev->small_buf_total_size =
  2387. (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
  2388. QL_SMALL_BUFFER_SIZE);
  2389. qdev->small_buf_virt_addr =
  2390. pci_alloc_consistent(qdev->pdev,
  2391. qdev->small_buf_total_size,
  2392. &qdev->small_buf_phy_addr);
  2393. if (qdev->small_buf_virt_addr == NULL) {
  2394. printk(KERN_ERR PFX
  2395. "%s: Failed to get small buffer memory.\n",
  2396. qdev->ndev->name);
  2397. return -ENOMEM;
  2398. }
  2399. qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
  2400. qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
  2401. small_buf_q_entry = qdev->small_buf_q_virt_addr;
  2402. /* Initialize the small buffer queue. */
  2403. for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
  2404. small_buf_q_entry->addr_high =
  2405. cpu_to_le32(qdev->small_buf_phy_addr_high);
  2406. small_buf_q_entry->addr_low =
  2407. cpu_to_le32(qdev->small_buf_phy_addr_low +
  2408. (i * QL_SMALL_BUFFER_SIZE));
  2409. small_buf_q_entry++;
  2410. }
  2411. qdev->small_buf_index = 0;
  2412. set_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags);
  2413. return 0;
  2414. }
  2415. static void ql_free_small_buffers(struct ql3_adapter *qdev)
  2416. {
  2417. if (!test_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags)) {
  2418. printk(KERN_INFO PFX
  2419. "%s: Already done.\n", qdev->ndev->name);
  2420. return;
  2421. }
  2422. if (qdev->small_buf_virt_addr != NULL) {
  2423. pci_free_consistent(qdev->pdev,
  2424. qdev->small_buf_total_size,
  2425. qdev->small_buf_virt_addr,
  2426. qdev->small_buf_phy_addr);
  2427. qdev->small_buf_virt_addr = NULL;
  2428. }
  2429. }
  2430. static void ql_free_large_buffers(struct ql3_adapter *qdev)
  2431. {
  2432. int i = 0;
  2433. struct ql_rcv_buf_cb *lrg_buf_cb;
  2434. for (i = 0; i < qdev->num_large_buffers; i++) {
  2435. lrg_buf_cb = &qdev->lrg_buf[i];
  2436. if (lrg_buf_cb->skb) {
  2437. dev_kfree_skb(lrg_buf_cb->skb);
  2438. pci_unmap_single(qdev->pdev,
  2439. pci_unmap_addr(lrg_buf_cb, mapaddr),
  2440. pci_unmap_len(lrg_buf_cb, maplen),
  2441. PCI_DMA_FROMDEVICE);
  2442. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2443. } else {
  2444. break;
  2445. }
  2446. }
  2447. }
  2448. static void ql_init_large_buffers(struct ql3_adapter *qdev)
  2449. {
  2450. int i;
  2451. struct ql_rcv_buf_cb *lrg_buf_cb;
  2452. struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
  2453. for (i = 0; i < qdev->num_large_buffers; i++) {
  2454. lrg_buf_cb = &qdev->lrg_buf[i];
  2455. buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
  2456. buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
  2457. buf_addr_ele++;
  2458. }
  2459. qdev->lrg_buf_index = 0;
  2460. qdev->lrg_buf_skb_check = 0;
  2461. }
  2462. static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
  2463. {
  2464. int i;
  2465. struct ql_rcv_buf_cb *lrg_buf_cb;
  2466. struct sk_buff *skb;
  2467. dma_addr_t map;
  2468. int err;
  2469. for (i = 0; i < qdev->num_large_buffers; i++) {
  2470. skb = netdev_alloc_skb(qdev->ndev,
  2471. qdev->lrg_buffer_len);
  2472. if (unlikely(!skb)) {
  2473. /* Better luck next round */
  2474. printk(KERN_ERR PFX
  2475. "%s: large buff alloc failed, "
  2476. "for %d bytes at index %d.\n",
  2477. qdev->ndev->name,
  2478. qdev->lrg_buffer_len * 2, i);
  2479. ql_free_large_buffers(qdev);
  2480. return -ENOMEM;
  2481. } else {
  2482. lrg_buf_cb = &qdev->lrg_buf[i];
  2483. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2484. lrg_buf_cb->index = i;
  2485. lrg_buf_cb->skb = skb;
  2486. /*
  2487. * We save some space to copy the ethhdr from first
  2488. * buffer
  2489. */
  2490. skb_reserve(skb, QL_HEADER_SPACE);
  2491. map = pci_map_single(qdev->pdev,
  2492. skb->data,
  2493. qdev->lrg_buffer_len -
  2494. QL_HEADER_SPACE,
  2495. PCI_DMA_FROMDEVICE);
  2496. err = pci_dma_mapping_error(qdev->pdev, map);
  2497. if(err) {
  2498. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  2499. qdev->ndev->name, err);
  2500. ql_free_large_buffers(qdev);
  2501. return -ENOMEM;
  2502. }
  2503. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  2504. pci_unmap_len_set(lrg_buf_cb, maplen,
  2505. qdev->lrg_buffer_len -
  2506. QL_HEADER_SPACE);
  2507. lrg_buf_cb->buf_phy_addr_low =
  2508. cpu_to_le32(LS_64BITS(map));
  2509. lrg_buf_cb->buf_phy_addr_high =
  2510. cpu_to_le32(MS_64BITS(map));
  2511. }
  2512. }
  2513. return 0;
  2514. }
  2515. static void ql_free_send_free_list(struct ql3_adapter *qdev)
  2516. {
  2517. struct ql_tx_buf_cb *tx_cb;
  2518. int i;
  2519. tx_cb = &qdev->tx_buf[0];
  2520. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2521. if (tx_cb->oal) {
  2522. kfree(tx_cb->oal);
  2523. tx_cb->oal = NULL;
  2524. }
  2525. tx_cb++;
  2526. }
  2527. }
  2528. static int ql_create_send_free_list(struct ql3_adapter *qdev)
  2529. {
  2530. struct ql_tx_buf_cb *tx_cb;
  2531. int i;
  2532. struct ob_mac_iocb_req *req_q_curr =
  2533. qdev->req_q_virt_addr;
  2534. /* Create free list of transmit buffers */
  2535. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2536. tx_cb = &qdev->tx_buf[i];
  2537. tx_cb->skb = NULL;
  2538. tx_cb->queue_entry = req_q_curr;
  2539. req_q_curr++;
  2540. tx_cb->oal = kmalloc(512, GFP_KERNEL);
  2541. if (tx_cb->oal == NULL)
  2542. return -1;
  2543. }
  2544. return 0;
  2545. }
  2546. static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
  2547. {
  2548. if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
  2549. qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
  2550. qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
  2551. }
  2552. else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
  2553. /*
  2554. * Bigger buffers, so less of them.
  2555. */
  2556. qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
  2557. qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
  2558. } else {
  2559. printk(KERN_ERR PFX
  2560. "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
  2561. qdev->ndev->name);
  2562. return -ENOMEM;
  2563. }
  2564. qdev->num_large_buffers = qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
  2565. qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
  2566. qdev->max_frame_size =
  2567. (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
  2568. /*
  2569. * First allocate a page of shared memory and use it for shadow
  2570. * locations of Network Request Queue Consumer Address Register and
  2571. * Network Completion Queue Producer Index Register
  2572. */
  2573. qdev->shadow_reg_virt_addr =
  2574. pci_alloc_consistent(qdev->pdev,
  2575. PAGE_SIZE, &qdev->shadow_reg_phy_addr);
  2576. if (qdev->shadow_reg_virt_addr != NULL) {
  2577. qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
  2578. qdev->req_consumer_index_phy_addr_high =
  2579. MS_64BITS(qdev->shadow_reg_phy_addr);
  2580. qdev->req_consumer_index_phy_addr_low =
  2581. LS_64BITS(qdev->shadow_reg_phy_addr);
  2582. qdev->prsp_producer_index =
  2583. (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
  2584. qdev->rsp_producer_index_phy_addr_high =
  2585. qdev->req_consumer_index_phy_addr_high;
  2586. qdev->rsp_producer_index_phy_addr_low =
  2587. qdev->req_consumer_index_phy_addr_low + 8;
  2588. } else {
  2589. printk(KERN_ERR PFX
  2590. "%s: shadowReg Alloc failed.\n", qdev->ndev->name);
  2591. return -ENOMEM;
  2592. }
  2593. if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
  2594. printk(KERN_ERR PFX
  2595. "%s: ql_alloc_net_req_rsp_queues failed.\n",
  2596. qdev->ndev->name);
  2597. goto err_req_rsp;
  2598. }
  2599. if (ql_alloc_buffer_queues(qdev) != 0) {
  2600. printk(KERN_ERR PFX
  2601. "%s: ql_alloc_buffer_queues failed.\n",
  2602. qdev->ndev->name);
  2603. goto err_buffer_queues;
  2604. }
  2605. if (ql_alloc_small_buffers(qdev) != 0) {
  2606. printk(KERN_ERR PFX
  2607. "%s: ql_alloc_small_buffers failed\n", qdev->ndev->name);
  2608. goto err_small_buffers;
  2609. }
  2610. if (ql_alloc_large_buffers(qdev) != 0) {
  2611. printk(KERN_ERR PFX
  2612. "%s: ql_alloc_large_buffers failed\n", qdev->ndev->name);
  2613. goto err_small_buffers;
  2614. }
  2615. /* Initialize the large buffer queue. */
  2616. ql_init_large_buffers(qdev);
  2617. if (ql_create_send_free_list(qdev))
  2618. goto err_free_list;
  2619. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2620. return 0;
  2621. err_free_list:
  2622. ql_free_send_free_list(qdev);
  2623. err_small_buffers:
  2624. ql_free_buffer_queues(qdev);
  2625. err_buffer_queues:
  2626. ql_free_net_req_rsp_queues(qdev);
  2627. err_req_rsp:
  2628. pci_free_consistent(qdev->pdev,
  2629. PAGE_SIZE,
  2630. qdev->shadow_reg_virt_addr,
  2631. qdev->shadow_reg_phy_addr);
  2632. return -ENOMEM;
  2633. }
  2634. static void ql_free_mem_resources(struct ql3_adapter *qdev)
  2635. {
  2636. ql_free_send_free_list(qdev);
  2637. ql_free_large_buffers(qdev);
  2638. ql_free_small_buffers(qdev);
  2639. ql_free_buffer_queues(qdev);
  2640. ql_free_net_req_rsp_queues(qdev);
  2641. if (qdev->shadow_reg_virt_addr != NULL) {
  2642. pci_free_consistent(qdev->pdev,
  2643. PAGE_SIZE,
  2644. qdev->shadow_reg_virt_addr,
  2645. qdev->shadow_reg_phy_addr);
  2646. qdev->shadow_reg_virt_addr = NULL;
  2647. }
  2648. }
  2649. static int ql_init_misc_registers(struct ql3_adapter *qdev)
  2650. {
  2651. struct ql3xxx_local_ram_registers __iomem *local_ram =
  2652. (void __iomem *)qdev->mem_map_registers;
  2653. if(ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
  2654. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2655. 2) << 4))
  2656. return -1;
  2657. ql_write_page2_reg(qdev,
  2658. &local_ram->bufletSize, qdev->nvram_data.bufletSize);
  2659. ql_write_page2_reg(qdev,
  2660. &local_ram->maxBufletCount,
  2661. qdev->nvram_data.bufletCount);
  2662. ql_write_page2_reg(qdev,
  2663. &local_ram->freeBufletThresholdLow,
  2664. (qdev->nvram_data.tcpWindowThreshold25 << 16) |
  2665. (qdev->nvram_data.tcpWindowThreshold0));
  2666. ql_write_page2_reg(qdev,
  2667. &local_ram->freeBufletThresholdHigh,
  2668. qdev->nvram_data.tcpWindowThreshold50);
  2669. ql_write_page2_reg(qdev,
  2670. &local_ram->ipHashTableBase,
  2671. (qdev->nvram_data.ipHashTableBaseHi << 16) |
  2672. qdev->nvram_data.ipHashTableBaseLo);
  2673. ql_write_page2_reg(qdev,
  2674. &local_ram->ipHashTableCount,
  2675. qdev->nvram_data.ipHashTableSize);
  2676. ql_write_page2_reg(qdev,
  2677. &local_ram->tcpHashTableBase,
  2678. (qdev->nvram_data.tcpHashTableBaseHi << 16) |
  2679. qdev->nvram_data.tcpHashTableBaseLo);
  2680. ql_write_page2_reg(qdev,
  2681. &local_ram->tcpHashTableCount,
  2682. qdev->nvram_data.tcpHashTableSize);
  2683. ql_write_page2_reg(qdev,
  2684. &local_ram->ncbBase,
  2685. (qdev->nvram_data.ncbTableBaseHi << 16) |
  2686. qdev->nvram_data.ncbTableBaseLo);
  2687. ql_write_page2_reg(qdev,
  2688. &local_ram->maxNcbCount,
  2689. qdev->nvram_data.ncbTableSize);
  2690. ql_write_page2_reg(qdev,
  2691. &local_ram->drbBase,
  2692. (qdev->nvram_data.drbTableBaseHi << 16) |
  2693. qdev->nvram_data.drbTableBaseLo);
  2694. ql_write_page2_reg(qdev,
  2695. &local_ram->maxDrbCount,
  2696. qdev->nvram_data.drbTableSize);
  2697. ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
  2698. return 0;
  2699. }
  2700. static int ql_adapter_initialize(struct ql3_adapter *qdev)
  2701. {
  2702. u32 value;
  2703. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2704. struct ql3xxx_host_memory_registers __iomem *hmem_regs =
  2705. (void __iomem *)port_regs;
  2706. u32 delay = 10;
  2707. int status = 0;
  2708. if(ql_mii_setup(qdev))
  2709. return -1;
  2710. /* Bring out PHY out of reset */
  2711. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2712. (ISP_SERIAL_PORT_IF_WE |
  2713. (ISP_SERIAL_PORT_IF_WE << 16)));
  2714. qdev->port_link_state = LS_DOWN;
  2715. netif_carrier_off(qdev->ndev);
  2716. /* V2 chip fix for ARS-39168. */
  2717. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2718. (ISP_SERIAL_PORT_IF_SDE |
  2719. (ISP_SERIAL_PORT_IF_SDE << 16)));
  2720. /* Request Queue Registers */
  2721. *((u32 *) (qdev->preq_consumer_index)) = 0;
  2722. atomic_set(&qdev->tx_count,NUM_REQ_Q_ENTRIES);
  2723. qdev->req_producer_index = 0;
  2724. ql_write_page1_reg(qdev,
  2725. &hmem_regs->reqConsumerIndexAddrHigh,
  2726. qdev->req_consumer_index_phy_addr_high);
  2727. ql_write_page1_reg(qdev,
  2728. &hmem_regs->reqConsumerIndexAddrLow,
  2729. qdev->req_consumer_index_phy_addr_low);
  2730. ql_write_page1_reg(qdev,
  2731. &hmem_regs->reqBaseAddrHigh,
  2732. MS_64BITS(qdev->req_q_phy_addr));
  2733. ql_write_page1_reg(qdev,
  2734. &hmem_regs->reqBaseAddrLow,
  2735. LS_64BITS(qdev->req_q_phy_addr));
  2736. ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
  2737. /* Response Queue Registers */
  2738. *((__le16 *) (qdev->prsp_producer_index)) = 0;
  2739. qdev->rsp_consumer_index = 0;
  2740. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2741. ql_write_page1_reg(qdev,
  2742. &hmem_regs->rspProducerIndexAddrHigh,
  2743. qdev->rsp_producer_index_phy_addr_high);
  2744. ql_write_page1_reg(qdev,
  2745. &hmem_regs->rspProducerIndexAddrLow,
  2746. qdev->rsp_producer_index_phy_addr_low);
  2747. ql_write_page1_reg(qdev,
  2748. &hmem_regs->rspBaseAddrHigh,
  2749. MS_64BITS(qdev->rsp_q_phy_addr));
  2750. ql_write_page1_reg(qdev,
  2751. &hmem_regs->rspBaseAddrLow,
  2752. LS_64BITS(qdev->rsp_q_phy_addr));
  2753. ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
  2754. /* Large Buffer Queue */
  2755. ql_write_page1_reg(qdev,
  2756. &hmem_regs->rxLargeQBaseAddrHigh,
  2757. MS_64BITS(qdev->lrg_buf_q_phy_addr));
  2758. ql_write_page1_reg(qdev,
  2759. &hmem_regs->rxLargeQBaseAddrLow,
  2760. LS_64BITS(qdev->lrg_buf_q_phy_addr));
  2761. ql_write_page1_reg(qdev, &hmem_regs->rxLargeQLength, qdev->num_lbufq_entries);
  2762. ql_write_page1_reg(qdev,
  2763. &hmem_regs->rxLargeBufferLength,
  2764. qdev->lrg_buffer_len);
  2765. /* Small Buffer Queue */
  2766. ql_write_page1_reg(qdev,
  2767. &hmem_regs->rxSmallQBaseAddrHigh,
  2768. MS_64BITS(qdev->small_buf_q_phy_addr));
  2769. ql_write_page1_reg(qdev,
  2770. &hmem_regs->rxSmallQBaseAddrLow,
  2771. LS_64BITS(qdev->small_buf_q_phy_addr));
  2772. ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
  2773. ql_write_page1_reg(qdev,
  2774. &hmem_regs->rxSmallBufferLength,
  2775. QL_SMALL_BUFFER_SIZE);
  2776. qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
  2777. qdev->small_buf_release_cnt = 8;
  2778. qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
  2779. qdev->lrg_buf_release_cnt = 8;
  2780. qdev->lrg_buf_next_free =
  2781. (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
  2782. qdev->small_buf_index = 0;
  2783. qdev->lrg_buf_index = 0;
  2784. qdev->lrg_buf_free_count = 0;
  2785. qdev->lrg_buf_free_head = NULL;
  2786. qdev->lrg_buf_free_tail = NULL;
  2787. ql_write_common_reg(qdev,
  2788. &port_regs->CommonRegs.
  2789. rxSmallQProducerIndex,
  2790. qdev->small_buf_q_producer_index);
  2791. ql_write_common_reg(qdev,
  2792. &port_regs->CommonRegs.
  2793. rxLargeQProducerIndex,
  2794. qdev->lrg_buf_q_producer_index);
  2795. /*
  2796. * Find out if the chip has already been initialized. If it has, then
  2797. * we skip some of the initialization.
  2798. */
  2799. clear_bit(QL_LINK_MASTER, &qdev->flags);
  2800. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2801. if ((value & PORT_STATUS_IC) == 0) {
  2802. /* Chip has not been configured yet, so let it rip. */
  2803. if(ql_init_misc_registers(qdev)) {
  2804. status = -1;
  2805. goto out;
  2806. }
  2807. value = qdev->nvram_data.tcpMaxWindowSize;
  2808. ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
  2809. value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
  2810. if(ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
  2811. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  2812. * 2) << 13)) {
  2813. status = -1;
  2814. goto out;
  2815. }
  2816. ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
  2817. ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
  2818. (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
  2819. 16) | (INTERNAL_CHIP_SD |
  2820. INTERNAL_CHIP_WE)));
  2821. ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
  2822. }
  2823. if (qdev->mac_index)
  2824. ql_write_page0_reg(qdev,
  2825. &port_regs->mac1MaxFrameLengthReg,
  2826. qdev->max_frame_size);
  2827. else
  2828. ql_write_page0_reg(qdev,
  2829. &port_regs->mac0MaxFrameLengthReg,
  2830. qdev->max_frame_size);
  2831. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  2832. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2833. 2) << 7)) {
  2834. status = -1;
  2835. goto out;
  2836. }
  2837. PHY_Setup(qdev);
  2838. ql_init_scan_mode(qdev);
  2839. ql_get_phy_owner(qdev);
  2840. /* Load the MAC Configuration */
  2841. /* Program lower 32 bits of the MAC address */
  2842. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2843. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  2844. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2845. ((qdev->ndev->dev_addr[2] << 24)
  2846. | (qdev->ndev->dev_addr[3] << 16)
  2847. | (qdev->ndev->dev_addr[4] << 8)
  2848. | qdev->ndev->dev_addr[5]));
  2849. /* Program top 16 bits of the MAC address */
  2850. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2851. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  2852. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2853. ((qdev->ndev->dev_addr[0] << 8)
  2854. | qdev->ndev->dev_addr[1]));
  2855. /* Enable Primary MAC */
  2856. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2857. ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
  2858. MAC_ADDR_INDIRECT_PTR_REG_PE));
  2859. /* Clear Primary and Secondary IP addresses */
  2860. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2861. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2862. (qdev->mac_index << 2)));
  2863. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2864. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2865. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2866. ((qdev->mac_index << 2) + 1)));
  2867. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2868. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  2869. /* Indicate Configuration Complete */
  2870. ql_write_page0_reg(qdev,
  2871. &port_regs->portControl,
  2872. ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
  2873. do {
  2874. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2875. if (value & PORT_STATUS_IC)
  2876. break;
  2877. msleep(500);
  2878. } while (--delay);
  2879. if (delay == 0) {
  2880. printk(KERN_ERR PFX
  2881. "%s: Hw Initialization timeout.\n", qdev->ndev->name);
  2882. status = -1;
  2883. goto out;
  2884. }
  2885. /* Enable Ethernet Function */
  2886. if (qdev->device_id == QL3032_DEVICE_ID) {
  2887. value =
  2888. (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
  2889. QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
  2890. QL3032_PORT_CONTROL_ET);
  2891. ql_write_page0_reg(qdev, &port_regs->functionControl,
  2892. ((value << 16) | value));
  2893. } else {
  2894. value =
  2895. (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
  2896. PORT_CONTROL_HH);
  2897. ql_write_page0_reg(qdev, &port_regs->portControl,
  2898. ((value << 16) | value));
  2899. }
  2900. out:
  2901. return status;
  2902. }
  2903. /*
  2904. * Caller holds hw_lock.
  2905. */
  2906. static int ql_adapter_reset(struct ql3_adapter *qdev)
  2907. {
  2908. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2909. int status = 0;
  2910. u16 value;
  2911. int max_wait_time;
  2912. set_bit(QL_RESET_ACTIVE, &qdev->flags);
  2913. clear_bit(QL_RESET_DONE, &qdev->flags);
  2914. /*
  2915. * Issue soft reset to chip.
  2916. */
  2917. printk(KERN_DEBUG PFX
  2918. "%s: Issue soft reset to chip.\n",
  2919. qdev->ndev->name);
  2920. ql_write_common_reg(qdev,
  2921. &port_regs->CommonRegs.ispControlStatus,
  2922. ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
  2923. /* Wait 3 seconds for reset to complete. */
  2924. printk(KERN_DEBUG PFX
  2925. "%s: Wait 10 milliseconds for reset to complete.\n",
  2926. qdev->ndev->name);
  2927. /* Wait until the firmware tells us the Soft Reset is done */
  2928. max_wait_time = 5;
  2929. do {
  2930. value =
  2931. ql_read_common_reg(qdev,
  2932. &port_regs->CommonRegs.ispControlStatus);
  2933. if ((value & ISP_CONTROL_SR) == 0)
  2934. break;
  2935. ssleep(1);
  2936. } while ((--max_wait_time));
  2937. /*
  2938. * Also, make sure that the Network Reset Interrupt bit has been
  2939. * cleared after the soft reset has taken place.
  2940. */
  2941. value =
  2942. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  2943. if (value & ISP_CONTROL_RI) {
  2944. printk(KERN_DEBUG PFX
  2945. "ql_adapter_reset: clearing RI after reset.\n");
  2946. ql_write_common_reg(qdev,
  2947. &port_regs->CommonRegs.
  2948. ispControlStatus,
  2949. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  2950. }
  2951. if (max_wait_time == 0) {
  2952. /* Issue Force Soft Reset */
  2953. ql_write_common_reg(qdev,
  2954. &port_regs->CommonRegs.
  2955. ispControlStatus,
  2956. ((ISP_CONTROL_FSR << 16) |
  2957. ISP_CONTROL_FSR));
  2958. /*
  2959. * Wait until the firmware tells us the Force Soft Reset is
  2960. * done
  2961. */
  2962. max_wait_time = 5;
  2963. do {
  2964. value =
  2965. ql_read_common_reg(qdev,
  2966. &port_regs->CommonRegs.
  2967. ispControlStatus);
  2968. if ((value & ISP_CONTROL_FSR) == 0) {
  2969. break;
  2970. }
  2971. ssleep(1);
  2972. } while ((--max_wait_time));
  2973. }
  2974. if (max_wait_time == 0)
  2975. status = 1;
  2976. clear_bit(QL_RESET_ACTIVE, &qdev->flags);
  2977. set_bit(QL_RESET_DONE, &qdev->flags);
  2978. return status;
  2979. }
  2980. static void ql_set_mac_info(struct ql3_adapter *qdev)
  2981. {
  2982. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2983. u32 value, port_status;
  2984. u8 func_number;
  2985. /* Get the function number */
  2986. value =
  2987. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  2988. func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
  2989. port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2990. switch (value & ISP_CONTROL_FN_MASK) {
  2991. case ISP_CONTROL_FN0_NET:
  2992. qdev->mac_index = 0;
  2993. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2994. qdev->mb_bit_mask = FN0_MA_BITS_MASK;
  2995. qdev->PHYAddr = PORT0_PHY_ADDRESS;
  2996. if (port_status & PORT_STATUS_SM0)
  2997. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  2998. else
  2999. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  3000. break;
  3001. case ISP_CONTROL_FN1_NET:
  3002. qdev->mac_index = 1;
  3003. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  3004. qdev->mb_bit_mask = FN1_MA_BITS_MASK;
  3005. qdev->PHYAddr = PORT1_PHY_ADDRESS;
  3006. if (port_status & PORT_STATUS_SM1)
  3007. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  3008. else
  3009. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  3010. break;
  3011. case ISP_CONTROL_FN0_SCSI:
  3012. case ISP_CONTROL_FN1_SCSI:
  3013. default:
  3014. printk(KERN_DEBUG PFX
  3015. "%s: Invalid function number, ispControlStatus = 0x%x\n",
  3016. qdev->ndev->name,value);
  3017. break;
  3018. }
  3019. qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
  3020. }
  3021. static void ql_display_dev_info(struct net_device *ndev)
  3022. {
  3023. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3024. struct pci_dev *pdev = qdev->pdev;
  3025. DECLARE_MAC_BUF(mac);
  3026. printk(KERN_INFO PFX
  3027. "\n%s Adapter %d RevisionID %d found %s on PCI slot %d.\n",
  3028. DRV_NAME, qdev->index, qdev->chip_rev_id,
  3029. (qdev->device_id == QL3032_DEVICE_ID) ? "QLA3032" : "QLA3022",
  3030. qdev->pci_slot);
  3031. printk(KERN_INFO PFX
  3032. "%s Interface.\n",
  3033. test_bit(QL_LINK_OPTICAL,&qdev->flags) ? "OPTICAL" : "COPPER");
  3034. /*
  3035. * Print PCI bus width/type.
  3036. */
  3037. printk(KERN_INFO PFX
  3038. "Bus interface is %s %s.\n",
  3039. ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
  3040. ((qdev->pci_x) ? "PCI-X" : "PCI"));
  3041. printk(KERN_INFO PFX
  3042. "mem IO base address adjusted = 0x%p\n",
  3043. qdev->mem_map_registers);
  3044. printk(KERN_INFO PFX "Interrupt number = %d\n", pdev->irq);
  3045. if (netif_msg_probe(qdev))
  3046. printk(KERN_INFO PFX
  3047. "%s: MAC address %s\n",
  3048. ndev->name, print_mac(mac, ndev->dev_addr));
  3049. }
  3050. static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
  3051. {
  3052. struct net_device *ndev = qdev->ndev;
  3053. int retval = 0;
  3054. netif_stop_queue(ndev);
  3055. netif_carrier_off(ndev);
  3056. clear_bit(QL_ADAPTER_UP,&qdev->flags);
  3057. clear_bit(QL_LINK_MASTER,&qdev->flags);
  3058. ql_disable_interrupts(qdev);
  3059. free_irq(qdev->pdev->irq, ndev);
  3060. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  3061. printk(KERN_INFO PFX
  3062. "%s: calling pci_disable_msi().\n", qdev->ndev->name);
  3063. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  3064. pci_disable_msi(qdev->pdev);
  3065. }
  3066. del_timer_sync(&qdev->adapter_timer);
  3067. napi_disable(&qdev->napi);
  3068. if (do_reset) {
  3069. int soft_reset;
  3070. unsigned long hw_flags;
  3071. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3072. if (ql_wait_for_drvr_lock(qdev)) {
  3073. if ((soft_reset = ql_adapter_reset(qdev))) {
  3074. printk(KERN_ERR PFX
  3075. "%s: ql_adapter_reset(%d) FAILED!\n",
  3076. ndev->name, qdev->index);
  3077. }
  3078. printk(KERN_ERR PFX
  3079. "%s: Releaseing driver lock via chip reset.\n",ndev->name);
  3080. } else {
  3081. printk(KERN_ERR PFX
  3082. "%s: Could not acquire driver lock to do "
  3083. "reset!\n", ndev->name);
  3084. retval = -1;
  3085. }
  3086. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3087. }
  3088. ql_free_mem_resources(qdev);
  3089. return retval;
  3090. }
  3091. static int ql_adapter_up(struct ql3_adapter *qdev)
  3092. {
  3093. struct net_device *ndev = qdev->ndev;
  3094. int err;
  3095. unsigned long irq_flags = IRQF_SAMPLE_RANDOM | IRQF_SHARED;
  3096. unsigned long hw_flags;
  3097. if (ql_alloc_mem_resources(qdev)) {
  3098. printk(KERN_ERR PFX
  3099. "%s Unable to allocate buffers.\n", ndev->name);
  3100. return -ENOMEM;
  3101. }
  3102. if (qdev->msi) {
  3103. if (pci_enable_msi(qdev->pdev)) {
  3104. printk(KERN_ERR PFX
  3105. "%s: User requested MSI, but MSI failed to "
  3106. "initialize. Continuing without MSI.\n",
  3107. qdev->ndev->name);
  3108. qdev->msi = 0;
  3109. } else {
  3110. printk(KERN_INFO PFX "%s: MSI Enabled...\n", qdev->ndev->name);
  3111. set_bit(QL_MSI_ENABLED,&qdev->flags);
  3112. irq_flags &= ~IRQF_SHARED;
  3113. }
  3114. }
  3115. if ((err = request_irq(qdev->pdev->irq,
  3116. ql3xxx_isr,
  3117. irq_flags, ndev->name, ndev))) {
  3118. printk(KERN_ERR PFX
  3119. "%s: Failed to reserve interrupt %d already in use.\n",
  3120. ndev->name, qdev->pdev->irq);
  3121. goto err_irq;
  3122. }
  3123. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3124. if ((err = ql_wait_for_drvr_lock(qdev))) {
  3125. if ((err = ql_adapter_initialize(qdev))) {
  3126. printk(KERN_ERR PFX
  3127. "%s: Unable to initialize adapter.\n",
  3128. ndev->name);
  3129. goto err_init;
  3130. }
  3131. printk(KERN_ERR PFX
  3132. "%s: Releaseing driver lock.\n",ndev->name);
  3133. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  3134. } else {
  3135. printk(KERN_ERR PFX
  3136. "%s: Could not aquire driver lock.\n",
  3137. ndev->name);
  3138. goto err_lock;
  3139. }
  3140. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3141. set_bit(QL_ADAPTER_UP,&qdev->flags);
  3142. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  3143. napi_enable(&qdev->napi);
  3144. ql_enable_interrupts(qdev);
  3145. return 0;
  3146. err_init:
  3147. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  3148. err_lock:
  3149. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3150. free_irq(qdev->pdev->irq, ndev);
  3151. err_irq:
  3152. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  3153. printk(KERN_INFO PFX
  3154. "%s: calling pci_disable_msi().\n",
  3155. qdev->ndev->name);
  3156. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  3157. pci_disable_msi(qdev->pdev);
  3158. }
  3159. return err;
  3160. }
  3161. static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
  3162. {
  3163. if( ql_adapter_down(qdev,reset) || ql_adapter_up(qdev)) {
  3164. printk(KERN_ERR PFX
  3165. "%s: Driver up/down cycle failed, "
  3166. "closing device\n",qdev->ndev->name);
  3167. rtnl_lock();
  3168. dev_close(qdev->ndev);
  3169. rtnl_unlock();
  3170. return -1;
  3171. }
  3172. return 0;
  3173. }
  3174. static int ql3xxx_close(struct net_device *ndev)
  3175. {
  3176. struct ql3_adapter *qdev = netdev_priv(ndev);
  3177. /*
  3178. * Wait for device to recover from a reset.
  3179. * (Rarely happens, but possible.)
  3180. */
  3181. while (!test_bit(QL_ADAPTER_UP,&qdev->flags))
  3182. msleep(50);
  3183. ql_adapter_down(qdev,QL_DO_RESET);
  3184. return 0;
  3185. }
  3186. static int ql3xxx_open(struct net_device *ndev)
  3187. {
  3188. struct ql3_adapter *qdev = netdev_priv(ndev);
  3189. return (ql_adapter_up(qdev));
  3190. }
  3191. static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
  3192. {
  3193. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3194. struct ql3xxx_port_registers __iomem *port_regs =
  3195. qdev->mem_map_registers;
  3196. struct sockaddr *addr = p;
  3197. unsigned long hw_flags;
  3198. if (netif_running(ndev))
  3199. return -EBUSY;
  3200. if (!is_valid_ether_addr(addr->sa_data))
  3201. return -EADDRNOTAVAIL;
  3202. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3203. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3204. /* Program lower 32 bits of the MAC address */
  3205. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3206. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  3207. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3208. ((ndev->dev_addr[2] << 24) | (ndev->
  3209. dev_addr[3] << 16) |
  3210. (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
  3211. /* Program top 16 bits of the MAC address */
  3212. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3213. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  3214. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3215. ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
  3216. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3217. return 0;
  3218. }
  3219. static void ql3xxx_tx_timeout(struct net_device *ndev)
  3220. {
  3221. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3222. printk(KERN_ERR PFX "%s: Resetting...\n", ndev->name);
  3223. /*
  3224. * Stop the queues, we've got a problem.
  3225. */
  3226. netif_stop_queue(ndev);
  3227. /*
  3228. * Wake up the worker to process this event.
  3229. */
  3230. queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
  3231. }
  3232. static void ql_reset_work(struct work_struct *work)
  3233. {
  3234. struct ql3_adapter *qdev =
  3235. container_of(work, struct ql3_adapter, reset_work.work);
  3236. struct net_device *ndev = qdev->ndev;
  3237. u32 value;
  3238. struct ql_tx_buf_cb *tx_cb;
  3239. int max_wait_time, i;
  3240. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  3241. unsigned long hw_flags;
  3242. if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START),&qdev->flags)) {
  3243. clear_bit(QL_LINK_MASTER,&qdev->flags);
  3244. /*
  3245. * Loop through the active list and return the skb.
  3246. */
  3247. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  3248. int j;
  3249. tx_cb = &qdev->tx_buf[i];
  3250. if (tx_cb->skb) {
  3251. printk(KERN_DEBUG PFX
  3252. "%s: Freeing lost SKB.\n",
  3253. qdev->ndev->name);
  3254. pci_unmap_single(qdev->pdev,
  3255. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  3256. pci_unmap_len(&tx_cb->map[0], maplen),
  3257. PCI_DMA_TODEVICE);
  3258. for(j=1;j<tx_cb->seg_count;j++) {
  3259. pci_unmap_page(qdev->pdev,
  3260. pci_unmap_addr(&tx_cb->map[j],mapaddr),
  3261. pci_unmap_len(&tx_cb->map[j],maplen),
  3262. PCI_DMA_TODEVICE);
  3263. }
  3264. dev_kfree_skb(tx_cb->skb);
  3265. tx_cb->skb = NULL;
  3266. }
  3267. }
  3268. printk(KERN_ERR PFX
  3269. "%s: Clearing NRI after reset.\n", qdev->ndev->name);
  3270. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3271. ql_write_common_reg(qdev,
  3272. &port_regs->CommonRegs.
  3273. ispControlStatus,
  3274. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  3275. /*
  3276. * Wait the for Soft Reset to Complete.
  3277. */
  3278. max_wait_time = 10;
  3279. do {
  3280. value = ql_read_common_reg(qdev,
  3281. &port_regs->CommonRegs.
  3282. ispControlStatus);
  3283. if ((value & ISP_CONTROL_SR) == 0) {
  3284. printk(KERN_DEBUG PFX
  3285. "%s: reset completed.\n",
  3286. qdev->ndev->name);
  3287. break;
  3288. }
  3289. if (value & ISP_CONTROL_RI) {
  3290. printk(KERN_DEBUG PFX
  3291. "%s: clearing NRI after reset.\n",
  3292. qdev->ndev->name);
  3293. ql_write_common_reg(qdev,
  3294. &port_regs->
  3295. CommonRegs.
  3296. ispControlStatus,
  3297. ((ISP_CONTROL_RI <<
  3298. 16) | ISP_CONTROL_RI));
  3299. }
  3300. ssleep(1);
  3301. } while (--max_wait_time);
  3302. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3303. if (value & ISP_CONTROL_SR) {
  3304. /*
  3305. * Set the reset flags and clear the board again.
  3306. * Nothing else to do...
  3307. */
  3308. printk(KERN_ERR PFX
  3309. "%s: Timed out waiting for reset to "
  3310. "complete.\n", ndev->name);
  3311. printk(KERN_ERR PFX
  3312. "%s: Do a reset.\n", ndev->name);
  3313. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  3314. clear_bit(QL_RESET_START,&qdev->flags);
  3315. ql_cycle_adapter(qdev,QL_DO_RESET);
  3316. return;
  3317. }
  3318. clear_bit(QL_RESET_ACTIVE,&qdev->flags);
  3319. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  3320. clear_bit(QL_RESET_START,&qdev->flags);
  3321. ql_cycle_adapter(qdev,QL_NO_RESET);
  3322. }
  3323. }
  3324. static void ql_tx_timeout_work(struct work_struct *work)
  3325. {
  3326. struct ql3_adapter *qdev =
  3327. container_of(work, struct ql3_adapter, tx_timeout_work.work);
  3328. ql_cycle_adapter(qdev, QL_DO_RESET);
  3329. }
  3330. static void ql_get_board_info(struct ql3_adapter *qdev)
  3331. {
  3332. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  3333. u32 value;
  3334. value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
  3335. qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
  3336. if (value & PORT_STATUS_64)
  3337. qdev->pci_width = 64;
  3338. else
  3339. qdev->pci_width = 32;
  3340. if (value & PORT_STATUS_X)
  3341. qdev->pci_x = 1;
  3342. else
  3343. qdev->pci_x = 0;
  3344. qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
  3345. }
  3346. static void ql3xxx_timer(unsigned long ptr)
  3347. {
  3348. struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
  3349. queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
  3350. }
  3351. static int __devinit ql3xxx_probe(struct pci_dev *pdev,
  3352. const struct pci_device_id *pci_entry)
  3353. {
  3354. struct net_device *ndev = NULL;
  3355. struct ql3_adapter *qdev = NULL;
  3356. static int cards_found = 0;
  3357. int pci_using_dac, err;
  3358. err = pci_enable_device(pdev);
  3359. if (err) {
  3360. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  3361. pci_name(pdev));
  3362. goto err_out;
  3363. }
  3364. err = pci_request_regions(pdev, DRV_NAME);
  3365. if (err) {
  3366. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  3367. pci_name(pdev));
  3368. goto err_out_disable_pdev;
  3369. }
  3370. pci_set_master(pdev);
  3371. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  3372. pci_using_dac = 1;
  3373. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3374. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  3375. pci_using_dac = 0;
  3376. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  3377. }
  3378. if (err) {
  3379. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  3380. pci_name(pdev));
  3381. goto err_out_free_regions;
  3382. }
  3383. ndev = alloc_etherdev(sizeof(struct ql3_adapter));
  3384. if (!ndev) {
  3385. printk(KERN_ERR PFX "%s could not alloc etherdev\n",
  3386. pci_name(pdev));
  3387. err = -ENOMEM;
  3388. goto err_out_free_regions;
  3389. }
  3390. SET_NETDEV_DEV(ndev, &pdev->dev);
  3391. pci_set_drvdata(pdev, ndev);
  3392. qdev = netdev_priv(ndev);
  3393. qdev->index = cards_found;
  3394. qdev->ndev = ndev;
  3395. qdev->pdev = pdev;
  3396. qdev->device_id = pci_entry->device;
  3397. qdev->port_link_state = LS_DOWN;
  3398. if (msi)
  3399. qdev->msi = 1;
  3400. qdev->msg_enable = netif_msg_init(debug, default_msg);
  3401. if (pci_using_dac)
  3402. ndev->features |= NETIF_F_HIGHDMA;
  3403. if (qdev->device_id == QL3032_DEVICE_ID)
  3404. ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  3405. qdev->mem_map_registers =
  3406. ioremap_nocache(pci_resource_start(pdev, 1),
  3407. pci_resource_len(qdev->pdev, 1));
  3408. if (!qdev->mem_map_registers) {
  3409. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  3410. pci_name(pdev));
  3411. err = -EIO;
  3412. goto err_out_free_ndev;
  3413. }
  3414. spin_lock_init(&qdev->adapter_lock);
  3415. spin_lock_init(&qdev->hw_lock);
  3416. /* Set driver entry points */
  3417. ndev->open = ql3xxx_open;
  3418. ndev->hard_start_xmit = ql3xxx_send;
  3419. ndev->stop = ql3xxx_close;
  3420. /* ndev->set_multicast_list
  3421. * This device is one side of a two-function adapter
  3422. * (NIC and iSCSI). Promiscuous mode setting/clearing is
  3423. * not allowed from the NIC side.
  3424. */
  3425. SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
  3426. ndev->set_mac_address = ql3xxx_set_mac_address;
  3427. ndev->tx_timeout = ql3xxx_tx_timeout;
  3428. ndev->watchdog_timeo = 5 * HZ;
  3429. netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
  3430. ndev->irq = pdev->irq;
  3431. /* make sure the EEPROM is good */
  3432. if (ql_get_nvram_params(qdev)) {
  3433. printk(KERN_ALERT PFX
  3434. "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
  3435. qdev->index);
  3436. err = -EIO;
  3437. goto err_out_iounmap;
  3438. }
  3439. ql_set_mac_info(qdev);
  3440. /* Validate and set parameters */
  3441. if (qdev->mac_index) {
  3442. ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
  3443. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
  3444. } else {
  3445. ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
  3446. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
  3447. }
  3448. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  3449. ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
  3450. /* Record PCI bus information. */
  3451. ql_get_board_info(qdev);
  3452. /*
  3453. * Set the Maximum Memory Read Byte Count value. We do this to handle
  3454. * jumbo frames.
  3455. */
  3456. if (qdev->pci_x) {
  3457. pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
  3458. }
  3459. err = register_netdev(ndev);
  3460. if (err) {
  3461. printk(KERN_ERR PFX "%s: cannot register net device\n",
  3462. pci_name(pdev));
  3463. goto err_out_iounmap;
  3464. }
  3465. /* we're going to reset, so assume we have no link for now */
  3466. netif_carrier_off(ndev);
  3467. netif_stop_queue(ndev);
  3468. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  3469. INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
  3470. INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
  3471. INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
  3472. init_timer(&qdev->adapter_timer);
  3473. qdev->adapter_timer.function = ql3xxx_timer;
  3474. qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
  3475. qdev->adapter_timer.data = (unsigned long)qdev;
  3476. if(!cards_found) {
  3477. printk(KERN_ALERT PFX "%s\n", DRV_STRING);
  3478. printk(KERN_ALERT PFX "Driver name: %s, Version: %s.\n",
  3479. DRV_NAME, DRV_VERSION);
  3480. }
  3481. ql_display_dev_info(ndev);
  3482. cards_found++;
  3483. return 0;
  3484. err_out_iounmap:
  3485. iounmap(qdev->mem_map_registers);
  3486. err_out_free_ndev:
  3487. free_netdev(ndev);
  3488. err_out_free_regions:
  3489. pci_release_regions(pdev);
  3490. err_out_disable_pdev:
  3491. pci_disable_device(pdev);
  3492. pci_set_drvdata(pdev, NULL);
  3493. err_out:
  3494. return err;
  3495. }
  3496. static void __devexit ql3xxx_remove(struct pci_dev *pdev)
  3497. {
  3498. struct net_device *ndev = pci_get_drvdata(pdev);
  3499. struct ql3_adapter *qdev = netdev_priv(ndev);
  3500. unregister_netdev(ndev);
  3501. qdev = netdev_priv(ndev);
  3502. ql_disable_interrupts(qdev);
  3503. if (qdev->workqueue) {
  3504. cancel_delayed_work(&qdev->reset_work);
  3505. cancel_delayed_work(&qdev->tx_timeout_work);
  3506. destroy_workqueue(qdev->workqueue);
  3507. qdev->workqueue = NULL;
  3508. }
  3509. iounmap(qdev->mem_map_registers);
  3510. pci_release_regions(pdev);
  3511. pci_set_drvdata(pdev, NULL);
  3512. free_netdev(ndev);
  3513. }
  3514. static struct pci_driver ql3xxx_driver = {
  3515. .name = DRV_NAME,
  3516. .id_table = ql3xxx_pci_tbl,
  3517. .probe = ql3xxx_probe,
  3518. .remove = __devexit_p(ql3xxx_remove),
  3519. };
  3520. static int __init ql3xxx_init_module(void)
  3521. {
  3522. return pci_register_driver(&ql3xxx_driver);
  3523. }
  3524. static void __exit ql3xxx_exit(void)
  3525. {
  3526. pci_unregister_driver(&ql3xxx_driver);
  3527. }
  3528. module_init(ql3xxx_init_module);
  3529. module_exit(ql3xxx_exit);