main.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x = 1;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 17,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 1 << 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  74. {
  75. int err;
  76. int i;
  77. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  78. if (err) {
  79. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  80. return err;
  81. }
  82. if (dev_cap->min_page_sz > PAGE_SIZE) {
  83. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  84. "kernel PAGE_SIZE of %ld, aborting.\n",
  85. dev_cap->min_page_sz, PAGE_SIZE);
  86. return -ENODEV;
  87. }
  88. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  89. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  90. "aborting.\n",
  91. dev_cap->num_ports, MLX4_MAX_PORTS);
  92. return -ENODEV;
  93. }
  94. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  95. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  96. "PCI resource 2 size of 0x%llx, aborting.\n",
  97. dev_cap->uar_size,
  98. (unsigned long long) pci_resource_len(dev->pdev, 2));
  99. return -ENODEV;
  100. }
  101. dev->caps.num_ports = dev_cap->num_ports;
  102. for (i = 1; i <= dev->caps.num_ports; ++i) {
  103. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  104. dev->caps.mtu_cap[i] = dev_cap->max_mtu[i];
  105. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  106. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  107. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  108. }
  109. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  110. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  111. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  112. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  113. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  114. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  115. dev->caps.max_wqes = dev_cap->max_qp_sz;
  116. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  117. dev->caps.reserved_qps = dev_cap->reserved_qps;
  118. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  119. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  120. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  121. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  122. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  123. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  124. /*
  125. * Subtract 1 from the limit because we need to allocate a
  126. * spare CQE so the HCA HW can tell the difference between an
  127. * empty CQ and a full CQ.
  128. */
  129. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  130. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  131. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  132. dev->caps.reserved_mtts = DIV_ROUND_UP(dev_cap->reserved_mtts,
  133. MLX4_MTT_ENTRY_PER_SEG);
  134. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  135. dev->caps.reserved_uars = dev_cap->reserved_uars;
  136. dev->caps.reserved_pds = dev_cap->reserved_pds;
  137. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  138. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  139. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  140. dev->caps.flags = dev_cap->flags;
  141. dev->caps.bmme_flags = dev_cap->bmme_flags;
  142. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  143. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  144. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  145. return 0;
  146. }
  147. static int mlx4_load_fw(struct mlx4_dev *dev)
  148. {
  149. struct mlx4_priv *priv = mlx4_priv(dev);
  150. int err;
  151. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  152. GFP_HIGHUSER | __GFP_NOWARN, 0);
  153. if (!priv->fw.fw_icm) {
  154. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  155. return -ENOMEM;
  156. }
  157. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  158. if (err) {
  159. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  160. goto err_free;
  161. }
  162. err = mlx4_RUN_FW(dev);
  163. if (err) {
  164. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  165. goto err_unmap_fa;
  166. }
  167. return 0;
  168. err_unmap_fa:
  169. mlx4_UNMAP_FA(dev);
  170. err_free:
  171. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  172. return err;
  173. }
  174. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  175. int cmpt_entry_sz)
  176. {
  177. struct mlx4_priv *priv = mlx4_priv(dev);
  178. int err;
  179. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  180. cmpt_base +
  181. ((u64) (MLX4_CMPT_TYPE_QP *
  182. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  183. cmpt_entry_sz, dev->caps.num_qps,
  184. dev->caps.reserved_qps, 0, 0);
  185. if (err)
  186. goto err;
  187. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  188. cmpt_base +
  189. ((u64) (MLX4_CMPT_TYPE_SRQ *
  190. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  191. cmpt_entry_sz, dev->caps.num_srqs,
  192. dev->caps.reserved_srqs, 0, 0);
  193. if (err)
  194. goto err_qp;
  195. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  196. cmpt_base +
  197. ((u64) (MLX4_CMPT_TYPE_CQ *
  198. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  199. cmpt_entry_sz, dev->caps.num_cqs,
  200. dev->caps.reserved_cqs, 0, 0);
  201. if (err)
  202. goto err_srq;
  203. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  204. cmpt_base +
  205. ((u64) (MLX4_CMPT_TYPE_EQ *
  206. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  207. cmpt_entry_sz,
  208. roundup_pow_of_two(MLX4_NUM_EQ +
  209. dev->caps.reserved_eqs),
  210. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0, 0);
  211. if (err)
  212. goto err_cq;
  213. return 0;
  214. err_cq:
  215. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  216. err_srq:
  217. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  218. err_qp:
  219. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  220. err:
  221. return err;
  222. }
  223. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  224. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  225. {
  226. struct mlx4_priv *priv = mlx4_priv(dev);
  227. u64 aux_pages;
  228. int err;
  229. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  230. if (err) {
  231. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  232. return err;
  233. }
  234. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  235. (unsigned long long) icm_size >> 10,
  236. (unsigned long long) aux_pages << 2);
  237. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  238. GFP_HIGHUSER | __GFP_NOWARN, 0);
  239. if (!priv->fw.aux_icm) {
  240. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  241. return -ENOMEM;
  242. }
  243. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  244. if (err) {
  245. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  246. goto err_free_aux;
  247. }
  248. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  249. if (err) {
  250. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  251. goto err_unmap_aux;
  252. }
  253. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  254. if (err) {
  255. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  256. goto err_unmap_cmpt;
  257. }
  258. /*
  259. * Reserved MTT entries must be aligned up to a cacheline
  260. * boundary, since the FW will write to them, while the driver
  261. * writes to all other MTT entries. (The variable
  262. * dev->caps.mtt_entry_sz below is really the MTT segment
  263. * size, not the raw entry size)
  264. */
  265. dev->caps.reserved_mtts =
  266. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  267. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  268. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  269. init_hca->mtt_base,
  270. dev->caps.mtt_entry_sz,
  271. dev->caps.num_mtt_segs,
  272. dev->caps.reserved_mtts, 1, 0);
  273. if (err) {
  274. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  275. goto err_unmap_eq;
  276. }
  277. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  278. init_hca->dmpt_base,
  279. dev_cap->dmpt_entry_sz,
  280. dev->caps.num_mpts,
  281. dev->caps.reserved_mrws, 1, 1);
  282. if (err) {
  283. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  284. goto err_unmap_mtt;
  285. }
  286. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  287. init_hca->qpc_base,
  288. dev_cap->qpc_entry_sz,
  289. dev->caps.num_qps,
  290. dev->caps.reserved_qps, 0, 0);
  291. if (err) {
  292. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  293. goto err_unmap_dmpt;
  294. }
  295. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  296. init_hca->auxc_base,
  297. dev_cap->aux_entry_sz,
  298. dev->caps.num_qps,
  299. dev->caps.reserved_qps, 0, 0);
  300. if (err) {
  301. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  302. goto err_unmap_qp;
  303. }
  304. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  305. init_hca->altc_base,
  306. dev_cap->altc_entry_sz,
  307. dev->caps.num_qps,
  308. dev->caps.reserved_qps, 0, 0);
  309. if (err) {
  310. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  311. goto err_unmap_auxc;
  312. }
  313. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  314. init_hca->rdmarc_base,
  315. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  316. dev->caps.num_qps,
  317. dev->caps.reserved_qps, 0, 0);
  318. if (err) {
  319. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  320. goto err_unmap_altc;
  321. }
  322. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  323. init_hca->cqc_base,
  324. dev_cap->cqc_entry_sz,
  325. dev->caps.num_cqs,
  326. dev->caps.reserved_cqs, 0, 0);
  327. if (err) {
  328. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  329. goto err_unmap_rdmarc;
  330. }
  331. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  332. init_hca->srqc_base,
  333. dev_cap->srq_entry_sz,
  334. dev->caps.num_srqs,
  335. dev->caps.reserved_srqs, 0, 0);
  336. if (err) {
  337. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  338. goto err_unmap_cq;
  339. }
  340. /*
  341. * It's not strictly required, but for simplicity just map the
  342. * whole multicast group table now. The table isn't very big
  343. * and it's a lot easier than trying to track ref counts.
  344. */
  345. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  346. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  347. dev->caps.num_mgms + dev->caps.num_amgms,
  348. dev->caps.num_mgms + dev->caps.num_amgms,
  349. 0, 0);
  350. if (err) {
  351. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  352. goto err_unmap_srq;
  353. }
  354. return 0;
  355. err_unmap_srq:
  356. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  357. err_unmap_cq:
  358. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  359. err_unmap_rdmarc:
  360. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  361. err_unmap_altc:
  362. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  363. err_unmap_auxc:
  364. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  365. err_unmap_qp:
  366. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  367. err_unmap_dmpt:
  368. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  369. err_unmap_mtt:
  370. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  371. err_unmap_eq:
  372. mlx4_unmap_eq_icm(dev);
  373. err_unmap_cmpt:
  374. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  375. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  376. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  377. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  378. err_unmap_aux:
  379. mlx4_UNMAP_ICM_AUX(dev);
  380. err_free_aux:
  381. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  382. return err;
  383. }
  384. static void mlx4_free_icms(struct mlx4_dev *dev)
  385. {
  386. struct mlx4_priv *priv = mlx4_priv(dev);
  387. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  388. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  389. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  390. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  391. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  392. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  393. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  394. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  395. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  396. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  397. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  398. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  399. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  400. mlx4_unmap_eq_icm(dev);
  401. mlx4_UNMAP_ICM_AUX(dev);
  402. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  403. }
  404. static void mlx4_close_hca(struct mlx4_dev *dev)
  405. {
  406. mlx4_CLOSE_HCA(dev, 0);
  407. mlx4_free_icms(dev);
  408. mlx4_UNMAP_FA(dev);
  409. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  410. }
  411. static int mlx4_init_hca(struct mlx4_dev *dev)
  412. {
  413. struct mlx4_priv *priv = mlx4_priv(dev);
  414. struct mlx4_adapter adapter;
  415. struct mlx4_dev_cap dev_cap;
  416. struct mlx4_mod_stat_cfg mlx4_cfg;
  417. struct mlx4_profile profile;
  418. struct mlx4_init_hca_param init_hca;
  419. u64 icm_size;
  420. int err;
  421. err = mlx4_QUERY_FW(dev);
  422. if (err) {
  423. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  424. return err;
  425. }
  426. err = mlx4_load_fw(dev);
  427. if (err) {
  428. mlx4_err(dev, "Failed to start FW, aborting.\n");
  429. return err;
  430. }
  431. mlx4_cfg.log_pg_sz_m = 1;
  432. mlx4_cfg.log_pg_sz = 0;
  433. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  434. if (err)
  435. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  436. err = mlx4_dev_cap(dev, &dev_cap);
  437. if (err) {
  438. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  439. goto err_stop_fw;
  440. }
  441. profile = default_profile;
  442. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  443. if ((long long) icm_size < 0) {
  444. err = icm_size;
  445. goto err_stop_fw;
  446. }
  447. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  448. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  449. if (err)
  450. goto err_stop_fw;
  451. err = mlx4_INIT_HCA(dev, &init_hca);
  452. if (err) {
  453. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  454. goto err_free_icm;
  455. }
  456. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  457. if (err) {
  458. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  459. goto err_close;
  460. }
  461. priv->eq_table.inta_pin = adapter.inta_pin;
  462. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  463. return 0;
  464. err_close:
  465. mlx4_close_hca(dev);
  466. err_free_icm:
  467. mlx4_free_icms(dev);
  468. err_stop_fw:
  469. mlx4_UNMAP_FA(dev);
  470. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  471. return err;
  472. }
  473. static int mlx4_setup_hca(struct mlx4_dev *dev)
  474. {
  475. struct mlx4_priv *priv = mlx4_priv(dev);
  476. int err;
  477. err = mlx4_init_uar_table(dev);
  478. if (err) {
  479. mlx4_err(dev, "Failed to initialize "
  480. "user access region table, aborting.\n");
  481. return err;
  482. }
  483. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  484. if (err) {
  485. mlx4_err(dev, "Failed to allocate driver access region, "
  486. "aborting.\n");
  487. goto err_uar_table_free;
  488. }
  489. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  490. if (!priv->kar) {
  491. mlx4_err(dev, "Couldn't map kernel access region, "
  492. "aborting.\n");
  493. err = -ENOMEM;
  494. goto err_uar_free;
  495. }
  496. err = mlx4_init_pd_table(dev);
  497. if (err) {
  498. mlx4_err(dev, "Failed to initialize "
  499. "protection domain table, aborting.\n");
  500. goto err_kar_unmap;
  501. }
  502. err = mlx4_init_mr_table(dev);
  503. if (err) {
  504. mlx4_err(dev, "Failed to initialize "
  505. "memory region table, aborting.\n");
  506. goto err_pd_table_free;
  507. }
  508. err = mlx4_init_eq_table(dev);
  509. if (err) {
  510. mlx4_err(dev, "Failed to initialize "
  511. "event queue table, aborting.\n");
  512. goto err_mr_table_free;
  513. }
  514. err = mlx4_cmd_use_events(dev);
  515. if (err) {
  516. mlx4_err(dev, "Failed to switch to event-driven "
  517. "firmware commands, aborting.\n");
  518. goto err_eq_table_free;
  519. }
  520. err = mlx4_NOP(dev);
  521. if (err) {
  522. if (dev->flags & MLX4_FLAG_MSI_X) {
  523. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  524. "interrupt IRQ %d).\n",
  525. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  526. mlx4_warn(dev, "Trying again without MSI-X.\n");
  527. } else {
  528. mlx4_err(dev, "NOP command failed to generate interrupt "
  529. "(IRQ %d), aborting.\n",
  530. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  531. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  532. }
  533. goto err_cmd_poll;
  534. }
  535. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  536. err = mlx4_init_cq_table(dev);
  537. if (err) {
  538. mlx4_err(dev, "Failed to initialize "
  539. "completion queue table, aborting.\n");
  540. goto err_cmd_poll;
  541. }
  542. err = mlx4_init_srq_table(dev);
  543. if (err) {
  544. mlx4_err(dev, "Failed to initialize "
  545. "shared receive queue table, aborting.\n");
  546. goto err_cq_table_free;
  547. }
  548. err = mlx4_init_qp_table(dev);
  549. if (err) {
  550. mlx4_err(dev, "Failed to initialize "
  551. "queue pair table, aborting.\n");
  552. goto err_srq_table_free;
  553. }
  554. err = mlx4_init_mcg_table(dev);
  555. if (err) {
  556. mlx4_err(dev, "Failed to initialize "
  557. "multicast group table, aborting.\n");
  558. goto err_qp_table_free;
  559. }
  560. return 0;
  561. err_qp_table_free:
  562. mlx4_cleanup_qp_table(dev);
  563. err_srq_table_free:
  564. mlx4_cleanup_srq_table(dev);
  565. err_cq_table_free:
  566. mlx4_cleanup_cq_table(dev);
  567. err_cmd_poll:
  568. mlx4_cmd_use_polling(dev);
  569. err_eq_table_free:
  570. mlx4_cleanup_eq_table(dev);
  571. err_mr_table_free:
  572. mlx4_cleanup_mr_table(dev);
  573. err_pd_table_free:
  574. mlx4_cleanup_pd_table(dev);
  575. err_kar_unmap:
  576. iounmap(priv->kar);
  577. err_uar_free:
  578. mlx4_uar_free(dev, &priv->driver_uar);
  579. err_uar_table_free:
  580. mlx4_cleanup_uar_table(dev);
  581. return err;
  582. }
  583. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  584. {
  585. struct mlx4_priv *priv = mlx4_priv(dev);
  586. struct msix_entry entries[MLX4_NUM_EQ];
  587. int err;
  588. int i;
  589. if (msi_x) {
  590. for (i = 0; i < MLX4_NUM_EQ; ++i)
  591. entries[i].entry = i;
  592. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  593. if (err) {
  594. if (err > 0)
  595. mlx4_info(dev, "Only %d MSI-X vectors available, "
  596. "not using MSI-X\n", err);
  597. goto no_msi;
  598. }
  599. for (i = 0; i < MLX4_NUM_EQ; ++i)
  600. priv->eq_table.eq[i].irq = entries[i].vector;
  601. dev->flags |= MLX4_FLAG_MSI_X;
  602. return;
  603. }
  604. no_msi:
  605. for (i = 0; i < MLX4_NUM_EQ; ++i)
  606. priv->eq_table.eq[i].irq = dev->pdev->irq;
  607. }
  608. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  609. {
  610. struct mlx4_priv *priv;
  611. struct mlx4_dev *dev;
  612. int err;
  613. printk(KERN_INFO PFX "Initializing %s\n",
  614. pci_name(pdev));
  615. err = pci_enable_device(pdev);
  616. if (err) {
  617. dev_err(&pdev->dev, "Cannot enable PCI device, "
  618. "aborting.\n");
  619. return err;
  620. }
  621. /*
  622. * Check for BARs. We expect 0: 1MB
  623. */
  624. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  625. pci_resource_len(pdev, 0) != 1 << 20) {
  626. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  627. err = -ENODEV;
  628. goto err_disable_pdev;
  629. }
  630. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  631. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  632. err = -ENODEV;
  633. goto err_disable_pdev;
  634. }
  635. err = pci_request_region(pdev, 0, DRV_NAME);
  636. if (err) {
  637. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  638. goto err_disable_pdev;
  639. }
  640. err = pci_request_region(pdev, 2, DRV_NAME);
  641. if (err) {
  642. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  643. goto err_release_bar0;
  644. }
  645. pci_set_master(pdev);
  646. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  647. if (err) {
  648. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  649. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  650. if (err) {
  651. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  652. goto err_release_bar2;
  653. }
  654. }
  655. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  656. if (err) {
  657. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  658. "consistent PCI DMA mask.\n");
  659. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  660. if (err) {
  661. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  662. "aborting.\n");
  663. goto err_release_bar2;
  664. }
  665. }
  666. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  667. if (!priv) {
  668. dev_err(&pdev->dev, "Device struct alloc failed, "
  669. "aborting.\n");
  670. err = -ENOMEM;
  671. goto err_release_bar2;
  672. }
  673. dev = &priv->dev;
  674. dev->pdev = pdev;
  675. INIT_LIST_HEAD(&priv->ctx_list);
  676. spin_lock_init(&priv->ctx_lock);
  677. INIT_LIST_HEAD(&priv->pgdir_list);
  678. mutex_init(&priv->pgdir_mutex);
  679. /*
  680. * Now reset the HCA before we touch the PCI capabilities or
  681. * attempt a firmware command, since a boot ROM may have left
  682. * the HCA in an undefined state.
  683. */
  684. err = mlx4_reset(dev);
  685. if (err) {
  686. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  687. goto err_free_dev;
  688. }
  689. if (mlx4_cmd_init(dev)) {
  690. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  691. goto err_free_dev;
  692. }
  693. err = mlx4_init_hca(dev);
  694. if (err)
  695. goto err_cmd;
  696. mlx4_enable_msi_x(dev);
  697. err = mlx4_setup_hca(dev);
  698. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X)) {
  699. dev->flags &= ~MLX4_FLAG_MSI_X;
  700. pci_disable_msix(pdev);
  701. err = mlx4_setup_hca(dev);
  702. }
  703. if (err)
  704. goto err_close;
  705. err = mlx4_register_device(dev);
  706. if (err)
  707. goto err_cleanup;
  708. pci_set_drvdata(pdev, dev);
  709. return 0;
  710. err_cleanup:
  711. mlx4_cleanup_mcg_table(dev);
  712. mlx4_cleanup_qp_table(dev);
  713. mlx4_cleanup_srq_table(dev);
  714. mlx4_cleanup_cq_table(dev);
  715. mlx4_cmd_use_polling(dev);
  716. mlx4_cleanup_eq_table(dev);
  717. mlx4_cleanup_mr_table(dev);
  718. mlx4_cleanup_pd_table(dev);
  719. mlx4_cleanup_uar_table(dev);
  720. err_close:
  721. if (dev->flags & MLX4_FLAG_MSI_X)
  722. pci_disable_msix(pdev);
  723. mlx4_close_hca(dev);
  724. err_cmd:
  725. mlx4_cmd_cleanup(dev);
  726. err_free_dev:
  727. kfree(priv);
  728. err_release_bar2:
  729. pci_release_region(pdev, 2);
  730. err_release_bar0:
  731. pci_release_region(pdev, 0);
  732. err_disable_pdev:
  733. pci_disable_device(pdev);
  734. pci_set_drvdata(pdev, NULL);
  735. return err;
  736. }
  737. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  738. const struct pci_device_id *id)
  739. {
  740. static int mlx4_version_printed;
  741. if (!mlx4_version_printed) {
  742. printk(KERN_INFO "%s", mlx4_version);
  743. ++mlx4_version_printed;
  744. }
  745. return __mlx4_init_one(pdev, id);
  746. }
  747. static void mlx4_remove_one(struct pci_dev *pdev)
  748. {
  749. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  750. struct mlx4_priv *priv = mlx4_priv(dev);
  751. int p;
  752. if (dev) {
  753. mlx4_unregister_device(dev);
  754. for (p = 1; p <= dev->caps.num_ports; ++p)
  755. mlx4_CLOSE_PORT(dev, p);
  756. mlx4_cleanup_mcg_table(dev);
  757. mlx4_cleanup_qp_table(dev);
  758. mlx4_cleanup_srq_table(dev);
  759. mlx4_cleanup_cq_table(dev);
  760. mlx4_cmd_use_polling(dev);
  761. mlx4_cleanup_eq_table(dev);
  762. mlx4_cleanup_mr_table(dev);
  763. mlx4_cleanup_pd_table(dev);
  764. iounmap(priv->kar);
  765. mlx4_uar_free(dev, &priv->driver_uar);
  766. mlx4_cleanup_uar_table(dev);
  767. mlx4_close_hca(dev);
  768. mlx4_cmd_cleanup(dev);
  769. if (dev->flags & MLX4_FLAG_MSI_X)
  770. pci_disable_msix(pdev);
  771. kfree(priv);
  772. pci_release_region(pdev, 2);
  773. pci_release_region(pdev, 0);
  774. pci_disable_device(pdev);
  775. pci_set_drvdata(pdev, NULL);
  776. }
  777. }
  778. int mlx4_restart_one(struct pci_dev *pdev)
  779. {
  780. mlx4_remove_one(pdev);
  781. return __mlx4_init_one(pdev, NULL);
  782. }
  783. static struct pci_device_id mlx4_pci_table[] = {
  784. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  785. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  786. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  787. { PCI_VDEVICE(MELLANOX, 0x6732) }, /* MT25408 "Hermon" DDR PCIe gen2 */
  788. { PCI_VDEVICE(MELLANOX, 0x673c) }, /* MT25408 "Hermon" QDR PCIe gen2 */
  789. { 0, }
  790. };
  791. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  792. static struct pci_driver mlx4_driver = {
  793. .name = DRV_NAME,
  794. .id_table = mlx4_pci_table,
  795. .probe = mlx4_init_one,
  796. .remove = __devexit_p(mlx4_remove_one)
  797. };
  798. static int __init mlx4_init(void)
  799. {
  800. int ret;
  801. ret = mlx4_catas_init();
  802. if (ret)
  803. return ret;
  804. ret = pci_register_driver(&mlx4_driver);
  805. return ret < 0 ? ret : 0;
  806. }
  807. static void __exit mlx4_cleanup(void)
  808. {
  809. pci_unregister_driver(&mlx4_driver);
  810. mlx4_catas_cleanup();
  811. }
  812. module_init(mlx4_init);
  813. module_exit(mlx4_cleanup);