bnx2.c 191 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/kernel.h>
  14. #include <linux/timer.h>
  15. #include <linux/errno.h>
  16. #include <linux/ioport.h>
  17. #include <linux/slab.h>
  18. #include <linux/vmalloc.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/skbuff.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/bitops.h>
  27. #include <asm/io.h>
  28. #include <asm/irq.h>
  29. #include <linux/delay.h>
  30. #include <asm/byteorder.h>
  31. #include <asm/page.h>
  32. #include <linux/time.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mii.h>
  35. #include <linux/if_vlan.h>
  36. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  37. #define BCM_VLAN 1
  38. #endif
  39. #include <net/ip.h>
  40. #include <net/tcp.h>
  41. #include <net/checksum.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/crc32.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/zlib.h>
  47. #include <linux/log2.h>
  48. #include "bnx2.h"
  49. #include "bnx2_fw.h"
  50. #include "bnx2_fw2.h"
  51. #define FW_BUF_SIZE 0x10000
  52. #define DRV_MODULE_NAME "bnx2"
  53. #define PFX DRV_MODULE_NAME ": "
  54. #define DRV_MODULE_VERSION "1.8.1"
  55. #define DRV_MODULE_RELDATE "Oct 7, 2008"
  56. #define RUN_AT(x) (jiffies + (x))
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (5*HZ)
  59. static char version[] __devinitdata =
  60. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  61. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  62. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
  63. MODULE_LICENSE("GPL");
  64. MODULE_VERSION(DRV_MODULE_VERSION);
  65. static int disable_msi = 0;
  66. module_param(disable_msi, int, 0);
  67. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  68. typedef enum {
  69. BCM5706 = 0,
  70. NC370T,
  71. NC370I,
  72. BCM5706S,
  73. NC370F,
  74. BCM5708,
  75. BCM5708S,
  76. BCM5709,
  77. BCM5709S,
  78. BCM5716,
  79. } board_t;
  80. /* indexed by board_t, above */
  81. static struct {
  82. char *name;
  83. } board_info[] __devinitdata = {
  84. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  85. { "HP NC370T Multifunction Gigabit Server Adapter" },
  86. { "HP NC370i Multifunction Gigabit Server Adapter" },
  87. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  88. { "HP NC370F Multifunction Gigabit Server Adapter" },
  89. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  90. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  91. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  92. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  93. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  94. };
  95. static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
  96. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  97. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  98. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  99. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  100. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  101. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  102. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  103. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  104. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  105. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  106. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  107. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  108. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  109. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  110. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  111. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  112. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  113. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  114. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  116. { 0, }
  117. };
  118. static struct flash_spec flash_table[] =
  119. {
  120. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  121. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  122. /* Slow EEPROM */
  123. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  124. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  125. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  126. "EEPROM - slow"},
  127. /* Expansion entry 0001 */
  128. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  129. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  130. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  131. "Entry 0001"},
  132. /* Saifun SA25F010 (non-buffered flash) */
  133. /* strap, cfg1, & write1 need updates */
  134. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  135. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  136. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  137. "Non-buffered flash (128kB)"},
  138. /* Saifun SA25F020 (non-buffered flash) */
  139. /* strap, cfg1, & write1 need updates */
  140. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  141. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  142. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  143. "Non-buffered flash (256kB)"},
  144. /* Expansion entry 0100 */
  145. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  146. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  147. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  148. "Entry 0100"},
  149. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  150. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  151. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  152. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  153. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  154. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  155. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  156. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  157. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  158. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  159. /* Saifun SA25F005 (non-buffered flash) */
  160. /* strap, cfg1, & write1 need updates */
  161. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  162. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  163. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  164. "Non-buffered flash (64kB)"},
  165. /* Fast EEPROM */
  166. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  167. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  168. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  169. "EEPROM - fast"},
  170. /* Expansion entry 1001 */
  171. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  172. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  173. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  174. "Entry 1001"},
  175. /* Expansion entry 1010 */
  176. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  177. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  178. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  179. "Entry 1010"},
  180. /* ATMEL AT45DB011B (buffered flash) */
  181. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  182. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  183. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  184. "Buffered flash (128kB)"},
  185. /* Expansion entry 1100 */
  186. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  187. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  188. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  189. "Entry 1100"},
  190. /* Expansion entry 1101 */
  191. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  192. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  193. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  194. "Entry 1101"},
  195. /* Ateml Expansion entry 1110 */
  196. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  197. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  198. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  199. "Entry 1110 (Atmel)"},
  200. /* ATMEL AT45DB021B (buffered flash) */
  201. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  202. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  203. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  204. "Buffered flash (256kB)"},
  205. };
  206. static struct flash_spec flash_5709 = {
  207. .flags = BNX2_NV_BUFFERED,
  208. .page_bits = BCM5709_FLASH_PAGE_BITS,
  209. .page_size = BCM5709_FLASH_PAGE_SIZE,
  210. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  211. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  212. .name = "5709 Buffered flash (256kB)",
  213. };
  214. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  215. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  216. {
  217. u32 diff;
  218. smp_mb();
  219. /* The ring uses 256 indices for 255 entries, one of them
  220. * needs to be skipped.
  221. */
  222. diff = txr->tx_prod - txr->tx_cons;
  223. if (unlikely(diff >= TX_DESC_CNT)) {
  224. diff &= 0xffff;
  225. if (diff == TX_DESC_CNT)
  226. diff = MAX_TX_DESC_CNT;
  227. }
  228. return (bp->tx_ring_size - diff);
  229. }
  230. static u32
  231. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  232. {
  233. u32 val;
  234. spin_lock_bh(&bp->indirect_lock);
  235. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  236. val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
  237. spin_unlock_bh(&bp->indirect_lock);
  238. return val;
  239. }
  240. static void
  241. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  242. {
  243. spin_lock_bh(&bp->indirect_lock);
  244. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  245. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  246. spin_unlock_bh(&bp->indirect_lock);
  247. }
  248. static void
  249. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  250. {
  251. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  252. }
  253. static u32
  254. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  255. {
  256. return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
  257. }
  258. static void
  259. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  260. {
  261. offset += cid_addr;
  262. spin_lock_bh(&bp->indirect_lock);
  263. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  264. int i;
  265. REG_WR(bp, BNX2_CTX_CTX_DATA, val);
  266. REG_WR(bp, BNX2_CTX_CTX_CTRL,
  267. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  268. for (i = 0; i < 5; i++) {
  269. val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
  270. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  271. break;
  272. udelay(5);
  273. }
  274. } else {
  275. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  276. REG_WR(bp, BNX2_CTX_DATA, val);
  277. }
  278. spin_unlock_bh(&bp->indirect_lock);
  279. }
  280. static int
  281. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  282. {
  283. u32 val1;
  284. int i, ret;
  285. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  286. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  287. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  288. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  289. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  290. udelay(40);
  291. }
  292. val1 = (bp->phy_addr << 21) | (reg << 16) |
  293. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  294. BNX2_EMAC_MDIO_COMM_START_BUSY;
  295. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  296. for (i = 0; i < 50; i++) {
  297. udelay(10);
  298. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  299. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  300. udelay(5);
  301. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  302. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  303. break;
  304. }
  305. }
  306. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  307. *val = 0x0;
  308. ret = -EBUSY;
  309. }
  310. else {
  311. *val = val1;
  312. ret = 0;
  313. }
  314. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  315. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  316. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  317. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  318. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  319. udelay(40);
  320. }
  321. return ret;
  322. }
  323. static int
  324. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  325. {
  326. u32 val1;
  327. int i, ret;
  328. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  329. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  330. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  331. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  332. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  333. udelay(40);
  334. }
  335. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  336. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  337. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  338. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  339. for (i = 0; i < 50; i++) {
  340. udelay(10);
  341. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  342. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  343. udelay(5);
  344. break;
  345. }
  346. }
  347. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  348. ret = -EBUSY;
  349. else
  350. ret = 0;
  351. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  352. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  353. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  354. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  355. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  356. udelay(40);
  357. }
  358. return ret;
  359. }
  360. static void
  361. bnx2_disable_int(struct bnx2 *bp)
  362. {
  363. int i;
  364. struct bnx2_napi *bnapi;
  365. for (i = 0; i < bp->irq_nvecs; i++) {
  366. bnapi = &bp->bnx2_napi[i];
  367. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  368. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  369. }
  370. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  371. }
  372. static void
  373. bnx2_enable_int(struct bnx2 *bp)
  374. {
  375. int i;
  376. struct bnx2_napi *bnapi;
  377. for (i = 0; i < bp->irq_nvecs; i++) {
  378. bnapi = &bp->bnx2_napi[i];
  379. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  380. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  381. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  382. bnapi->last_status_idx);
  383. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  384. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  385. bnapi->last_status_idx);
  386. }
  387. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  388. }
  389. static void
  390. bnx2_disable_int_sync(struct bnx2 *bp)
  391. {
  392. int i;
  393. atomic_inc(&bp->intr_sem);
  394. bnx2_disable_int(bp);
  395. for (i = 0; i < bp->irq_nvecs; i++)
  396. synchronize_irq(bp->irq_tbl[i].vector);
  397. }
  398. static void
  399. bnx2_napi_disable(struct bnx2 *bp)
  400. {
  401. int i;
  402. for (i = 0; i < bp->irq_nvecs; i++)
  403. napi_disable(&bp->bnx2_napi[i].napi);
  404. }
  405. static void
  406. bnx2_napi_enable(struct bnx2 *bp)
  407. {
  408. int i;
  409. for (i = 0; i < bp->irq_nvecs; i++)
  410. napi_enable(&bp->bnx2_napi[i].napi);
  411. }
  412. static void
  413. bnx2_netif_stop(struct bnx2 *bp)
  414. {
  415. bnx2_disable_int_sync(bp);
  416. if (netif_running(bp->dev)) {
  417. bnx2_napi_disable(bp);
  418. netif_tx_disable(bp->dev);
  419. bp->dev->trans_start = jiffies; /* prevent tx timeout */
  420. }
  421. }
  422. static void
  423. bnx2_netif_start(struct bnx2 *bp)
  424. {
  425. if (atomic_dec_and_test(&bp->intr_sem)) {
  426. if (netif_running(bp->dev)) {
  427. netif_tx_wake_all_queues(bp->dev);
  428. bnx2_napi_enable(bp);
  429. bnx2_enable_int(bp);
  430. }
  431. }
  432. }
  433. static void
  434. bnx2_free_tx_mem(struct bnx2 *bp)
  435. {
  436. int i;
  437. for (i = 0; i < bp->num_tx_rings; i++) {
  438. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  439. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  440. if (txr->tx_desc_ring) {
  441. pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
  442. txr->tx_desc_ring,
  443. txr->tx_desc_mapping);
  444. txr->tx_desc_ring = NULL;
  445. }
  446. kfree(txr->tx_buf_ring);
  447. txr->tx_buf_ring = NULL;
  448. }
  449. }
  450. static void
  451. bnx2_free_rx_mem(struct bnx2 *bp)
  452. {
  453. int i;
  454. for (i = 0; i < bp->num_rx_rings; i++) {
  455. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  456. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  457. int j;
  458. for (j = 0; j < bp->rx_max_ring; j++) {
  459. if (rxr->rx_desc_ring[j])
  460. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  461. rxr->rx_desc_ring[j],
  462. rxr->rx_desc_mapping[j]);
  463. rxr->rx_desc_ring[j] = NULL;
  464. }
  465. if (rxr->rx_buf_ring)
  466. vfree(rxr->rx_buf_ring);
  467. rxr->rx_buf_ring = NULL;
  468. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  469. if (rxr->rx_pg_desc_ring[j])
  470. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  471. rxr->rx_pg_desc_ring[i],
  472. rxr->rx_pg_desc_mapping[i]);
  473. rxr->rx_pg_desc_ring[i] = NULL;
  474. }
  475. if (rxr->rx_pg_ring)
  476. vfree(rxr->rx_pg_ring);
  477. rxr->rx_pg_ring = NULL;
  478. }
  479. }
  480. static int
  481. bnx2_alloc_tx_mem(struct bnx2 *bp)
  482. {
  483. int i;
  484. for (i = 0; i < bp->num_tx_rings; i++) {
  485. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  486. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  487. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  488. if (txr->tx_buf_ring == NULL)
  489. return -ENOMEM;
  490. txr->tx_desc_ring =
  491. pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
  492. &txr->tx_desc_mapping);
  493. if (txr->tx_desc_ring == NULL)
  494. return -ENOMEM;
  495. }
  496. return 0;
  497. }
  498. static int
  499. bnx2_alloc_rx_mem(struct bnx2 *bp)
  500. {
  501. int i;
  502. for (i = 0; i < bp->num_rx_rings; i++) {
  503. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  504. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  505. int j;
  506. rxr->rx_buf_ring =
  507. vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  508. if (rxr->rx_buf_ring == NULL)
  509. return -ENOMEM;
  510. memset(rxr->rx_buf_ring, 0,
  511. SW_RXBD_RING_SIZE * bp->rx_max_ring);
  512. for (j = 0; j < bp->rx_max_ring; j++) {
  513. rxr->rx_desc_ring[j] =
  514. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  515. &rxr->rx_desc_mapping[j]);
  516. if (rxr->rx_desc_ring[j] == NULL)
  517. return -ENOMEM;
  518. }
  519. if (bp->rx_pg_ring_size) {
  520. rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
  521. bp->rx_max_pg_ring);
  522. if (rxr->rx_pg_ring == NULL)
  523. return -ENOMEM;
  524. memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
  525. bp->rx_max_pg_ring);
  526. }
  527. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  528. rxr->rx_pg_desc_ring[j] =
  529. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  530. &rxr->rx_pg_desc_mapping[j]);
  531. if (rxr->rx_pg_desc_ring[j] == NULL)
  532. return -ENOMEM;
  533. }
  534. }
  535. return 0;
  536. }
  537. static void
  538. bnx2_free_mem(struct bnx2 *bp)
  539. {
  540. int i;
  541. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  542. bnx2_free_tx_mem(bp);
  543. bnx2_free_rx_mem(bp);
  544. for (i = 0; i < bp->ctx_pages; i++) {
  545. if (bp->ctx_blk[i]) {
  546. pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
  547. bp->ctx_blk[i],
  548. bp->ctx_blk_mapping[i]);
  549. bp->ctx_blk[i] = NULL;
  550. }
  551. }
  552. if (bnapi->status_blk.msi) {
  553. pci_free_consistent(bp->pdev, bp->status_stats_size,
  554. bnapi->status_blk.msi,
  555. bp->status_blk_mapping);
  556. bnapi->status_blk.msi = NULL;
  557. bp->stats_blk = NULL;
  558. }
  559. }
  560. static int
  561. bnx2_alloc_mem(struct bnx2 *bp)
  562. {
  563. int i, status_blk_size, err;
  564. struct bnx2_napi *bnapi;
  565. void *status_blk;
  566. /* Combine status and statistics blocks into one allocation. */
  567. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  568. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  569. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  570. BNX2_SBLK_MSIX_ALIGN_SIZE);
  571. bp->status_stats_size = status_blk_size +
  572. sizeof(struct statistics_block);
  573. status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
  574. &bp->status_blk_mapping);
  575. if (status_blk == NULL)
  576. goto alloc_mem_err;
  577. memset(status_blk, 0, bp->status_stats_size);
  578. bnapi = &bp->bnx2_napi[0];
  579. bnapi->status_blk.msi = status_blk;
  580. bnapi->hw_tx_cons_ptr =
  581. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  582. bnapi->hw_rx_cons_ptr =
  583. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  584. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  585. for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
  586. struct status_block_msix *sblk;
  587. bnapi = &bp->bnx2_napi[i];
  588. sblk = (void *) (status_blk +
  589. BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  590. bnapi->status_blk.msix = sblk;
  591. bnapi->hw_tx_cons_ptr =
  592. &sblk->status_tx_quick_consumer_index;
  593. bnapi->hw_rx_cons_ptr =
  594. &sblk->status_rx_quick_consumer_index;
  595. bnapi->int_num = i << 24;
  596. }
  597. }
  598. bp->stats_blk = status_blk + status_blk_size;
  599. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  600. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  601. bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
  602. if (bp->ctx_pages == 0)
  603. bp->ctx_pages = 1;
  604. for (i = 0; i < bp->ctx_pages; i++) {
  605. bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
  606. BCM_PAGE_SIZE,
  607. &bp->ctx_blk_mapping[i]);
  608. if (bp->ctx_blk[i] == NULL)
  609. goto alloc_mem_err;
  610. }
  611. }
  612. err = bnx2_alloc_rx_mem(bp);
  613. if (err)
  614. goto alloc_mem_err;
  615. err = bnx2_alloc_tx_mem(bp);
  616. if (err)
  617. goto alloc_mem_err;
  618. return 0;
  619. alloc_mem_err:
  620. bnx2_free_mem(bp);
  621. return -ENOMEM;
  622. }
  623. static void
  624. bnx2_report_fw_link(struct bnx2 *bp)
  625. {
  626. u32 fw_link_status = 0;
  627. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  628. return;
  629. if (bp->link_up) {
  630. u32 bmsr;
  631. switch (bp->line_speed) {
  632. case SPEED_10:
  633. if (bp->duplex == DUPLEX_HALF)
  634. fw_link_status = BNX2_LINK_STATUS_10HALF;
  635. else
  636. fw_link_status = BNX2_LINK_STATUS_10FULL;
  637. break;
  638. case SPEED_100:
  639. if (bp->duplex == DUPLEX_HALF)
  640. fw_link_status = BNX2_LINK_STATUS_100HALF;
  641. else
  642. fw_link_status = BNX2_LINK_STATUS_100FULL;
  643. break;
  644. case SPEED_1000:
  645. if (bp->duplex == DUPLEX_HALF)
  646. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  647. else
  648. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  649. break;
  650. case SPEED_2500:
  651. if (bp->duplex == DUPLEX_HALF)
  652. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  653. else
  654. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  655. break;
  656. }
  657. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  658. if (bp->autoneg) {
  659. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  660. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  661. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  662. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  663. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  664. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  665. else
  666. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  667. }
  668. }
  669. else
  670. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  671. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  672. }
  673. static char *
  674. bnx2_xceiver_str(struct bnx2 *bp)
  675. {
  676. return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
  677. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  678. "Copper"));
  679. }
  680. static void
  681. bnx2_report_link(struct bnx2 *bp)
  682. {
  683. if (bp->link_up) {
  684. netif_carrier_on(bp->dev);
  685. printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
  686. bnx2_xceiver_str(bp));
  687. printk("%d Mbps ", bp->line_speed);
  688. if (bp->duplex == DUPLEX_FULL)
  689. printk("full duplex");
  690. else
  691. printk("half duplex");
  692. if (bp->flow_ctrl) {
  693. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  694. printk(", receive ");
  695. if (bp->flow_ctrl & FLOW_CTRL_TX)
  696. printk("& transmit ");
  697. }
  698. else {
  699. printk(", transmit ");
  700. }
  701. printk("flow control ON");
  702. }
  703. printk("\n");
  704. }
  705. else {
  706. netif_carrier_off(bp->dev);
  707. printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
  708. bnx2_xceiver_str(bp));
  709. }
  710. bnx2_report_fw_link(bp);
  711. }
  712. static void
  713. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  714. {
  715. u32 local_adv, remote_adv;
  716. bp->flow_ctrl = 0;
  717. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  718. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  719. if (bp->duplex == DUPLEX_FULL) {
  720. bp->flow_ctrl = bp->req_flow_ctrl;
  721. }
  722. return;
  723. }
  724. if (bp->duplex != DUPLEX_FULL) {
  725. return;
  726. }
  727. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  728. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  729. u32 val;
  730. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  731. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  732. bp->flow_ctrl |= FLOW_CTRL_TX;
  733. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  734. bp->flow_ctrl |= FLOW_CTRL_RX;
  735. return;
  736. }
  737. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  738. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  739. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  740. u32 new_local_adv = 0;
  741. u32 new_remote_adv = 0;
  742. if (local_adv & ADVERTISE_1000XPAUSE)
  743. new_local_adv |= ADVERTISE_PAUSE_CAP;
  744. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  745. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  746. if (remote_adv & ADVERTISE_1000XPAUSE)
  747. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  748. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  749. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  750. local_adv = new_local_adv;
  751. remote_adv = new_remote_adv;
  752. }
  753. /* See Table 28B-3 of 802.3ab-1999 spec. */
  754. if (local_adv & ADVERTISE_PAUSE_CAP) {
  755. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  756. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  757. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  758. }
  759. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  760. bp->flow_ctrl = FLOW_CTRL_RX;
  761. }
  762. }
  763. else {
  764. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  765. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  766. }
  767. }
  768. }
  769. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  770. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  771. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  772. bp->flow_ctrl = FLOW_CTRL_TX;
  773. }
  774. }
  775. }
  776. static int
  777. bnx2_5709s_linkup(struct bnx2 *bp)
  778. {
  779. u32 val, speed;
  780. bp->link_up = 1;
  781. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  782. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  783. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  784. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  785. bp->line_speed = bp->req_line_speed;
  786. bp->duplex = bp->req_duplex;
  787. return 0;
  788. }
  789. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  790. switch (speed) {
  791. case MII_BNX2_GP_TOP_AN_SPEED_10:
  792. bp->line_speed = SPEED_10;
  793. break;
  794. case MII_BNX2_GP_TOP_AN_SPEED_100:
  795. bp->line_speed = SPEED_100;
  796. break;
  797. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  798. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  799. bp->line_speed = SPEED_1000;
  800. break;
  801. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  802. bp->line_speed = SPEED_2500;
  803. break;
  804. }
  805. if (val & MII_BNX2_GP_TOP_AN_FD)
  806. bp->duplex = DUPLEX_FULL;
  807. else
  808. bp->duplex = DUPLEX_HALF;
  809. return 0;
  810. }
  811. static int
  812. bnx2_5708s_linkup(struct bnx2 *bp)
  813. {
  814. u32 val;
  815. bp->link_up = 1;
  816. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  817. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  818. case BCM5708S_1000X_STAT1_SPEED_10:
  819. bp->line_speed = SPEED_10;
  820. break;
  821. case BCM5708S_1000X_STAT1_SPEED_100:
  822. bp->line_speed = SPEED_100;
  823. break;
  824. case BCM5708S_1000X_STAT1_SPEED_1G:
  825. bp->line_speed = SPEED_1000;
  826. break;
  827. case BCM5708S_1000X_STAT1_SPEED_2G5:
  828. bp->line_speed = SPEED_2500;
  829. break;
  830. }
  831. if (val & BCM5708S_1000X_STAT1_FD)
  832. bp->duplex = DUPLEX_FULL;
  833. else
  834. bp->duplex = DUPLEX_HALF;
  835. return 0;
  836. }
  837. static int
  838. bnx2_5706s_linkup(struct bnx2 *bp)
  839. {
  840. u32 bmcr, local_adv, remote_adv, common;
  841. bp->link_up = 1;
  842. bp->line_speed = SPEED_1000;
  843. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  844. if (bmcr & BMCR_FULLDPLX) {
  845. bp->duplex = DUPLEX_FULL;
  846. }
  847. else {
  848. bp->duplex = DUPLEX_HALF;
  849. }
  850. if (!(bmcr & BMCR_ANENABLE)) {
  851. return 0;
  852. }
  853. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  854. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  855. common = local_adv & remote_adv;
  856. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  857. if (common & ADVERTISE_1000XFULL) {
  858. bp->duplex = DUPLEX_FULL;
  859. }
  860. else {
  861. bp->duplex = DUPLEX_HALF;
  862. }
  863. }
  864. return 0;
  865. }
  866. static int
  867. bnx2_copper_linkup(struct bnx2 *bp)
  868. {
  869. u32 bmcr;
  870. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  871. if (bmcr & BMCR_ANENABLE) {
  872. u32 local_adv, remote_adv, common;
  873. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  874. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  875. common = local_adv & (remote_adv >> 2);
  876. if (common & ADVERTISE_1000FULL) {
  877. bp->line_speed = SPEED_1000;
  878. bp->duplex = DUPLEX_FULL;
  879. }
  880. else if (common & ADVERTISE_1000HALF) {
  881. bp->line_speed = SPEED_1000;
  882. bp->duplex = DUPLEX_HALF;
  883. }
  884. else {
  885. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  886. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  887. common = local_adv & remote_adv;
  888. if (common & ADVERTISE_100FULL) {
  889. bp->line_speed = SPEED_100;
  890. bp->duplex = DUPLEX_FULL;
  891. }
  892. else if (common & ADVERTISE_100HALF) {
  893. bp->line_speed = SPEED_100;
  894. bp->duplex = DUPLEX_HALF;
  895. }
  896. else if (common & ADVERTISE_10FULL) {
  897. bp->line_speed = SPEED_10;
  898. bp->duplex = DUPLEX_FULL;
  899. }
  900. else if (common & ADVERTISE_10HALF) {
  901. bp->line_speed = SPEED_10;
  902. bp->duplex = DUPLEX_HALF;
  903. }
  904. else {
  905. bp->line_speed = 0;
  906. bp->link_up = 0;
  907. }
  908. }
  909. }
  910. else {
  911. if (bmcr & BMCR_SPEED100) {
  912. bp->line_speed = SPEED_100;
  913. }
  914. else {
  915. bp->line_speed = SPEED_10;
  916. }
  917. if (bmcr & BMCR_FULLDPLX) {
  918. bp->duplex = DUPLEX_FULL;
  919. }
  920. else {
  921. bp->duplex = DUPLEX_HALF;
  922. }
  923. }
  924. return 0;
  925. }
  926. static void
  927. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  928. {
  929. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  930. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  931. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  932. val |= 0x02 << 8;
  933. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  934. u32 lo_water, hi_water;
  935. if (bp->flow_ctrl & FLOW_CTRL_TX)
  936. lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
  937. else
  938. lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
  939. if (lo_water >= bp->rx_ring_size)
  940. lo_water = 0;
  941. hi_water = bp->rx_ring_size / 4;
  942. if (hi_water <= lo_water)
  943. lo_water = 0;
  944. hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
  945. lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
  946. if (hi_water > 0xf)
  947. hi_water = 0xf;
  948. else if (hi_water == 0)
  949. lo_water = 0;
  950. val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
  951. }
  952. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  953. }
  954. static void
  955. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  956. {
  957. int i;
  958. u32 cid;
  959. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  960. if (i == 1)
  961. cid = RX_RSS_CID;
  962. bnx2_init_rx_context(bp, cid);
  963. }
  964. }
  965. static void
  966. bnx2_set_mac_link(struct bnx2 *bp)
  967. {
  968. u32 val;
  969. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  970. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  971. (bp->duplex == DUPLEX_HALF)) {
  972. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  973. }
  974. /* Configure the EMAC mode register. */
  975. val = REG_RD(bp, BNX2_EMAC_MODE);
  976. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  977. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  978. BNX2_EMAC_MODE_25G_MODE);
  979. if (bp->link_up) {
  980. switch (bp->line_speed) {
  981. case SPEED_10:
  982. if (CHIP_NUM(bp) != CHIP_NUM_5706) {
  983. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  984. break;
  985. }
  986. /* fall through */
  987. case SPEED_100:
  988. val |= BNX2_EMAC_MODE_PORT_MII;
  989. break;
  990. case SPEED_2500:
  991. val |= BNX2_EMAC_MODE_25G_MODE;
  992. /* fall through */
  993. case SPEED_1000:
  994. val |= BNX2_EMAC_MODE_PORT_GMII;
  995. break;
  996. }
  997. }
  998. else {
  999. val |= BNX2_EMAC_MODE_PORT_GMII;
  1000. }
  1001. /* Set the MAC to operate in the appropriate duplex mode. */
  1002. if (bp->duplex == DUPLEX_HALF)
  1003. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1004. REG_WR(bp, BNX2_EMAC_MODE, val);
  1005. /* Enable/disable rx PAUSE. */
  1006. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1007. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1008. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1009. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1010. /* Enable/disable tx PAUSE. */
  1011. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  1012. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1013. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1014. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1015. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  1016. /* Acknowledge the interrupt. */
  1017. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1018. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1019. bnx2_init_all_rx_contexts(bp);
  1020. }
  1021. static void
  1022. bnx2_enable_bmsr1(struct bnx2 *bp)
  1023. {
  1024. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1025. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1026. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1027. MII_BNX2_BLK_ADDR_GP_STATUS);
  1028. }
  1029. static void
  1030. bnx2_disable_bmsr1(struct bnx2 *bp)
  1031. {
  1032. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1033. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1034. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1035. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1036. }
  1037. static int
  1038. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1039. {
  1040. u32 up1;
  1041. int ret = 1;
  1042. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1043. return 0;
  1044. if (bp->autoneg & AUTONEG_SPEED)
  1045. bp->advertising |= ADVERTISED_2500baseX_Full;
  1046. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1047. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1048. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1049. if (!(up1 & BCM5708S_UP1_2G5)) {
  1050. up1 |= BCM5708S_UP1_2G5;
  1051. bnx2_write_phy(bp, bp->mii_up1, up1);
  1052. ret = 0;
  1053. }
  1054. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1055. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1056. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1057. return ret;
  1058. }
  1059. static int
  1060. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1061. {
  1062. u32 up1;
  1063. int ret = 0;
  1064. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1065. return 0;
  1066. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1067. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1068. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1069. if (up1 & BCM5708S_UP1_2G5) {
  1070. up1 &= ~BCM5708S_UP1_2G5;
  1071. bnx2_write_phy(bp, bp->mii_up1, up1);
  1072. ret = 1;
  1073. }
  1074. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1075. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1076. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1077. return ret;
  1078. }
  1079. static void
  1080. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1081. {
  1082. u32 bmcr;
  1083. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1084. return;
  1085. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1086. u32 val;
  1087. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1088. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1089. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
  1090. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1091. val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
  1092. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1093. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1094. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1095. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1096. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1097. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1098. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1099. }
  1100. if (bp->autoneg & AUTONEG_SPEED) {
  1101. bmcr &= ~BMCR_ANENABLE;
  1102. if (bp->req_duplex == DUPLEX_FULL)
  1103. bmcr |= BMCR_FULLDPLX;
  1104. }
  1105. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1106. }
  1107. static void
  1108. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1109. {
  1110. u32 bmcr;
  1111. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1112. return;
  1113. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1114. u32 val;
  1115. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1116. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1117. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
  1118. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1119. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1120. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1121. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1122. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1123. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1124. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1125. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1126. }
  1127. if (bp->autoneg & AUTONEG_SPEED)
  1128. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1129. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1130. }
  1131. static void
  1132. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1133. {
  1134. u32 val;
  1135. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1136. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1137. if (start)
  1138. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1139. else
  1140. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1141. }
  1142. static int
  1143. bnx2_set_link(struct bnx2 *bp)
  1144. {
  1145. u32 bmsr;
  1146. u8 link_up;
  1147. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1148. bp->link_up = 1;
  1149. return 0;
  1150. }
  1151. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1152. return 0;
  1153. link_up = bp->link_up;
  1154. bnx2_enable_bmsr1(bp);
  1155. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1156. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1157. bnx2_disable_bmsr1(bp);
  1158. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1159. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  1160. u32 val, an_dbg;
  1161. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1162. bnx2_5706s_force_link_dn(bp, 0);
  1163. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1164. }
  1165. val = REG_RD(bp, BNX2_EMAC_STATUS);
  1166. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1167. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1168. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1169. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1170. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1171. bmsr |= BMSR_LSTATUS;
  1172. else
  1173. bmsr &= ~BMSR_LSTATUS;
  1174. }
  1175. if (bmsr & BMSR_LSTATUS) {
  1176. bp->link_up = 1;
  1177. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1178. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1179. bnx2_5706s_linkup(bp);
  1180. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1181. bnx2_5708s_linkup(bp);
  1182. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1183. bnx2_5709s_linkup(bp);
  1184. }
  1185. else {
  1186. bnx2_copper_linkup(bp);
  1187. }
  1188. bnx2_resolve_flow_ctrl(bp);
  1189. }
  1190. else {
  1191. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1192. (bp->autoneg & AUTONEG_SPEED))
  1193. bnx2_disable_forced_2g5(bp);
  1194. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1195. u32 bmcr;
  1196. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1197. bmcr |= BMCR_ANENABLE;
  1198. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1199. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1200. }
  1201. bp->link_up = 0;
  1202. }
  1203. if (bp->link_up != link_up) {
  1204. bnx2_report_link(bp);
  1205. }
  1206. bnx2_set_mac_link(bp);
  1207. return 0;
  1208. }
  1209. static int
  1210. bnx2_reset_phy(struct bnx2 *bp)
  1211. {
  1212. int i;
  1213. u32 reg;
  1214. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1215. #define PHY_RESET_MAX_WAIT 100
  1216. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1217. udelay(10);
  1218. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1219. if (!(reg & BMCR_RESET)) {
  1220. udelay(20);
  1221. break;
  1222. }
  1223. }
  1224. if (i == PHY_RESET_MAX_WAIT) {
  1225. return -EBUSY;
  1226. }
  1227. return 0;
  1228. }
  1229. static u32
  1230. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1231. {
  1232. u32 adv = 0;
  1233. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1234. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1235. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1236. adv = ADVERTISE_1000XPAUSE;
  1237. }
  1238. else {
  1239. adv = ADVERTISE_PAUSE_CAP;
  1240. }
  1241. }
  1242. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1243. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1244. adv = ADVERTISE_1000XPSE_ASYM;
  1245. }
  1246. else {
  1247. adv = ADVERTISE_PAUSE_ASYM;
  1248. }
  1249. }
  1250. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1251. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1252. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1253. }
  1254. else {
  1255. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1256. }
  1257. }
  1258. return adv;
  1259. }
  1260. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1261. static int
  1262. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1263. {
  1264. u32 speed_arg = 0, pause_adv;
  1265. pause_adv = bnx2_phy_get_pause_adv(bp);
  1266. if (bp->autoneg & AUTONEG_SPEED) {
  1267. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1268. if (bp->advertising & ADVERTISED_10baseT_Half)
  1269. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1270. if (bp->advertising & ADVERTISED_10baseT_Full)
  1271. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1272. if (bp->advertising & ADVERTISED_100baseT_Half)
  1273. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1274. if (bp->advertising & ADVERTISED_100baseT_Full)
  1275. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1276. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1277. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1278. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1279. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1280. } else {
  1281. if (bp->req_line_speed == SPEED_2500)
  1282. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1283. else if (bp->req_line_speed == SPEED_1000)
  1284. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1285. else if (bp->req_line_speed == SPEED_100) {
  1286. if (bp->req_duplex == DUPLEX_FULL)
  1287. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1288. else
  1289. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1290. } else if (bp->req_line_speed == SPEED_10) {
  1291. if (bp->req_duplex == DUPLEX_FULL)
  1292. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1293. else
  1294. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1295. }
  1296. }
  1297. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1298. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1299. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1300. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1301. if (port == PORT_TP)
  1302. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1303. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1304. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1305. spin_unlock_bh(&bp->phy_lock);
  1306. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1307. spin_lock_bh(&bp->phy_lock);
  1308. return 0;
  1309. }
  1310. static int
  1311. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1312. {
  1313. u32 adv, bmcr;
  1314. u32 new_adv = 0;
  1315. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1316. return (bnx2_setup_remote_phy(bp, port));
  1317. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1318. u32 new_bmcr;
  1319. int force_link_down = 0;
  1320. if (bp->req_line_speed == SPEED_2500) {
  1321. if (!bnx2_test_and_enable_2g5(bp))
  1322. force_link_down = 1;
  1323. } else if (bp->req_line_speed == SPEED_1000) {
  1324. if (bnx2_test_and_disable_2g5(bp))
  1325. force_link_down = 1;
  1326. }
  1327. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1328. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1329. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1330. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1331. new_bmcr |= BMCR_SPEED1000;
  1332. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1333. if (bp->req_line_speed == SPEED_2500)
  1334. bnx2_enable_forced_2g5(bp);
  1335. else if (bp->req_line_speed == SPEED_1000) {
  1336. bnx2_disable_forced_2g5(bp);
  1337. new_bmcr &= ~0x2000;
  1338. }
  1339. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1340. if (bp->req_line_speed == SPEED_2500)
  1341. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1342. else
  1343. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1344. }
  1345. if (bp->req_duplex == DUPLEX_FULL) {
  1346. adv |= ADVERTISE_1000XFULL;
  1347. new_bmcr |= BMCR_FULLDPLX;
  1348. }
  1349. else {
  1350. adv |= ADVERTISE_1000XHALF;
  1351. new_bmcr &= ~BMCR_FULLDPLX;
  1352. }
  1353. if ((new_bmcr != bmcr) || (force_link_down)) {
  1354. /* Force a link down visible on the other side */
  1355. if (bp->link_up) {
  1356. bnx2_write_phy(bp, bp->mii_adv, adv &
  1357. ~(ADVERTISE_1000XFULL |
  1358. ADVERTISE_1000XHALF));
  1359. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1360. BMCR_ANRESTART | BMCR_ANENABLE);
  1361. bp->link_up = 0;
  1362. netif_carrier_off(bp->dev);
  1363. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1364. bnx2_report_link(bp);
  1365. }
  1366. bnx2_write_phy(bp, bp->mii_adv, adv);
  1367. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1368. } else {
  1369. bnx2_resolve_flow_ctrl(bp);
  1370. bnx2_set_mac_link(bp);
  1371. }
  1372. return 0;
  1373. }
  1374. bnx2_test_and_enable_2g5(bp);
  1375. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1376. new_adv |= ADVERTISE_1000XFULL;
  1377. new_adv |= bnx2_phy_get_pause_adv(bp);
  1378. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1379. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1380. bp->serdes_an_pending = 0;
  1381. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1382. /* Force a link down visible on the other side */
  1383. if (bp->link_up) {
  1384. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1385. spin_unlock_bh(&bp->phy_lock);
  1386. msleep(20);
  1387. spin_lock_bh(&bp->phy_lock);
  1388. }
  1389. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1390. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1391. BMCR_ANENABLE);
  1392. /* Speed up link-up time when the link partner
  1393. * does not autonegotiate which is very common
  1394. * in blade servers. Some blade servers use
  1395. * IPMI for kerboard input and it's important
  1396. * to minimize link disruptions. Autoneg. involves
  1397. * exchanging base pages plus 3 next pages and
  1398. * normally completes in about 120 msec.
  1399. */
  1400. bp->current_interval = SERDES_AN_TIMEOUT;
  1401. bp->serdes_an_pending = 1;
  1402. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1403. } else {
  1404. bnx2_resolve_flow_ctrl(bp);
  1405. bnx2_set_mac_link(bp);
  1406. }
  1407. return 0;
  1408. }
  1409. #define ETHTOOL_ALL_FIBRE_SPEED \
  1410. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1411. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1412. (ADVERTISED_1000baseT_Full)
  1413. #define ETHTOOL_ALL_COPPER_SPEED \
  1414. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1415. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1416. ADVERTISED_1000baseT_Full)
  1417. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1418. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1419. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1420. static void
  1421. bnx2_set_default_remote_link(struct bnx2 *bp)
  1422. {
  1423. u32 link;
  1424. if (bp->phy_port == PORT_TP)
  1425. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1426. else
  1427. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1428. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1429. bp->req_line_speed = 0;
  1430. bp->autoneg |= AUTONEG_SPEED;
  1431. bp->advertising = ADVERTISED_Autoneg;
  1432. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1433. bp->advertising |= ADVERTISED_10baseT_Half;
  1434. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1435. bp->advertising |= ADVERTISED_10baseT_Full;
  1436. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1437. bp->advertising |= ADVERTISED_100baseT_Half;
  1438. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1439. bp->advertising |= ADVERTISED_100baseT_Full;
  1440. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1441. bp->advertising |= ADVERTISED_1000baseT_Full;
  1442. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1443. bp->advertising |= ADVERTISED_2500baseX_Full;
  1444. } else {
  1445. bp->autoneg = 0;
  1446. bp->advertising = 0;
  1447. bp->req_duplex = DUPLEX_FULL;
  1448. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1449. bp->req_line_speed = SPEED_10;
  1450. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1451. bp->req_duplex = DUPLEX_HALF;
  1452. }
  1453. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1454. bp->req_line_speed = SPEED_100;
  1455. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1456. bp->req_duplex = DUPLEX_HALF;
  1457. }
  1458. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1459. bp->req_line_speed = SPEED_1000;
  1460. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1461. bp->req_line_speed = SPEED_2500;
  1462. }
  1463. }
  1464. static void
  1465. bnx2_set_default_link(struct bnx2 *bp)
  1466. {
  1467. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1468. bnx2_set_default_remote_link(bp);
  1469. return;
  1470. }
  1471. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1472. bp->req_line_speed = 0;
  1473. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1474. u32 reg;
  1475. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1476. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1477. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1478. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1479. bp->autoneg = 0;
  1480. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1481. bp->req_duplex = DUPLEX_FULL;
  1482. }
  1483. } else
  1484. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1485. }
  1486. static void
  1487. bnx2_send_heart_beat(struct bnx2 *bp)
  1488. {
  1489. u32 msg;
  1490. u32 addr;
  1491. spin_lock(&bp->indirect_lock);
  1492. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1493. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1494. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1495. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1496. spin_unlock(&bp->indirect_lock);
  1497. }
  1498. static void
  1499. bnx2_remote_phy_event(struct bnx2 *bp)
  1500. {
  1501. u32 msg;
  1502. u8 link_up = bp->link_up;
  1503. u8 old_port;
  1504. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1505. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1506. bnx2_send_heart_beat(bp);
  1507. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1508. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1509. bp->link_up = 0;
  1510. else {
  1511. u32 speed;
  1512. bp->link_up = 1;
  1513. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1514. bp->duplex = DUPLEX_FULL;
  1515. switch (speed) {
  1516. case BNX2_LINK_STATUS_10HALF:
  1517. bp->duplex = DUPLEX_HALF;
  1518. case BNX2_LINK_STATUS_10FULL:
  1519. bp->line_speed = SPEED_10;
  1520. break;
  1521. case BNX2_LINK_STATUS_100HALF:
  1522. bp->duplex = DUPLEX_HALF;
  1523. case BNX2_LINK_STATUS_100BASE_T4:
  1524. case BNX2_LINK_STATUS_100FULL:
  1525. bp->line_speed = SPEED_100;
  1526. break;
  1527. case BNX2_LINK_STATUS_1000HALF:
  1528. bp->duplex = DUPLEX_HALF;
  1529. case BNX2_LINK_STATUS_1000FULL:
  1530. bp->line_speed = SPEED_1000;
  1531. break;
  1532. case BNX2_LINK_STATUS_2500HALF:
  1533. bp->duplex = DUPLEX_HALF;
  1534. case BNX2_LINK_STATUS_2500FULL:
  1535. bp->line_speed = SPEED_2500;
  1536. break;
  1537. default:
  1538. bp->line_speed = 0;
  1539. break;
  1540. }
  1541. bp->flow_ctrl = 0;
  1542. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1543. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1544. if (bp->duplex == DUPLEX_FULL)
  1545. bp->flow_ctrl = bp->req_flow_ctrl;
  1546. } else {
  1547. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1548. bp->flow_ctrl |= FLOW_CTRL_TX;
  1549. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1550. bp->flow_ctrl |= FLOW_CTRL_RX;
  1551. }
  1552. old_port = bp->phy_port;
  1553. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1554. bp->phy_port = PORT_FIBRE;
  1555. else
  1556. bp->phy_port = PORT_TP;
  1557. if (old_port != bp->phy_port)
  1558. bnx2_set_default_link(bp);
  1559. }
  1560. if (bp->link_up != link_up)
  1561. bnx2_report_link(bp);
  1562. bnx2_set_mac_link(bp);
  1563. }
  1564. static int
  1565. bnx2_set_remote_link(struct bnx2 *bp)
  1566. {
  1567. u32 evt_code;
  1568. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1569. switch (evt_code) {
  1570. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1571. bnx2_remote_phy_event(bp);
  1572. break;
  1573. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1574. default:
  1575. bnx2_send_heart_beat(bp);
  1576. break;
  1577. }
  1578. return 0;
  1579. }
  1580. static int
  1581. bnx2_setup_copper_phy(struct bnx2 *bp)
  1582. {
  1583. u32 bmcr;
  1584. u32 new_bmcr;
  1585. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1586. if (bp->autoneg & AUTONEG_SPEED) {
  1587. u32 adv_reg, adv1000_reg;
  1588. u32 new_adv_reg = 0;
  1589. u32 new_adv1000_reg = 0;
  1590. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1591. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1592. ADVERTISE_PAUSE_ASYM);
  1593. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1594. adv1000_reg &= PHY_ALL_1000_SPEED;
  1595. if (bp->advertising & ADVERTISED_10baseT_Half)
  1596. new_adv_reg |= ADVERTISE_10HALF;
  1597. if (bp->advertising & ADVERTISED_10baseT_Full)
  1598. new_adv_reg |= ADVERTISE_10FULL;
  1599. if (bp->advertising & ADVERTISED_100baseT_Half)
  1600. new_adv_reg |= ADVERTISE_100HALF;
  1601. if (bp->advertising & ADVERTISED_100baseT_Full)
  1602. new_adv_reg |= ADVERTISE_100FULL;
  1603. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1604. new_adv1000_reg |= ADVERTISE_1000FULL;
  1605. new_adv_reg |= ADVERTISE_CSMA;
  1606. new_adv_reg |= bnx2_phy_get_pause_adv(bp);
  1607. if ((adv1000_reg != new_adv1000_reg) ||
  1608. (adv_reg != new_adv_reg) ||
  1609. ((bmcr & BMCR_ANENABLE) == 0)) {
  1610. bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
  1611. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
  1612. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1613. BMCR_ANENABLE);
  1614. }
  1615. else if (bp->link_up) {
  1616. /* Flow ctrl may have changed from auto to forced */
  1617. /* or vice-versa. */
  1618. bnx2_resolve_flow_ctrl(bp);
  1619. bnx2_set_mac_link(bp);
  1620. }
  1621. return 0;
  1622. }
  1623. new_bmcr = 0;
  1624. if (bp->req_line_speed == SPEED_100) {
  1625. new_bmcr |= BMCR_SPEED100;
  1626. }
  1627. if (bp->req_duplex == DUPLEX_FULL) {
  1628. new_bmcr |= BMCR_FULLDPLX;
  1629. }
  1630. if (new_bmcr != bmcr) {
  1631. u32 bmsr;
  1632. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1633. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1634. if (bmsr & BMSR_LSTATUS) {
  1635. /* Force link down */
  1636. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1637. spin_unlock_bh(&bp->phy_lock);
  1638. msleep(50);
  1639. spin_lock_bh(&bp->phy_lock);
  1640. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1641. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1642. }
  1643. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1644. /* Normally, the new speed is setup after the link has
  1645. * gone down and up again. In some cases, link will not go
  1646. * down so we need to set up the new speed here.
  1647. */
  1648. if (bmsr & BMSR_LSTATUS) {
  1649. bp->line_speed = bp->req_line_speed;
  1650. bp->duplex = bp->req_duplex;
  1651. bnx2_resolve_flow_ctrl(bp);
  1652. bnx2_set_mac_link(bp);
  1653. }
  1654. } else {
  1655. bnx2_resolve_flow_ctrl(bp);
  1656. bnx2_set_mac_link(bp);
  1657. }
  1658. return 0;
  1659. }
  1660. static int
  1661. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1662. {
  1663. if (bp->loopback == MAC_LOOPBACK)
  1664. return 0;
  1665. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1666. return (bnx2_setup_serdes_phy(bp, port));
  1667. }
  1668. else {
  1669. return (bnx2_setup_copper_phy(bp));
  1670. }
  1671. }
  1672. static int
  1673. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1674. {
  1675. u32 val;
  1676. bp->mii_bmcr = MII_BMCR + 0x10;
  1677. bp->mii_bmsr = MII_BMSR + 0x10;
  1678. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1679. bp->mii_adv = MII_ADVERTISE + 0x10;
  1680. bp->mii_lpa = MII_LPA + 0x10;
  1681. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1682. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1683. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1684. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1685. if (reset_phy)
  1686. bnx2_reset_phy(bp);
  1687. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1688. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1689. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1690. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1691. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1692. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1693. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1694. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1695. val |= BCM5708S_UP1_2G5;
  1696. else
  1697. val &= ~BCM5708S_UP1_2G5;
  1698. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1699. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1700. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1701. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1702. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1703. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1704. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1705. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1706. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1707. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1708. return 0;
  1709. }
  1710. static int
  1711. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1712. {
  1713. u32 val;
  1714. if (reset_phy)
  1715. bnx2_reset_phy(bp);
  1716. bp->mii_up1 = BCM5708S_UP1;
  1717. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1718. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1719. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1720. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1721. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1722. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1723. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1724. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1725. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1726. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1727. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1728. val |= BCM5708S_UP1_2G5;
  1729. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1730. }
  1731. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1732. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1733. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1734. /* increase tx signal amplitude */
  1735. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1736. BCM5708S_BLK_ADDR_TX_MISC);
  1737. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1738. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1739. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1740. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1741. }
  1742. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1743. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1744. if (val) {
  1745. u32 is_backplane;
  1746. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1747. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1748. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1749. BCM5708S_BLK_ADDR_TX_MISC);
  1750. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1751. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1752. BCM5708S_BLK_ADDR_DIG);
  1753. }
  1754. }
  1755. return 0;
  1756. }
  1757. static int
  1758. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1759. {
  1760. if (reset_phy)
  1761. bnx2_reset_phy(bp);
  1762. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1763. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1764. REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1765. if (bp->dev->mtu > 1500) {
  1766. u32 val;
  1767. /* Set extended packet length bit */
  1768. bnx2_write_phy(bp, 0x18, 0x7);
  1769. bnx2_read_phy(bp, 0x18, &val);
  1770. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1771. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1772. bnx2_read_phy(bp, 0x1c, &val);
  1773. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1774. }
  1775. else {
  1776. u32 val;
  1777. bnx2_write_phy(bp, 0x18, 0x7);
  1778. bnx2_read_phy(bp, 0x18, &val);
  1779. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1780. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1781. bnx2_read_phy(bp, 0x1c, &val);
  1782. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1783. }
  1784. return 0;
  1785. }
  1786. static int
  1787. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1788. {
  1789. u32 val;
  1790. if (reset_phy)
  1791. bnx2_reset_phy(bp);
  1792. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1793. bnx2_write_phy(bp, 0x18, 0x0c00);
  1794. bnx2_write_phy(bp, 0x17, 0x000a);
  1795. bnx2_write_phy(bp, 0x15, 0x310b);
  1796. bnx2_write_phy(bp, 0x17, 0x201f);
  1797. bnx2_write_phy(bp, 0x15, 0x9506);
  1798. bnx2_write_phy(bp, 0x17, 0x401f);
  1799. bnx2_write_phy(bp, 0x15, 0x14e2);
  1800. bnx2_write_phy(bp, 0x18, 0x0400);
  1801. }
  1802. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1803. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1804. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1805. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1806. val &= ~(1 << 8);
  1807. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1808. }
  1809. if (bp->dev->mtu > 1500) {
  1810. /* Set extended packet length bit */
  1811. bnx2_write_phy(bp, 0x18, 0x7);
  1812. bnx2_read_phy(bp, 0x18, &val);
  1813. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1814. bnx2_read_phy(bp, 0x10, &val);
  1815. bnx2_write_phy(bp, 0x10, val | 0x1);
  1816. }
  1817. else {
  1818. bnx2_write_phy(bp, 0x18, 0x7);
  1819. bnx2_read_phy(bp, 0x18, &val);
  1820. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1821. bnx2_read_phy(bp, 0x10, &val);
  1822. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1823. }
  1824. /* ethernet@wirespeed */
  1825. bnx2_write_phy(bp, 0x18, 0x7007);
  1826. bnx2_read_phy(bp, 0x18, &val);
  1827. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  1828. return 0;
  1829. }
  1830. static int
  1831. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  1832. {
  1833. u32 val;
  1834. int rc = 0;
  1835. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  1836. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  1837. bp->mii_bmcr = MII_BMCR;
  1838. bp->mii_bmsr = MII_BMSR;
  1839. bp->mii_bmsr1 = MII_BMSR;
  1840. bp->mii_adv = MII_ADVERTISE;
  1841. bp->mii_lpa = MII_LPA;
  1842. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  1843. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1844. goto setup_phy;
  1845. bnx2_read_phy(bp, MII_PHYSID1, &val);
  1846. bp->phy_id = val << 16;
  1847. bnx2_read_phy(bp, MII_PHYSID2, &val);
  1848. bp->phy_id |= val & 0xffff;
  1849. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1850. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1851. rc = bnx2_init_5706s_phy(bp, reset_phy);
  1852. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1853. rc = bnx2_init_5708s_phy(bp, reset_phy);
  1854. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1855. rc = bnx2_init_5709s_phy(bp, reset_phy);
  1856. }
  1857. else {
  1858. rc = bnx2_init_copper_phy(bp, reset_phy);
  1859. }
  1860. setup_phy:
  1861. if (!rc)
  1862. rc = bnx2_setup_phy(bp, bp->phy_port);
  1863. return rc;
  1864. }
  1865. static int
  1866. bnx2_set_mac_loopback(struct bnx2 *bp)
  1867. {
  1868. u32 mac_mode;
  1869. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  1870. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  1871. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  1872. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  1873. bp->link_up = 1;
  1874. return 0;
  1875. }
  1876. static int bnx2_test_link(struct bnx2 *);
  1877. static int
  1878. bnx2_set_phy_loopback(struct bnx2 *bp)
  1879. {
  1880. u32 mac_mode;
  1881. int rc, i;
  1882. spin_lock_bh(&bp->phy_lock);
  1883. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  1884. BMCR_SPEED1000);
  1885. spin_unlock_bh(&bp->phy_lock);
  1886. if (rc)
  1887. return rc;
  1888. for (i = 0; i < 10; i++) {
  1889. if (bnx2_test_link(bp) == 0)
  1890. break;
  1891. msleep(100);
  1892. }
  1893. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  1894. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1895. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1896. BNX2_EMAC_MODE_25G_MODE);
  1897. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  1898. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  1899. bp->link_up = 1;
  1900. return 0;
  1901. }
  1902. static int
  1903. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  1904. {
  1905. int i;
  1906. u32 val;
  1907. bp->fw_wr_seq++;
  1908. msg_data |= bp->fw_wr_seq;
  1909. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  1910. if (!ack)
  1911. return 0;
  1912. /* wait for an acknowledgement. */
  1913. for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
  1914. msleep(10);
  1915. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  1916. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  1917. break;
  1918. }
  1919. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  1920. return 0;
  1921. /* If we timed out, inform the firmware that this is the case. */
  1922. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  1923. if (!silent)
  1924. printk(KERN_ERR PFX "fw sync timeout, reset code = "
  1925. "%x\n", msg_data);
  1926. msg_data &= ~BNX2_DRV_MSG_CODE;
  1927. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  1928. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  1929. return -EBUSY;
  1930. }
  1931. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  1932. return -EIO;
  1933. return 0;
  1934. }
  1935. static int
  1936. bnx2_init_5709_context(struct bnx2 *bp)
  1937. {
  1938. int i, ret = 0;
  1939. u32 val;
  1940. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  1941. val |= (BCM_PAGE_BITS - 8) << 16;
  1942. REG_WR(bp, BNX2_CTX_COMMAND, val);
  1943. for (i = 0; i < 10; i++) {
  1944. val = REG_RD(bp, BNX2_CTX_COMMAND);
  1945. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  1946. break;
  1947. udelay(2);
  1948. }
  1949. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  1950. return -EBUSY;
  1951. for (i = 0; i < bp->ctx_pages; i++) {
  1952. int j;
  1953. if (bp->ctx_blk[i])
  1954. memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
  1955. else
  1956. return -ENOMEM;
  1957. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  1958. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  1959. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  1960. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  1961. (u64) bp->ctx_blk_mapping[i] >> 32);
  1962. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  1963. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  1964. for (j = 0; j < 10; j++) {
  1965. val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  1966. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  1967. break;
  1968. udelay(5);
  1969. }
  1970. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  1971. ret = -EBUSY;
  1972. break;
  1973. }
  1974. }
  1975. return ret;
  1976. }
  1977. static void
  1978. bnx2_init_context(struct bnx2 *bp)
  1979. {
  1980. u32 vcid;
  1981. vcid = 96;
  1982. while (vcid) {
  1983. u32 vcid_addr, pcid_addr, offset;
  1984. int i;
  1985. vcid--;
  1986. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  1987. u32 new_vcid;
  1988. vcid_addr = GET_PCID_ADDR(vcid);
  1989. if (vcid & 0x8) {
  1990. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  1991. }
  1992. else {
  1993. new_vcid = vcid;
  1994. }
  1995. pcid_addr = GET_PCID_ADDR(new_vcid);
  1996. }
  1997. else {
  1998. vcid_addr = GET_CID_ADDR(vcid);
  1999. pcid_addr = vcid_addr;
  2000. }
  2001. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2002. vcid_addr += (i << PHY_CTX_SHIFT);
  2003. pcid_addr += (i << PHY_CTX_SHIFT);
  2004. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2005. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2006. /* Zero out the context. */
  2007. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2008. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2009. }
  2010. }
  2011. }
  2012. static int
  2013. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2014. {
  2015. u16 *good_mbuf;
  2016. u32 good_mbuf_cnt;
  2017. u32 val;
  2018. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2019. if (good_mbuf == NULL) {
  2020. printk(KERN_ERR PFX "Failed to allocate memory in "
  2021. "bnx2_alloc_bad_rbuf\n");
  2022. return -ENOMEM;
  2023. }
  2024. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2025. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2026. good_mbuf_cnt = 0;
  2027. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2028. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2029. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2030. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2031. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2032. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2033. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2034. /* The addresses with Bit 9 set are bad memory blocks. */
  2035. if (!(val & (1 << 9))) {
  2036. good_mbuf[good_mbuf_cnt] = (u16) val;
  2037. good_mbuf_cnt++;
  2038. }
  2039. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2040. }
  2041. /* Free the good ones back to the mbuf pool thus discarding
  2042. * all the bad ones. */
  2043. while (good_mbuf_cnt) {
  2044. good_mbuf_cnt--;
  2045. val = good_mbuf[good_mbuf_cnt];
  2046. val = (val << 9) | val | 1;
  2047. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2048. }
  2049. kfree(good_mbuf);
  2050. return 0;
  2051. }
  2052. static void
  2053. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2054. {
  2055. u32 val;
  2056. val = (mac_addr[0] << 8) | mac_addr[1];
  2057. REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2058. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2059. (mac_addr[4] << 8) | mac_addr[5];
  2060. REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2061. }
  2062. static inline int
  2063. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2064. {
  2065. dma_addr_t mapping;
  2066. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2067. struct rx_bd *rxbd =
  2068. &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
  2069. struct page *page = alloc_page(GFP_ATOMIC);
  2070. if (!page)
  2071. return -ENOMEM;
  2072. mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
  2073. PCI_DMA_FROMDEVICE);
  2074. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2075. __free_page(page);
  2076. return -EIO;
  2077. }
  2078. rx_pg->page = page;
  2079. pci_unmap_addr_set(rx_pg, mapping, mapping);
  2080. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2081. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2082. return 0;
  2083. }
  2084. static void
  2085. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2086. {
  2087. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2088. struct page *page = rx_pg->page;
  2089. if (!page)
  2090. return;
  2091. pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
  2092. PCI_DMA_FROMDEVICE);
  2093. __free_page(page);
  2094. rx_pg->page = NULL;
  2095. }
  2096. static inline int
  2097. bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2098. {
  2099. struct sk_buff *skb;
  2100. struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2101. dma_addr_t mapping;
  2102. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  2103. unsigned long align;
  2104. skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
  2105. if (skb == NULL) {
  2106. return -ENOMEM;
  2107. }
  2108. if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
  2109. skb_reserve(skb, BNX2_RX_ALIGN - align);
  2110. mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
  2111. PCI_DMA_FROMDEVICE);
  2112. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2113. dev_kfree_skb(skb);
  2114. return -EIO;
  2115. }
  2116. rx_buf->skb = skb;
  2117. pci_unmap_addr_set(rx_buf, mapping, mapping);
  2118. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2119. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2120. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2121. return 0;
  2122. }
  2123. static int
  2124. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2125. {
  2126. struct status_block *sblk = bnapi->status_blk.msi;
  2127. u32 new_link_state, old_link_state;
  2128. int is_set = 1;
  2129. new_link_state = sblk->status_attn_bits & event;
  2130. old_link_state = sblk->status_attn_bits_ack & event;
  2131. if (new_link_state != old_link_state) {
  2132. if (new_link_state)
  2133. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2134. else
  2135. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2136. } else
  2137. is_set = 0;
  2138. return is_set;
  2139. }
  2140. static void
  2141. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2142. {
  2143. spin_lock(&bp->phy_lock);
  2144. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2145. bnx2_set_link(bp);
  2146. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2147. bnx2_set_remote_link(bp);
  2148. spin_unlock(&bp->phy_lock);
  2149. }
  2150. static inline u16
  2151. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2152. {
  2153. u16 cons;
  2154. /* Tell compiler that status block fields can change. */
  2155. barrier();
  2156. cons = *bnapi->hw_tx_cons_ptr;
  2157. if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
  2158. cons++;
  2159. return cons;
  2160. }
  2161. static int
  2162. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2163. {
  2164. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2165. u16 hw_cons, sw_cons, sw_ring_cons;
  2166. int tx_pkt = 0, index;
  2167. struct netdev_queue *txq;
  2168. index = (bnapi - bp->bnx2_napi);
  2169. txq = netdev_get_tx_queue(bp->dev, index);
  2170. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2171. sw_cons = txr->tx_cons;
  2172. while (sw_cons != hw_cons) {
  2173. struct sw_tx_bd *tx_buf;
  2174. struct sk_buff *skb;
  2175. int i, last;
  2176. sw_ring_cons = TX_RING_IDX(sw_cons);
  2177. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2178. skb = tx_buf->skb;
  2179. /* partial BD completions possible with TSO packets */
  2180. if (skb_is_gso(skb)) {
  2181. u16 last_idx, last_ring_idx;
  2182. last_idx = sw_cons +
  2183. skb_shinfo(skb)->nr_frags + 1;
  2184. last_ring_idx = sw_ring_cons +
  2185. skb_shinfo(skb)->nr_frags + 1;
  2186. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  2187. last_idx++;
  2188. }
  2189. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2190. break;
  2191. }
  2192. }
  2193. skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
  2194. tx_buf->skb = NULL;
  2195. last = skb_shinfo(skb)->nr_frags;
  2196. for (i = 0; i < last; i++) {
  2197. sw_cons = NEXT_TX_BD(sw_cons);
  2198. }
  2199. sw_cons = NEXT_TX_BD(sw_cons);
  2200. dev_kfree_skb(skb);
  2201. tx_pkt++;
  2202. if (tx_pkt == budget)
  2203. break;
  2204. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2205. }
  2206. txr->hw_tx_cons = hw_cons;
  2207. txr->tx_cons = sw_cons;
  2208. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2209. * before checking for netif_tx_queue_stopped(). Without the
  2210. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2211. * will miss it and cause the queue to be stopped forever.
  2212. */
  2213. smp_mb();
  2214. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2215. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2216. __netif_tx_lock(txq, smp_processor_id());
  2217. if ((netif_tx_queue_stopped(txq)) &&
  2218. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2219. netif_tx_wake_queue(txq);
  2220. __netif_tx_unlock(txq);
  2221. }
  2222. return tx_pkt;
  2223. }
  2224. static void
  2225. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2226. struct sk_buff *skb, int count)
  2227. {
  2228. struct sw_pg *cons_rx_pg, *prod_rx_pg;
  2229. struct rx_bd *cons_bd, *prod_bd;
  2230. int i;
  2231. u16 hw_prod, prod;
  2232. u16 cons = rxr->rx_pg_cons;
  2233. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2234. /* The caller was unable to allocate a new page to replace the
  2235. * last one in the frags array, so we need to recycle that page
  2236. * and then free the skb.
  2237. */
  2238. if (skb) {
  2239. struct page *page;
  2240. struct skb_shared_info *shinfo;
  2241. shinfo = skb_shinfo(skb);
  2242. shinfo->nr_frags--;
  2243. page = shinfo->frags[shinfo->nr_frags].page;
  2244. shinfo->frags[shinfo->nr_frags].page = NULL;
  2245. cons_rx_pg->page = page;
  2246. dev_kfree_skb(skb);
  2247. }
  2248. hw_prod = rxr->rx_pg_prod;
  2249. for (i = 0; i < count; i++) {
  2250. prod = RX_PG_RING_IDX(hw_prod);
  2251. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2252. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2253. cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2254. prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2255. if (prod != cons) {
  2256. prod_rx_pg->page = cons_rx_pg->page;
  2257. cons_rx_pg->page = NULL;
  2258. pci_unmap_addr_set(prod_rx_pg, mapping,
  2259. pci_unmap_addr(cons_rx_pg, mapping));
  2260. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2261. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2262. }
  2263. cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
  2264. hw_prod = NEXT_RX_BD(hw_prod);
  2265. }
  2266. rxr->rx_pg_prod = hw_prod;
  2267. rxr->rx_pg_cons = cons;
  2268. }
  2269. static inline void
  2270. bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2271. struct sk_buff *skb, u16 cons, u16 prod)
  2272. {
  2273. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  2274. struct rx_bd *cons_bd, *prod_bd;
  2275. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2276. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2277. pci_dma_sync_single_for_device(bp->pdev,
  2278. pci_unmap_addr(cons_rx_buf, mapping),
  2279. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2280. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2281. prod_rx_buf->skb = skb;
  2282. if (cons == prod)
  2283. return;
  2284. pci_unmap_addr_set(prod_rx_buf, mapping,
  2285. pci_unmap_addr(cons_rx_buf, mapping));
  2286. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2287. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2288. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2289. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2290. }
  2291. static int
  2292. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
  2293. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2294. u32 ring_idx)
  2295. {
  2296. int err;
  2297. u16 prod = ring_idx & 0xffff;
  2298. err = bnx2_alloc_rx_skb(bp, rxr, prod);
  2299. if (unlikely(err)) {
  2300. bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
  2301. if (hdr_len) {
  2302. unsigned int raw_len = len + 4;
  2303. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2304. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2305. }
  2306. return err;
  2307. }
  2308. skb_reserve(skb, BNX2_RX_OFFSET);
  2309. pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
  2310. PCI_DMA_FROMDEVICE);
  2311. if (hdr_len == 0) {
  2312. skb_put(skb, len);
  2313. return 0;
  2314. } else {
  2315. unsigned int i, frag_len, frag_size, pages;
  2316. struct sw_pg *rx_pg;
  2317. u16 pg_cons = rxr->rx_pg_cons;
  2318. u16 pg_prod = rxr->rx_pg_prod;
  2319. frag_size = len + 4 - hdr_len;
  2320. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2321. skb_put(skb, hdr_len);
  2322. for (i = 0; i < pages; i++) {
  2323. dma_addr_t mapping_old;
  2324. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2325. if (unlikely(frag_len <= 4)) {
  2326. unsigned int tail = 4 - frag_len;
  2327. rxr->rx_pg_cons = pg_cons;
  2328. rxr->rx_pg_prod = pg_prod;
  2329. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2330. pages - i);
  2331. skb->len -= tail;
  2332. if (i == 0) {
  2333. skb->tail -= tail;
  2334. } else {
  2335. skb_frag_t *frag =
  2336. &skb_shinfo(skb)->frags[i - 1];
  2337. frag->size -= tail;
  2338. skb->data_len -= tail;
  2339. skb->truesize -= tail;
  2340. }
  2341. return 0;
  2342. }
  2343. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2344. /* Don't unmap yet. If we're unable to allocate a new
  2345. * page, we need to recycle the page and the DMA addr.
  2346. */
  2347. mapping_old = pci_unmap_addr(rx_pg, mapping);
  2348. if (i == pages - 1)
  2349. frag_len -= 4;
  2350. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2351. rx_pg->page = NULL;
  2352. err = bnx2_alloc_rx_page(bp, rxr,
  2353. RX_PG_RING_IDX(pg_prod));
  2354. if (unlikely(err)) {
  2355. rxr->rx_pg_cons = pg_cons;
  2356. rxr->rx_pg_prod = pg_prod;
  2357. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2358. pages - i);
  2359. return err;
  2360. }
  2361. pci_unmap_page(bp->pdev, mapping_old,
  2362. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2363. frag_size -= frag_len;
  2364. skb->data_len += frag_len;
  2365. skb->truesize += frag_len;
  2366. skb->len += frag_len;
  2367. pg_prod = NEXT_RX_BD(pg_prod);
  2368. pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
  2369. }
  2370. rxr->rx_pg_prod = pg_prod;
  2371. rxr->rx_pg_cons = pg_cons;
  2372. }
  2373. return 0;
  2374. }
  2375. static inline u16
  2376. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2377. {
  2378. u16 cons;
  2379. /* Tell compiler that status block fields can change. */
  2380. barrier();
  2381. cons = *bnapi->hw_rx_cons_ptr;
  2382. if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
  2383. cons++;
  2384. return cons;
  2385. }
  2386. static int
  2387. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2388. {
  2389. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2390. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2391. struct l2_fhdr *rx_hdr;
  2392. int rx_pkt = 0, pg_ring_used = 0;
  2393. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2394. sw_cons = rxr->rx_cons;
  2395. sw_prod = rxr->rx_prod;
  2396. /* Memory barrier necessary as speculative reads of the rx
  2397. * buffer can be ahead of the index in the status block
  2398. */
  2399. rmb();
  2400. while (sw_cons != hw_cons) {
  2401. unsigned int len, hdr_len;
  2402. u32 status;
  2403. struct sw_bd *rx_buf;
  2404. struct sk_buff *skb;
  2405. dma_addr_t dma_addr;
  2406. u16 vtag = 0;
  2407. int hw_vlan __maybe_unused = 0;
  2408. sw_ring_cons = RX_RING_IDX(sw_cons);
  2409. sw_ring_prod = RX_RING_IDX(sw_prod);
  2410. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2411. skb = rx_buf->skb;
  2412. rx_buf->skb = NULL;
  2413. dma_addr = pci_unmap_addr(rx_buf, mapping);
  2414. pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
  2415. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2416. PCI_DMA_FROMDEVICE);
  2417. rx_hdr = (struct l2_fhdr *) skb->data;
  2418. len = rx_hdr->l2_fhdr_pkt_len;
  2419. if ((status = rx_hdr->l2_fhdr_status) &
  2420. (L2_FHDR_ERRORS_BAD_CRC |
  2421. L2_FHDR_ERRORS_PHY_DECODE |
  2422. L2_FHDR_ERRORS_ALIGNMENT |
  2423. L2_FHDR_ERRORS_TOO_SHORT |
  2424. L2_FHDR_ERRORS_GIANT_FRAME)) {
  2425. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2426. sw_ring_prod);
  2427. goto next_rx;
  2428. }
  2429. hdr_len = 0;
  2430. if (status & L2_FHDR_STATUS_SPLIT) {
  2431. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2432. pg_ring_used = 1;
  2433. } else if (len > bp->rx_jumbo_thresh) {
  2434. hdr_len = bp->rx_jumbo_thresh;
  2435. pg_ring_used = 1;
  2436. }
  2437. len -= 4;
  2438. if (len <= bp->rx_copy_thresh) {
  2439. struct sk_buff *new_skb;
  2440. new_skb = netdev_alloc_skb(bp->dev, len + 6);
  2441. if (new_skb == NULL) {
  2442. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2443. sw_ring_prod);
  2444. goto next_rx;
  2445. }
  2446. /* aligned copy */
  2447. skb_copy_from_linear_data_offset(skb,
  2448. BNX2_RX_OFFSET - 6,
  2449. new_skb->data, len + 6);
  2450. skb_reserve(new_skb, 6);
  2451. skb_put(new_skb, len);
  2452. bnx2_reuse_rx_skb(bp, rxr, skb,
  2453. sw_ring_cons, sw_ring_prod);
  2454. skb = new_skb;
  2455. } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
  2456. dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
  2457. goto next_rx;
  2458. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2459. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
  2460. vtag = rx_hdr->l2_fhdr_vlan_tag;
  2461. #ifdef BCM_VLAN
  2462. if (bp->vlgrp)
  2463. hw_vlan = 1;
  2464. else
  2465. #endif
  2466. {
  2467. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  2468. __skb_push(skb, 4);
  2469. memmove(ve, skb->data + 4, ETH_ALEN * 2);
  2470. ve->h_vlan_proto = htons(ETH_P_8021Q);
  2471. ve->h_vlan_TCI = htons(vtag);
  2472. len += 4;
  2473. }
  2474. }
  2475. skb->protocol = eth_type_trans(skb, bp->dev);
  2476. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  2477. (ntohs(skb->protocol) != 0x8100)) {
  2478. dev_kfree_skb(skb);
  2479. goto next_rx;
  2480. }
  2481. skb->ip_summed = CHECKSUM_NONE;
  2482. if (bp->rx_csum &&
  2483. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2484. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2485. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2486. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2487. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2488. }
  2489. #ifdef BCM_VLAN
  2490. if (hw_vlan)
  2491. vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
  2492. else
  2493. #endif
  2494. netif_receive_skb(skb);
  2495. bp->dev->last_rx = jiffies;
  2496. rx_pkt++;
  2497. next_rx:
  2498. sw_cons = NEXT_RX_BD(sw_cons);
  2499. sw_prod = NEXT_RX_BD(sw_prod);
  2500. if ((rx_pkt == budget))
  2501. break;
  2502. /* Refresh hw_cons to see if there is new work */
  2503. if (sw_cons == hw_cons) {
  2504. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2505. rmb();
  2506. }
  2507. }
  2508. rxr->rx_cons = sw_cons;
  2509. rxr->rx_prod = sw_prod;
  2510. if (pg_ring_used)
  2511. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2512. REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2513. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2514. mmiowb();
  2515. return rx_pkt;
  2516. }
  2517. /* MSI ISR - The only difference between this and the INTx ISR
  2518. * is that the MSI interrupt is always serviced.
  2519. */
  2520. static irqreturn_t
  2521. bnx2_msi(int irq, void *dev_instance)
  2522. {
  2523. struct bnx2_napi *bnapi = dev_instance;
  2524. struct bnx2 *bp = bnapi->bp;
  2525. struct net_device *dev = bp->dev;
  2526. prefetch(bnapi->status_blk.msi);
  2527. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2528. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2529. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2530. /* Return here if interrupt is disabled. */
  2531. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2532. return IRQ_HANDLED;
  2533. netif_rx_schedule(dev, &bnapi->napi);
  2534. return IRQ_HANDLED;
  2535. }
  2536. static irqreturn_t
  2537. bnx2_msi_1shot(int irq, void *dev_instance)
  2538. {
  2539. struct bnx2_napi *bnapi = dev_instance;
  2540. struct bnx2 *bp = bnapi->bp;
  2541. struct net_device *dev = bp->dev;
  2542. prefetch(bnapi->status_blk.msi);
  2543. /* Return here if interrupt is disabled. */
  2544. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2545. return IRQ_HANDLED;
  2546. netif_rx_schedule(dev, &bnapi->napi);
  2547. return IRQ_HANDLED;
  2548. }
  2549. static irqreturn_t
  2550. bnx2_interrupt(int irq, void *dev_instance)
  2551. {
  2552. struct bnx2_napi *bnapi = dev_instance;
  2553. struct bnx2 *bp = bnapi->bp;
  2554. struct net_device *dev = bp->dev;
  2555. struct status_block *sblk = bnapi->status_blk.msi;
  2556. /* When using INTx, it is possible for the interrupt to arrive
  2557. * at the CPU before the status block posted prior to the
  2558. * interrupt. Reading a register will flush the status block.
  2559. * When using MSI, the MSI message will always complete after
  2560. * the status block write.
  2561. */
  2562. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2563. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2564. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2565. return IRQ_NONE;
  2566. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2567. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2568. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2569. /* Read back to deassert IRQ immediately to avoid too many
  2570. * spurious interrupts.
  2571. */
  2572. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2573. /* Return here if interrupt is shared and is disabled. */
  2574. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2575. return IRQ_HANDLED;
  2576. if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
  2577. bnapi->last_status_idx = sblk->status_idx;
  2578. __netif_rx_schedule(dev, &bnapi->napi);
  2579. }
  2580. return IRQ_HANDLED;
  2581. }
  2582. static inline int
  2583. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2584. {
  2585. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2586. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2587. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2588. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2589. return 1;
  2590. return 0;
  2591. }
  2592. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2593. STATUS_ATTN_BITS_TIMER_ABORT)
  2594. static inline int
  2595. bnx2_has_work(struct bnx2_napi *bnapi)
  2596. {
  2597. struct status_block *sblk = bnapi->status_blk.msi;
  2598. if (bnx2_has_fast_work(bnapi))
  2599. return 1;
  2600. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2601. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2602. return 1;
  2603. return 0;
  2604. }
  2605. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2606. {
  2607. struct status_block *sblk = bnapi->status_blk.msi;
  2608. u32 status_attn_bits = sblk->status_attn_bits;
  2609. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2610. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2611. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2612. bnx2_phy_int(bp, bnapi);
  2613. /* This is needed to take care of transient status
  2614. * during link changes.
  2615. */
  2616. REG_WR(bp, BNX2_HC_COMMAND,
  2617. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2618. REG_RD(bp, BNX2_HC_COMMAND);
  2619. }
  2620. }
  2621. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2622. int work_done, int budget)
  2623. {
  2624. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2625. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2626. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2627. bnx2_tx_int(bp, bnapi, 0);
  2628. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2629. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2630. return work_done;
  2631. }
  2632. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2633. {
  2634. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2635. struct bnx2 *bp = bnapi->bp;
  2636. int work_done = 0;
  2637. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2638. while (1) {
  2639. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2640. if (unlikely(work_done >= budget))
  2641. break;
  2642. bnapi->last_status_idx = sblk->status_idx;
  2643. /* status idx must be read before checking for more work. */
  2644. rmb();
  2645. if (likely(!bnx2_has_fast_work(bnapi))) {
  2646. netif_rx_complete(bp->dev, napi);
  2647. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2648. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2649. bnapi->last_status_idx);
  2650. break;
  2651. }
  2652. }
  2653. return work_done;
  2654. }
  2655. static int bnx2_poll(struct napi_struct *napi, int budget)
  2656. {
  2657. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2658. struct bnx2 *bp = bnapi->bp;
  2659. int work_done = 0;
  2660. struct status_block *sblk = bnapi->status_blk.msi;
  2661. while (1) {
  2662. bnx2_poll_link(bp, bnapi);
  2663. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2664. if (unlikely(work_done >= budget))
  2665. break;
  2666. /* bnapi->last_status_idx is used below to tell the hw how
  2667. * much work has been processed, so we must read it before
  2668. * checking for more work.
  2669. */
  2670. bnapi->last_status_idx = sblk->status_idx;
  2671. rmb();
  2672. if (likely(!bnx2_has_work(bnapi))) {
  2673. netif_rx_complete(bp->dev, napi);
  2674. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2675. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2676. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2677. bnapi->last_status_idx);
  2678. break;
  2679. }
  2680. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2681. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2682. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2683. bnapi->last_status_idx);
  2684. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2685. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2686. bnapi->last_status_idx);
  2687. break;
  2688. }
  2689. }
  2690. return work_done;
  2691. }
  2692. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2693. * from set_multicast.
  2694. */
  2695. static void
  2696. bnx2_set_rx_mode(struct net_device *dev)
  2697. {
  2698. struct bnx2 *bp = netdev_priv(dev);
  2699. u32 rx_mode, sort_mode;
  2700. struct dev_addr_list *uc_ptr;
  2701. int i;
  2702. if (!netif_running(dev))
  2703. return;
  2704. spin_lock_bh(&bp->phy_lock);
  2705. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2706. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2707. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2708. #ifdef BCM_VLAN
  2709. if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2710. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2711. #else
  2712. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  2713. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2714. #endif
  2715. if (dev->flags & IFF_PROMISC) {
  2716. /* Promiscuous mode. */
  2717. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2718. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2719. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2720. }
  2721. else if (dev->flags & IFF_ALLMULTI) {
  2722. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2723. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2724. 0xffffffff);
  2725. }
  2726. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  2727. }
  2728. else {
  2729. /* Accept one or more multicast(s). */
  2730. struct dev_mc_list *mclist;
  2731. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  2732. u32 regidx;
  2733. u32 bit;
  2734. u32 crc;
  2735. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  2736. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2737. i++, mclist = mclist->next) {
  2738. crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
  2739. bit = crc & 0xff;
  2740. regidx = (bit & 0xe0) >> 5;
  2741. bit &= 0x1f;
  2742. mc_filter[regidx] |= (1 << bit);
  2743. }
  2744. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2745. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2746. mc_filter[i]);
  2747. }
  2748. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  2749. }
  2750. uc_ptr = NULL;
  2751. if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
  2752. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2753. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2754. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2755. } else if (!(dev->flags & IFF_PROMISC)) {
  2756. uc_ptr = dev->uc_list;
  2757. /* Add all entries into to the match filter list */
  2758. for (i = 0; i < dev->uc_count; i++) {
  2759. bnx2_set_mac_addr(bp, uc_ptr->da_addr,
  2760. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  2761. sort_mode |= (1 <<
  2762. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  2763. uc_ptr = uc_ptr->next;
  2764. }
  2765. }
  2766. if (rx_mode != bp->rx_mode) {
  2767. bp->rx_mode = rx_mode;
  2768. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  2769. }
  2770. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  2771. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  2772. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  2773. spin_unlock_bh(&bp->phy_lock);
  2774. }
  2775. static void
  2776. load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
  2777. u32 rv2p_proc)
  2778. {
  2779. int i;
  2780. u32 val;
  2781. if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
  2782. val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
  2783. val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
  2784. val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
  2785. rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
  2786. }
  2787. for (i = 0; i < rv2p_code_len; i += 8) {
  2788. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
  2789. rv2p_code++;
  2790. REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
  2791. rv2p_code++;
  2792. if (rv2p_proc == RV2P_PROC1) {
  2793. val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  2794. REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
  2795. }
  2796. else {
  2797. val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  2798. REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
  2799. }
  2800. }
  2801. /* Reset the processor, un-stall is done later. */
  2802. if (rv2p_proc == RV2P_PROC1) {
  2803. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  2804. }
  2805. else {
  2806. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  2807. }
  2808. }
  2809. static int
  2810. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
  2811. {
  2812. u32 offset;
  2813. u32 val;
  2814. int rc;
  2815. /* Halt the CPU. */
  2816. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  2817. val |= cpu_reg->mode_value_halt;
  2818. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  2819. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  2820. /* Load the Text area. */
  2821. offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
  2822. if (fw->gz_text) {
  2823. int j;
  2824. rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
  2825. fw->gz_text_len);
  2826. if (rc < 0)
  2827. return rc;
  2828. for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
  2829. bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
  2830. }
  2831. }
  2832. /* Load the Data area. */
  2833. offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
  2834. if (fw->data) {
  2835. int j;
  2836. for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
  2837. bnx2_reg_wr_ind(bp, offset, fw->data[j]);
  2838. }
  2839. }
  2840. /* Load the SBSS area. */
  2841. offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
  2842. if (fw->sbss_len) {
  2843. int j;
  2844. for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
  2845. bnx2_reg_wr_ind(bp, offset, 0);
  2846. }
  2847. }
  2848. /* Load the BSS area. */
  2849. offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
  2850. if (fw->bss_len) {
  2851. int j;
  2852. for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
  2853. bnx2_reg_wr_ind(bp, offset, 0);
  2854. }
  2855. }
  2856. /* Load the Read-Only area. */
  2857. offset = cpu_reg->spad_base +
  2858. (fw->rodata_addr - cpu_reg->mips_view_base);
  2859. if (fw->rodata) {
  2860. int j;
  2861. for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
  2862. bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
  2863. }
  2864. }
  2865. /* Clear the pre-fetch instruction. */
  2866. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  2867. bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
  2868. /* Start the CPU. */
  2869. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  2870. val &= ~cpu_reg->mode_value_halt;
  2871. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  2872. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  2873. return 0;
  2874. }
  2875. static int
  2876. bnx2_init_cpus(struct bnx2 *bp)
  2877. {
  2878. struct fw_info *fw;
  2879. int rc, rv2p_len;
  2880. void *text, *rv2p;
  2881. /* Initialize the RV2P processor. */
  2882. text = vmalloc(FW_BUF_SIZE);
  2883. if (!text)
  2884. return -ENOMEM;
  2885. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  2886. rv2p = bnx2_xi_rv2p_proc1;
  2887. rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
  2888. } else {
  2889. rv2p = bnx2_rv2p_proc1;
  2890. rv2p_len = sizeof(bnx2_rv2p_proc1);
  2891. }
  2892. rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
  2893. if (rc < 0)
  2894. goto init_cpu_err;
  2895. load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
  2896. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  2897. rv2p = bnx2_xi_rv2p_proc2;
  2898. rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
  2899. } else {
  2900. rv2p = bnx2_rv2p_proc2;
  2901. rv2p_len = sizeof(bnx2_rv2p_proc2);
  2902. }
  2903. rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
  2904. if (rc < 0)
  2905. goto init_cpu_err;
  2906. load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
  2907. /* Initialize the RX Processor. */
  2908. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2909. fw = &bnx2_rxp_fw_09;
  2910. else
  2911. fw = &bnx2_rxp_fw_06;
  2912. fw->text = text;
  2913. rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
  2914. if (rc)
  2915. goto init_cpu_err;
  2916. /* Initialize the TX Processor. */
  2917. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2918. fw = &bnx2_txp_fw_09;
  2919. else
  2920. fw = &bnx2_txp_fw_06;
  2921. fw->text = text;
  2922. rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
  2923. if (rc)
  2924. goto init_cpu_err;
  2925. /* Initialize the TX Patch-up Processor. */
  2926. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2927. fw = &bnx2_tpat_fw_09;
  2928. else
  2929. fw = &bnx2_tpat_fw_06;
  2930. fw->text = text;
  2931. rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
  2932. if (rc)
  2933. goto init_cpu_err;
  2934. /* Initialize the Completion Processor. */
  2935. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2936. fw = &bnx2_com_fw_09;
  2937. else
  2938. fw = &bnx2_com_fw_06;
  2939. fw->text = text;
  2940. rc = load_cpu_fw(bp, &cpu_reg_com, fw);
  2941. if (rc)
  2942. goto init_cpu_err;
  2943. /* Initialize the Command Processor. */
  2944. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2945. fw = &bnx2_cp_fw_09;
  2946. else
  2947. fw = &bnx2_cp_fw_06;
  2948. fw->text = text;
  2949. rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
  2950. init_cpu_err:
  2951. vfree(text);
  2952. return rc;
  2953. }
  2954. static int
  2955. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  2956. {
  2957. u16 pmcsr;
  2958. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  2959. switch (state) {
  2960. case PCI_D0: {
  2961. u32 val;
  2962. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  2963. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  2964. PCI_PM_CTRL_PME_STATUS);
  2965. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  2966. /* delay required during transition out of D3hot */
  2967. msleep(20);
  2968. val = REG_RD(bp, BNX2_EMAC_MODE);
  2969. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  2970. val &= ~BNX2_EMAC_MODE_MPKT;
  2971. REG_WR(bp, BNX2_EMAC_MODE, val);
  2972. val = REG_RD(bp, BNX2_RPM_CONFIG);
  2973. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  2974. REG_WR(bp, BNX2_RPM_CONFIG, val);
  2975. break;
  2976. }
  2977. case PCI_D3hot: {
  2978. int i;
  2979. u32 val, wol_msg;
  2980. if (bp->wol) {
  2981. u32 advertising;
  2982. u8 autoneg;
  2983. autoneg = bp->autoneg;
  2984. advertising = bp->advertising;
  2985. if (bp->phy_port == PORT_TP) {
  2986. bp->autoneg = AUTONEG_SPEED;
  2987. bp->advertising = ADVERTISED_10baseT_Half |
  2988. ADVERTISED_10baseT_Full |
  2989. ADVERTISED_100baseT_Half |
  2990. ADVERTISED_100baseT_Full |
  2991. ADVERTISED_Autoneg;
  2992. }
  2993. spin_lock_bh(&bp->phy_lock);
  2994. bnx2_setup_phy(bp, bp->phy_port);
  2995. spin_unlock_bh(&bp->phy_lock);
  2996. bp->autoneg = autoneg;
  2997. bp->advertising = advertising;
  2998. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  2999. val = REG_RD(bp, BNX2_EMAC_MODE);
  3000. /* Enable port mode. */
  3001. val &= ~BNX2_EMAC_MODE_PORT;
  3002. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3003. BNX2_EMAC_MODE_ACPI_RCVD |
  3004. BNX2_EMAC_MODE_MPKT;
  3005. if (bp->phy_port == PORT_TP)
  3006. val |= BNX2_EMAC_MODE_PORT_MII;
  3007. else {
  3008. val |= BNX2_EMAC_MODE_PORT_GMII;
  3009. if (bp->line_speed == SPEED_2500)
  3010. val |= BNX2_EMAC_MODE_25G_MODE;
  3011. }
  3012. REG_WR(bp, BNX2_EMAC_MODE, val);
  3013. /* receive all multicast */
  3014. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3015. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3016. 0xffffffff);
  3017. }
  3018. REG_WR(bp, BNX2_EMAC_RX_MODE,
  3019. BNX2_EMAC_RX_MODE_SORT_MODE);
  3020. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  3021. BNX2_RPM_SORT_USER0_MC_EN;
  3022. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3023. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  3024. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  3025. BNX2_RPM_SORT_USER0_ENA);
  3026. /* Need to enable EMAC and RPM for WOL. */
  3027. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3028. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3029. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3030. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3031. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3032. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3033. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3034. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3035. }
  3036. else {
  3037. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3038. }
  3039. if (!(bp->flags & BNX2_FLAG_NO_WOL))
  3040. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
  3041. 1, 0);
  3042. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  3043. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3044. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  3045. if (bp->wol)
  3046. pmcsr |= 3;
  3047. }
  3048. else {
  3049. pmcsr |= 3;
  3050. }
  3051. if (bp->wol) {
  3052. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  3053. }
  3054. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3055. pmcsr);
  3056. /* No more memory access after this point until
  3057. * device is brought back to D0.
  3058. */
  3059. udelay(50);
  3060. break;
  3061. }
  3062. default:
  3063. return -EINVAL;
  3064. }
  3065. return 0;
  3066. }
  3067. static int
  3068. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3069. {
  3070. u32 val;
  3071. int j;
  3072. /* Request access to the flash interface. */
  3073. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3074. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3075. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3076. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3077. break;
  3078. udelay(5);
  3079. }
  3080. if (j >= NVRAM_TIMEOUT_COUNT)
  3081. return -EBUSY;
  3082. return 0;
  3083. }
  3084. static int
  3085. bnx2_release_nvram_lock(struct bnx2 *bp)
  3086. {
  3087. int j;
  3088. u32 val;
  3089. /* Relinquish nvram interface. */
  3090. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3091. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3092. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3093. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3094. break;
  3095. udelay(5);
  3096. }
  3097. if (j >= NVRAM_TIMEOUT_COUNT)
  3098. return -EBUSY;
  3099. return 0;
  3100. }
  3101. static int
  3102. bnx2_enable_nvram_write(struct bnx2 *bp)
  3103. {
  3104. u32 val;
  3105. val = REG_RD(bp, BNX2_MISC_CFG);
  3106. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3107. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3108. int j;
  3109. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3110. REG_WR(bp, BNX2_NVM_COMMAND,
  3111. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3112. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3113. udelay(5);
  3114. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3115. if (val & BNX2_NVM_COMMAND_DONE)
  3116. break;
  3117. }
  3118. if (j >= NVRAM_TIMEOUT_COUNT)
  3119. return -EBUSY;
  3120. }
  3121. return 0;
  3122. }
  3123. static void
  3124. bnx2_disable_nvram_write(struct bnx2 *bp)
  3125. {
  3126. u32 val;
  3127. val = REG_RD(bp, BNX2_MISC_CFG);
  3128. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3129. }
  3130. static void
  3131. bnx2_enable_nvram_access(struct bnx2 *bp)
  3132. {
  3133. u32 val;
  3134. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3135. /* Enable both bits, even on read. */
  3136. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3137. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3138. }
  3139. static void
  3140. bnx2_disable_nvram_access(struct bnx2 *bp)
  3141. {
  3142. u32 val;
  3143. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3144. /* Disable both bits, even after read. */
  3145. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3146. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3147. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3148. }
  3149. static int
  3150. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3151. {
  3152. u32 cmd;
  3153. int j;
  3154. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3155. /* Buffered flash, no erase needed */
  3156. return 0;
  3157. /* Build an erase command */
  3158. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3159. BNX2_NVM_COMMAND_DOIT;
  3160. /* Need to clear DONE bit separately. */
  3161. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3162. /* Address of the NVRAM to read from. */
  3163. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3164. /* Issue an erase command. */
  3165. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3166. /* Wait for completion. */
  3167. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3168. u32 val;
  3169. udelay(5);
  3170. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3171. if (val & BNX2_NVM_COMMAND_DONE)
  3172. break;
  3173. }
  3174. if (j >= NVRAM_TIMEOUT_COUNT)
  3175. return -EBUSY;
  3176. return 0;
  3177. }
  3178. static int
  3179. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3180. {
  3181. u32 cmd;
  3182. int j;
  3183. /* Build the command word. */
  3184. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3185. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3186. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3187. offset = ((offset / bp->flash_info->page_size) <<
  3188. bp->flash_info->page_bits) +
  3189. (offset % bp->flash_info->page_size);
  3190. }
  3191. /* Need to clear DONE bit separately. */
  3192. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3193. /* Address of the NVRAM to read from. */
  3194. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3195. /* Issue a read command. */
  3196. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3197. /* Wait for completion. */
  3198. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3199. u32 val;
  3200. udelay(5);
  3201. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3202. if (val & BNX2_NVM_COMMAND_DONE) {
  3203. __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
  3204. memcpy(ret_val, &v, 4);
  3205. break;
  3206. }
  3207. }
  3208. if (j >= NVRAM_TIMEOUT_COUNT)
  3209. return -EBUSY;
  3210. return 0;
  3211. }
  3212. static int
  3213. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3214. {
  3215. u32 cmd;
  3216. __be32 val32;
  3217. int j;
  3218. /* Build the command word. */
  3219. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3220. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3221. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3222. offset = ((offset / bp->flash_info->page_size) <<
  3223. bp->flash_info->page_bits) +
  3224. (offset % bp->flash_info->page_size);
  3225. }
  3226. /* Need to clear DONE bit separately. */
  3227. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3228. memcpy(&val32, val, 4);
  3229. /* Write the data. */
  3230. REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3231. /* Address of the NVRAM to write to. */
  3232. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3233. /* Issue the write command. */
  3234. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3235. /* Wait for completion. */
  3236. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3237. udelay(5);
  3238. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3239. break;
  3240. }
  3241. if (j >= NVRAM_TIMEOUT_COUNT)
  3242. return -EBUSY;
  3243. return 0;
  3244. }
  3245. static int
  3246. bnx2_init_nvram(struct bnx2 *bp)
  3247. {
  3248. u32 val;
  3249. int j, entry_count, rc = 0;
  3250. struct flash_spec *flash;
  3251. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3252. bp->flash_info = &flash_5709;
  3253. goto get_flash_size;
  3254. }
  3255. /* Determine the selected interface. */
  3256. val = REG_RD(bp, BNX2_NVM_CFG1);
  3257. entry_count = ARRAY_SIZE(flash_table);
  3258. if (val & 0x40000000) {
  3259. /* Flash interface has been reconfigured */
  3260. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3261. j++, flash++) {
  3262. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3263. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3264. bp->flash_info = flash;
  3265. break;
  3266. }
  3267. }
  3268. }
  3269. else {
  3270. u32 mask;
  3271. /* Not yet been reconfigured */
  3272. if (val & (1 << 23))
  3273. mask = FLASH_BACKUP_STRAP_MASK;
  3274. else
  3275. mask = FLASH_STRAP_MASK;
  3276. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3277. j++, flash++) {
  3278. if ((val & mask) == (flash->strapping & mask)) {
  3279. bp->flash_info = flash;
  3280. /* Request access to the flash interface. */
  3281. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3282. return rc;
  3283. /* Enable access to flash interface */
  3284. bnx2_enable_nvram_access(bp);
  3285. /* Reconfigure the flash interface */
  3286. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3287. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3288. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3289. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3290. /* Disable access to flash interface */
  3291. bnx2_disable_nvram_access(bp);
  3292. bnx2_release_nvram_lock(bp);
  3293. break;
  3294. }
  3295. }
  3296. } /* if (val & 0x40000000) */
  3297. if (j == entry_count) {
  3298. bp->flash_info = NULL;
  3299. printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
  3300. return -ENODEV;
  3301. }
  3302. get_flash_size:
  3303. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3304. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3305. if (val)
  3306. bp->flash_size = val;
  3307. else
  3308. bp->flash_size = bp->flash_info->total_size;
  3309. return rc;
  3310. }
  3311. static int
  3312. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3313. int buf_size)
  3314. {
  3315. int rc = 0;
  3316. u32 cmd_flags, offset32, len32, extra;
  3317. if (buf_size == 0)
  3318. return 0;
  3319. /* Request access to the flash interface. */
  3320. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3321. return rc;
  3322. /* Enable access to flash interface */
  3323. bnx2_enable_nvram_access(bp);
  3324. len32 = buf_size;
  3325. offset32 = offset;
  3326. extra = 0;
  3327. cmd_flags = 0;
  3328. if (offset32 & 3) {
  3329. u8 buf[4];
  3330. u32 pre_len;
  3331. offset32 &= ~3;
  3332. pre_len = 4 - (offset & 3);
  3333. if (pre_len >= len32) {
  3334. pre_len = len32;
  3335. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3336. BNX2_NVM_COMMAND_LAST;
  3337. }
  3338. else {
  3339. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3340. }
  3341. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3342. if (rc)
  3343. return rc;
  3344. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3345. offset32 += 4;
  3346. ret_buf += pre_len;
  3347. len32 -= pre_len;
  3348. }
  3349. if (len32 & 3) {
  3350. extra = 4 - (len32 & 3);
  3351. len32 = (len32 + 4) & ~3;
  3352. }
  3353. if (len32 == 4) {
  3354. u8 buf[4];
  3355. if (cmd_flags)
  3356. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3357. else
  3358. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3359. BNX2_NVM_COMMAND_LAST;
  3360. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3361. memcpy(ret_buf, buf, 4 - extra);
  3362. }
  3363. else if (len32 > 0) {
  3364. u8 buf[4];
  3365. /* Read the first word. */
  3366. if (cmd_flags)
  3367. cmd_flags = 0;
  3368. else
  3369. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3370. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3371. /* Advance to the next dword. */
  3372. offset32 += 4;
  3373. ret_buf += 4;
  3374. len32 -= 4;
  3375. while (len32 > 4 && rc == 0) {
  3376. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3377. /* Advance to the next dword. */
  3378. offset32 += 4;
  3379. ret_buf += 4;
  3380. len32 -= 4;
  3381. }
  3382. if (rc)
  3383. return rc;
  3384. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3385. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3386. memcpy(ret_buf, buf, 4 - extra);
  3387. }
  3388. /* Disable access to flash interface */
  3389. bnx2_disable_nvram_access(bp);
  3390. bnx2_release_nvram_lock(bp);
  3391. return rc;
  3392. }
  3393. static int
  3394. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3395. int buf_size)
  3396. {
  3397. u32 written, offset32, len32;
  3398. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3399. int rc = 0;
  3400. int align_start, align_end;
  3401. buf = data_buf;
  3402. offset32 = offset;
  3403. len32 = buf_size;
  3404. align_start = align_end = 0;
  3405. if ((align_start = (offset32 & 3))) {
  3406. offset32 &= ~3;
  3407. len32 += align_start;
  3408. if (len32 < 4)
  3409. len32 = 4;
  3410. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3411. return rc;
  3412. }
  3413. if (len32 & 3) {
  3414. align_end = 4 - (len32 & 3);
  3415. len32 += align_end;
  3416. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3417. return rc;
  3418. }
  3419. if (align_start || align_end) {
  3420. align_buf = kmalloc(len32, GFP_KERNEL);
  3421. if (align_buf == NULL)
  3422. return -ENOMEM;
  3423. if (align_start) {
  3424. memcpy(align_buf, start, 4);
  3425. }
  3426. if (align_end) {
  3427. memcpy(align_buf + len32 - 4, end, 4);
  3428. }
  3429. memcpy(align_buf + align_start, data_buf, buf_size);
  3430. buf = align_buf;
  3431. }
  3432. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3433. flash_buffer = kmalloc(264, GFP_KERNEL);
  3434. if (flash_buffer == NULL) {
  3435. rc = -ENOMEM;
  3436. goto nvram_write_end;
  3437. }
  3438. }
  3439. written = 0;
  3440. while ((written < len32) && (rc == 0)) {
  3441. u32 page_start, page_end, data_start, data_end;
  3442. u32 addr, cmd_flags;
  3443. int i;
  3444. /* Find the page_start addr */
  3445. page_start = offset32 + written;
  3446. page_start -= (page_start % bp->flash_info->page_size);
  3447. /* Find the page_end addr */
  3448. page_end = page_start + bp->flash_info->page_size;
  3449. /* Find the data_start addr */
  3450. data_start = (written == 0) ? offset32 : page_start;
  3451. /* Find the data_end addr */
  3452. data_end = (page_end > offset32 + len32) ?
  3453. (offset32 + len32) : page_end;
  3454. /* Request access to the flash interface. */
  3455. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3456. goto nvram_write_end;
  3457. /* Enable access to flash interface */
  3458. bnx2_enable_nvram_access(bp);
  3459. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3460. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3461. int j;
  3462. /* Read the whole page into the buffer
  3463. * (non-buffer flash only) */
  3464. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3465. if (j == (bp->flash_info->page_size - 4)) {
  3466. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3467. }
  3468. rc = bnx2_nvram_read_dword(bp,
  3469. page_start + j,
  3470. &flash_buffer[j],
  3471. cmd_flags);
  3472. if (rc)
  3473. goto nvram_write_end;
  3474. cmd_flags = 0;
  3475. }
  3476. }
  3477. /* Enable writes to flash interface (unlock write-protect) */
  3478. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3479. goto nvram_write_end;
  3480. /* Loop to write back the buffer data from page_start to
  3481. * data_start */
  3482. i = 0;
  3483. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3484. /* Erase the page */
  3485. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3486. goto nvram_write_end;
  3487. /* Re-enable the write again for the actual write */
  3488. bnx2_enable_nvram_write(bp);
  3489. for (addr = page_start; addr < data_start;
  3490. addr += 4, i += 4) {
  3491. rc = bnx2_nvram_write_dword(bp, addr,
  3492. &flash_buffer[i], cmd_flags);
  3493. if (rc != 0)
  3494. goto nvram_write_end;
  3495. cmd_flags = 0;
  3496. }
  3497. }
  3498. /* Loop to write the new data from data_start to data_end */
  3499. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3500. if ((addr == page_end - 4) ||
  3501. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3502. (addr == data_end - 4))) {
  3503. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3504. }
  3505. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3506. cmd_flags);
  3507. if (rc != 0)
  3508. goto nvram_write_end;
  3509. cmd_flags = 0;
  3510. buf += 4;
  3511. }
  3512. /* Loop to write back the buffer data from data_end
  3513. * to page_end */
  3514. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3515. for (addr = data_end; addr < page_end;
  3516. addr += 4, i += 4) {
  3517. if (addr == page_end-4) {
  3518. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3519. }
  3520. rc = bnx2_nvram_write_dword(bp, addr,
  3521. &flash_buffer[i], cmd_flags);
  3522. if (rc != 0)
  3523. goto nvram_write_end;
  3524. cmd_flags = 0;
  3525. }
  3526. }
  3527. /* Disable writes to flash interface (lock write-protect) */
  3528. bnx2_disable_nvram_write(bp);
  3529. /* Disable access to flash interface */
  3530. bnx2_disable_nvram_access(bp);
  3531. bnx2_release_nvram_lock(bp);
  3532. /* Increment written */
  3533. written += data_end - data_start;
  3534. }
  3535. nvram_write_end:
  3536. kfree(flash_buffer);
  3537. kfree(align_buf);
  3538. return rc;
  3539. }
  3540. static void
  3541. bnx2_init_fw_cap(struct bnx2 *bp)
  3542. {
  3543. u32 val, sig = 0;
  3544. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3545. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3546. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3547. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3548. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3549. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3550. return;
  3551. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3552. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3553. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3554. }
  3555. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3556. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3557. u32 link;
  3558. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3559. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3560. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3561. bp->phy_port = PORT_FIBRE;
  3562. else
  3563. bp->phy_port = PORT_TP;
  3564. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3565. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3566. }
  3567. if (netif_running(bp->dev) && sig)
  3568. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3569. }
  3570. static void
  3571. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3572. {
  3573. REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3574. REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3575. REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3576. }
  3577. static int
  3578. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3579. {
  3580. u32 val;
  3581. int i, rc = 0;
  3582. u8 old_port;
  3583. /* Wait for the current PCI transaction to complete before
  3584. * issuing a reset. */
  3585. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3586. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3587. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3588. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3589. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3590. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3591. udelay(5);
  3592. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3593. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3594. /* Deposit a driver reset signature so the firmware knows that
  3595. * this is a soft reset. */
  3596. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3597. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3598. /* Do a dummy read to force the chip to complete all current transaction
  3599. * before we issue a reset. */
  3600. val = REG_RD(bp, BNX2_MISC_ID);
  3601. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3602. REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3603. REG_RD(bp, BNX2_MISC_COMMAND);
  3604. udelay(5);
  3605. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3606. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3607. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
  3608. } else {
  3609. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3610. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3611. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3612. /* Chip reset. */
  3613. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3614. /* Reading back any register after chip reset will hang the
  3615. * bus on 5706 A0 and A1. The msleep below provides plenty
  3616. * of margin for write posting.
  3617. */
  3618. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3619. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  3620. msleep(20);
  3621. /* Reset takes approximate 30 usec */
  3622. for (i = 0; i < 10; i++) {
  3623. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3624. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3625. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3626. break;
  3627. udelay(10);
  3628. }
  3629. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3630. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3631. printk(KERN_ERR PFX "Chip reset did not complete\n");
  3632. return -EBUSY;
  3633. }
  3634. }
  3635. /* Make sure byte swapping is properly configured. */
  3636. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3637. if (val != 0x01020304) {
  3638. printk(KERN_ERR PFX "Chip not in correct endian mode\n");
  3639. return -ENODEV;
  3640. }
  3641. /* Wait for the firmware to finish its initialization. */
  3642. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  3643. if (rc)
  3644. return rc;
  3645. spin_lock_bh(&bp->phy_lock);
  3646. old_port = bp->phy_port;
  3647. bnx2_init_fw_cap(bp);
  3648. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  3649. old_port != bp->phy_port)
  3650. bnx2_set_default_remote_link(bp);
  3651. spin_unlock_bh(&bp->phy_lock);
  3652. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3653. /* Adjust the voltage regular to two steps lower. The default
  3654. * of this register is 0x0000000e. */
  3655. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  3656. /* Remove bad rbuf memory from the free pool. */
  3657. rc = bnx2_alloc_bad_rbuf(bp);
  3658. }
  3659. if (bp->flags & BNX2_FLAG_USING_MSIX)
  3660. bnx2_setup_msix_tbl(bp);
  3661. return rc;
  3662. }
  3663. static int
  3664. bnx2_init_chip(struct bnx2 *bp)
  3665. {
  3666. u32 val;
  3667. int rc, i;
  3668. /* Make sure the interrupt is not active. */
  3669. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  3670. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  3671. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  3672. #ifdef __BIG_ENDIAN
  3673. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  3674. #endif
  3675. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  3676. DMA_READ_CHANS << 12 |
  3677. DMA_WRITE_CHANS << 16;
  3678. val |= (0x2 << 20) | (1 << 11);
  3679. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  3680. val |= (1 << 23);
  3681. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  3682. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
  3683. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  3684. REG_WR(bp, BNX2_DMA_CONFIG, val);
  3685. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3686. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  3687. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  3688. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  3689. }
  3690. if (bp->flags & BNX2_FLAG_PCIX) {
  3691. u16 val16;
  3692. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3693. &val16);
  3694. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3695. val16 & ~PCI_X_CMD_ERO);
  3696. }
  3697. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3698. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  3699. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  3700. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  3701. /* Initialize context mapping and zero out the quick contexts. The
  3702. * context block must have already been enabled. */
  3703. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3704. rc = bnx2_init_5709_context(bp);
  3705. if (rc)
  3706. return rc;
  3707. } else
  3708. bnx2_init_context(bp);
  3709. if ((rc = bnx2_init_cpus(bp)) != 0)
  3710. return rc;
  3711. bnx2_init_nvram(bp);
  3712. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3713. val = REG_RD(bp, BNX2_MQ_CONFIG);
  3714. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  3715. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  3716. if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
  3717. val |= BNX2_MQ_CONFIG_HALT_DIS;
  3718. REG_WR(bp, BNX2_MQ_CONFIG, val);
  3719. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  3720. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  3721. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  3722. val = (BCM_PAGE_BITS - 8) << 24;
  3723. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  3724. /* Configure page size. */
  3725. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  3726. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  3727. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  3728. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  3729. val = bp->mac_addr[0] +
  3730. (bp->mac_addr[1] << 8) +
  3731. (bp->mac_addr[2] << 16) +
  3732. bp->mac_addr[3] +
  3733. (bp->mac_addr[4] << 8) +
  3734. (bp->mac_addr[5] << 16);
  3735. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  3736. /* Program the MTU. Also include 4 bytes for CRC32. */
  3737. val = bp->dev->mtu + ETH_HLEN + 4;
  3738. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  3739. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  3740. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  3741. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  3742. bp->bnx2_napi[i].last_status_idx = 0;
  3743. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  3744. /* Set up how to generate a link change interrupt. */
  3745. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  3746. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  3747. (u64) bp->status_blk_mapping & 0xffffffff);
  3748. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  3749. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  3750. (u64) bp->stats_blk_mapping & 0xffffffff);
  3751. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  3752. (u64) bp->stats_blk_mapping >> 32);
  3753. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  3754. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  3755. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  3756. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  3757. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  3758. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  3759. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  3760. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  3761. REG_WR(bp, BNX2_HC_COM_TICKS,
  3762. (bp->com_ticks_int << 16) | bp->com_ticks);
  3763. REG_WR(bp, BNX2_HC_CMD_TICKS,
  3764. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  3765. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  3766. REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
  3767. else
  3768. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  3769. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  3770. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  3771. val = BNX2_HC_CONFIG_COLLECT_STATS;
  3772. else {
  3773. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  3774. BNX2_HC_CONFIG_COLLECT_STATS;
  3775. }
  3776. if (bp->irq_nvecs > 1) {
  3777. REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  3778. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  3779. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  3780. }
  3781. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  3782. val |= BNX2_HC_CONFIG_ONE_SHOT;
  3783. REG_WR(bp, BNX2_HC_CONFIG, val);
  3784. for (i = 1; i < bp->irq_nvecs; i++) {
  3785. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  3786. BNX2_HC_SB_CONFIG_1;
  3787. REG_WR(bp, base,
  3788. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  3789. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  3790. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  3791. REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  3792. (bp->tx_quick_cons_trip_int << 16) |
  3793. bp->tx_quick_cons_trip);
  3794. REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  3795. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  3796. REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  3797. (bp->rx_quick_cons_trip_int << 16) |
  3798. bp->rx_quick_cons_trip);
  3799. REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  3800. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  3801. }
  3802. /* Clear internal stats counters. */
  3803. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  3804. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  3805. /* Initialize the receive filter. */
  3806. bnx2_set_rx_mode(bp->dev);
  3807. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3808. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3809. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3810. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3811. }
  3812. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  3813. 1, 0);
  3814. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  3815. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  3816. udelay(20);
  3817. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  3818. return rc;
  3819. }
  3820. static void
  3821. bnx2_clear_ring_states(struct bnx2 *bp)
  3822. {
  3823. struct bnx2_napi *bnapi;
  3824. struct bnx2_tx_ring_info *txr;
  3825. struct bnx2_rx_ring_info *rxr;
  3826. int i;
  3827. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  3828. bnapi = &bp->bnx2_napi[i];
  3829. txr = &bnapi->tx_ring;
  3830. rxr = &bnapi->rx_ring;
  3831. txr->tx_cons = 0;
  3832. txr->hw_tx_cons = 0;
  3833. rxr->rx_prod_bseq = 0;
  3834. rxr->rx_prod = 0;
  3835. rxr->rx_cons = 0;
  3836. rxr->rx_pg_prod = 0;
  3837. rxr->rx_pg_cons = 0;
  3838. }
  3839. }
  3840. static void
  3841. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  3842. {
  3843. u32 val, offset0, offset1, offset2, offset3;
  3844. u32 cid_addr = GET_CID_ADDR(cid);
  3845. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3846. offset0 = BNX2_L2CTX_TYPE_XI;
  3847. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  3848. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  3849. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  3850. } else {
  3851. offset0 = BNX2_L2CTX_TYPE;
  3852. offset1 = BNX2_L2CTX_CMD_TYPE;
  3853. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  3854. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  3855. }
  3856. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  3857. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  3858. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  3859. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  3860. val = (u64) txr->tx_desc_mapping >> 32;
  3861. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  3862. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  3863. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  3864. }
  3865. static void
  3866. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  3867. {
  3868. struct tx_bd *txbd;
  3869. u32 cid = TX_CID;
  3870. struct bnx2_napi *bnapi;
  3871. struct bnx2_tx_ring_info *txr;
  3872. bnapi = &bp->bnx2_napi[ring_num];
  3873. txr = &bnapi->tx_ring;
  3874. if (ring_num == 0)
  3875. cid = TX_CID;
  3876. else
  3877. cid = TX_TSS_CID + ring_num - 1;
  3878. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  3879. txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
  3880. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  3881. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  3882. txr->tx_prod = 0;
  3883. txr->tx_prod_bseq = 0;
  3884. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  3885. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  3886. bnx2_init_tx_context(bp, cid, txr);
  3887. }
  3888. static void
  3889. bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
  3890. int num_rings)
  3891. {
  3892. int i;
  3893. struct rx_bd *rxbd;
  3894. for (i = 0; i < num_rings; i++) {
  3895. int j;
  3896. rxbd = &rx_ring[i][0];
  3897. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  3898. rxbd->rx_bd_len = buf_size;
  3899. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  3900. }
  3901. if (i == (num_rings - 1))
  3902. j = 0;
  3903. else
  3904. j = i + 1;
  3905. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  3906. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  3907. }
  3908. }
  3909. static void
  3910. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  3911. {
  3912. int i;
  3913. u16 prod, ring_prod;
  3914. u32 cid, rx_cid_addr, val;
  3915. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  3916. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  3917. if (ring_num == 0)
  3918. cid = RX_CID;
  3919. else
  3920. cid = RX_RSS_CID + ring_num - 1;
  3921. rx_cid_addr = GET_CID_ADDR(cid);
  3922. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  3923. bp->rx_buf_use_size, bp->rx_max_ring);
  3924. bnx2_init_rx_context(bp, cid);
  3925. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3926. val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
  3927. REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  3928. }
  3929. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  3930. if (bp->rx_pg_ring_size) {
  3931. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  3932. rxr->rx_pg_desc_mapping,
  3933. PAGE_SIZE, bp->rx_max_pg_ring);
  3934. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  3935. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  3936. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  3937. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  3938. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  3939. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  3940. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  3941. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  3942. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  3943. REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  3944. }
  3945. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  3946. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  3947. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  3948. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  3949. ring_prod = prod = rxr->rx_pg_prod;
  3950. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  3951. if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
  3952. break;
  3953. prod = NEXT_RX_BD(prod);
  3954. ring_prod = RX_PG_RING_IDX(prod);
  3955. }
  3956. rxr->rx_pg_prod = prod;
  3957. ring_prod = prod = rxr->rx_prod;
  3958. for (i = 0; i < bp->rx_ring_size; i++) {
  3959. if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
  3960. break;
  3961. prod = NEXT_RX_BD(prod);
  3962. ring_prod = RX_RING_IDX(prod);
  3963. }
  3964. rxr->rx_prod = prod;
  3965. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  3966. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  3967. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  3968. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  3969. REG_WR16(bp, rxr->rx_bidx_addr, prod);
  3970. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  3971. }
  3972. static void
  3973. bnx2_init_all_rings(struct bnx2 *bp)
  3974. {
  3975. int i;
  3976. u32 val;
  3977. bnx2_clear_ring_states(bp);
  3978. REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  3979. for (i = 0; i < bp->num_tx_rings; i++)
  3980. bnx2_init_tx_ring(bp, i);
  3981. if (bp->num_tx_rings > 1)
  3982. REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  3983. (TX_TSS_CID << 7));
  3984. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  3985. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  3986. for (i = 0; i < bp->num_rx_rings; i++)
  3987. bnx2_init_rx_ring(bp, i);
  3988. if (bp->num_rx_rings > 1) {
  3989. u32 tbl_32;
  3990. u8 *tbl = (u8 *) &tbl_32;
  3991. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
  3992. BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
  3993. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  3994. tbl[i % 4] = i % (bp->num_rx_rings - 1);
  3995. if ((i % 4) == 3)
  3996. bnx2_reg_wr_ind(bp,
  3997. BNX2_RXP_SCRATCH_RSS_TBL + i,
  3998. cpu_to_be32(tbl_32));
  3999. }
  4000. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4001. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4002. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4003. }
  4004. }
  4005. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4006. {
  4007. u32 max, num_rings = 1;
  4008. while (ring_size > MAX_RX_DESC_CNT) {
  4009. ring_size -= MAX_RX_DESC_CNT;
  4010. num_rings++;
  4011. }
  4012. /* round to next power of 2 */
  4013. max = max_size;
  4014. while ((max & num_rings) == 0)
  4015. max >>= 1;
  4016. if (num_rings != max)
  4017. max <<= 1;
  4018. return max;
  4019. }
  4020. static void
  4021. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4022. {
  4023. u32 rx_size, rx_space, jumbo_size;
  4024. /* 8 for CRC and VLAN */
  4025. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4026. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4027. sizeof(struct skb_shared_info);
  4028. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4029. bp->rx_pg_ring_size = 0;
  4030. bp->rx_max_pg_ring = 0;
  4031. bp->rx_max_pg_ring_idx = 0;
  4032. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4033. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4034. jumbo_size = size * pages;
  4035. if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
  4036. jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
  4037. bp->rx_pg_ring_size = jumbo_size;
  4038. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4039. MAX_RX_PG_RINGS);
  4040. bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
  4041. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4042. bp->rx_copy_thresh = 0;
  4043. }
  4044. bp->rx_buf_use_size = rx_size;
  4045. /* hw alignment */
  4046. bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
  4047. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4048. bp->rx_ring_size = size;
  4049. bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
  4050. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  4051. }
  4052. static void
  4053. bnx2_free_tx_skbs(struct bnx2 *bp)
  4054. {
  4055. int i;
  4056. for (i = 0; i < bp->num_tx_rings; i++) {
  4057. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4058. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4059. int j;
  4060. if (txr->tx_buf_ring == NULL)
  4061. continue;
  4062. for (j = 0; j < TX_DESC_CNT; ) {
  4063. struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4064. struct sk_buff *skb = tx_buf->skb;
  4065. if (skb == NULL) {
  4066. j++;
  4067. continue;
  4068. }
  4069. skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
  4070. tx_buf->skb = NULL;
  4071. j += skb_shinfo(skb)->nr_frags + 1;
  4072. dev_kfree_skb(skb);
  4073. }
  4074. }
  4075. }
  4076. static void
  4077. bnx2_free_rx_skbs(struct bnx2 *bp)
  4078. {
  4079. int i;
  4080. for (i = 0; i < bp->num_rx_rings; i++) {
  4081. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4082. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4083. int j;
  4084. if (rxr->rx_buf_ring == NULL)
  4085. return;
  4086. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4087. struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4088. struct sk_buff *skb = rx_buf->skb;
  4089. if (skb == NULL)
  4090. continue;
  4091. pci_unmap_single(bp->pdev,
  4092. pci_unmap_addr(rx_buf, mapping),
  4093. bp->rx_buf_use_size,
  4094. PCI_DMA_FROMDEVICE);
  4095. rx_buf->skb = NULL;
  4096. dev_kfree_skb(skb);
  4097. }
  4098. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4099. bnx2_free_rx_page(bp, rxr, j);
  4100. }
  4101. }
  4102. static void
  4103. bnx2_free_skbs(struct bnx2 *bp)
  4104. {
  4105. bnx2_free_tx_skbs(bp);
  4106. bnx2_free_rx_skbs(bp);
  4107. }
  4108. static int
  4109. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4110. {
  4111. int rc;
  4112. rc = bnx2_reset_chip(bp, reset_code);
  4113. bnx2_free_skbs(bp);
  4114. if (rc)
  4115. return rc;
  4116. if ((rc = bnx2_init_chip(bp)) != 0)
  4117. return rc;
  4118. bnx2_init_all_rings(bp);
  4119. return 0;
  4120. }
  4121. static int
  4122. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4123. {
  4124. int rc;
  4125. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4126. return rc;
  4127. spin_lock_bh(&bp->phy_lock);
  4128. bnx2_init_phy(bp, reset_phy);
  4129. bnx2_set_link(bp);
  4130. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4131. bnx2_remote_phy_event(bp);
  4132. spin_unlock_bh(&bp->phy_lock);
  4133. return 0;
  4134. }
  4135. static int
  4136. bnx2_shutdown_chip(struct bnx2 *bp)
  4137. {
  4138. u32 reset_code;
  4139. if (bp->flags & BNX2_FLAG_NO_WOL)
  4140. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4141. else if (bp->wol)
  4142. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4143. else
  4144. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4145. return bnx2_reset_chip(bp, reset_code);
  4146. }
  4147. static int
  4148. bnx2_test_registers(struct bnx2 *bp)
  4149. {
  4150. int ret;
  4151. int i, is_5709;
  4152. static const struct {
  4153. u16 offset;
  4154. u16 flags;
  4155. #define BNX2_FL_NOT_5709 1
  4156. u32 rw_mask;
  4157. u32 ro_mask;
  4158. } reg_tbl[] = {
  4159. { 0x006c, 0, 0x00000000, 0x0000003f },
  4160. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4161. { 0x0094, 0, 0x00000000, 0x00000000 },
  4162. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4163. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4164. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4165. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4166. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4167. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4168. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4169. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4170. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4171. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4172. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4173. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4174. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4175. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4176. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4177. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4178. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4179. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4180. { 0x1000, 0, 0x00000000, 0x00000001 },
  4181. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4182. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4183. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4184. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4185. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4186. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4187. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4188. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4189. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4190. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4191. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4192. { 0x1800, 0, 0x00000000, 0x00000001 },
  4193. { 0x1804, 0, 0x00000000, 0x00000003 },
  4194. { 0x2800, 0, 0x00000000, 0x00000001 },
  4195. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4196. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4197. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4198. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4199. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4200. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4201. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4202. { 0x2840, 0, 0x00000000, 0xffffffff },
  4203. { 0x2844, 0, 0x00000000, 0xffffffff },
  4204. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4205. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4206. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4207. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4208. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4209. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4210. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4211. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4212. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4213. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4214. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4215. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4216. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4217. { 0x5004, 0, 0x00000000, 0x0000007f },
  4218. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4219. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4220. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4221. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4222. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4223. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4224. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4225. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4226. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4227. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4228. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4229. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4230. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4231. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4232. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4233. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4234. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4235. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4236. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4237. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4238. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4239. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4240. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4241. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4242. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4243. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4244. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4245. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4246. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4247. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4248. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4249. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4250. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4251. { 0xffff, 0, 0x00000000, 0x00000000 },
  4252. };
  4253. ret = 0;
  4254. is_5709 = 0;
  4255. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4256. is_5709 = 1;
  4257. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4258. u32 offset, rw_mask, ro_mask, save_val, val;
  4259. u16 flags = reg_tbl[i].flags;
  4260. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4261. continue;
  4262. offset = (u32) reg_tbl[i].offset;
  4263. rw_mask = reg_tbl[i].rw_mask;
  4264. ro_mask = reg_tbl[i].ro_mask;
  4265. save_val = readl(bp->regview + offset);
  4266. writel(0, bp->regview + offset);
  4267. val = readl(bp->regview + offset);
  4268. if ((val & rw_mask) != 0) {
  4269. goto reg_test_err;
  4270. }
  4271. if ((val & ro_mask) != (save_val & ro_mask)) {
  4272. goto reg_test_err;
  4273. }
  4274. writel(0xffffffff, bp->regview + offset);
  4275. val = readl(bp->regview + offset);
  4276. if ((val & rw_mask) != rw_mask) {
  4277. goto reg_test_err;
  4278. }
  4279. if ((val & ro_mask) != (save_val & ro_mask)) {
  4280. goto reg_test_err;
  4281. }
  4282. writel(save_val, bp->regview + offset);
  4283. continue;
  4284. reg_test_err:
  4285. writel(save_val, bp->regview + offset);
  4286. ret = -ENODEV;
  4287. break;
  4288. }
  4289. return ret;
  4290. }
  4291. static int
  4292. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4293. {
  4294. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4295. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4296. int i;
  4297. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4298. u32 offset;
  4299. for (offset = 0; offset < size; offset += 4) {
  4300. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4301. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4302. test_pattern[i]) {
  4303. return -ENODEV;
  4304. }
  4305. }
  4306. }
  4307. return 0;
  4308. }
  4309. static int
  4310. bnx2_test_memory(struct bnx2 *bp)
  4311. {
  4312. int ret = 0;
  4313. int i;
  4314. static struct mem_entry {
  4315. u32 offset;
  4316. u32 len;
  4317. } mem_tbl_5706[] = {
  4318. { 0x60000, 0x4000 },
  4319. { 0xa0000, 0x3000 },
  4320. { 0xe0000, 0x4000 },
  4321. { 0x120000, 0x4000 },
  4322. { 0x1a0000, 0x4000 },
  4323. { 0x160000, 0x4000 },
  4324. { 0xffffffff, 0 },
  4325. },
  4326. mem_tbl_5709[] = {
  4327. { 0x60000, 0x4000 },
  4328. { 0xa0000, 0x3000 },
  4329. { 0xe0000, 0x4000 },
  4330. { 0x120000, 0x4000 },
  4331. { 0x1a0000, 0x4000 },
  4332. { 0xffffffff, 0 },
  4333. };
  4334. struct mem_entry *mem_tbl;
  4335. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4336. mem_tbl = mem_tbl_5709;
  4337. else
  4338. mem_tbl = mem_tbl_5706;
  4339. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4340. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4341. mem_tbl[i].len)) != 0) {
  4342. return ret;
  4343. }
  4344. }
  4345. return ret;
  4346. }
  4347. #define BNX2_MAC_LOOPBACK 0
  4348. #define BNX2_PHY_LOOPBACK 1
  4349. static int
  4350. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4351. {
  4352. unsigned int pkt_size, num_pkts, i;
  4353. struct sk_buff *skb, *rx_skb;
  4354. unsigned char *packet;
  4355. u16 rx_start_idx, rx_idx;
  4356. dma_addr_t map;
  4357. struct tx_bd *txbd;
  4358. struct sw_bd *rx_buf;
  4359. struct l2_fhdr *rx_hdr;
  4360. int ret = -ENODEV;
  4361. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4362. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4363. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4364. tx_napi = bnapi;
  4365. txr = &tx_napi->tx_ring;
  4366. rxr = &bnapi->rx_ring;
  4367. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4368. bp->loopback = MAC_LOOPBACK;
  4369. bnx2_set_mac_loopback(bp);
  4370. }
  4371. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4372. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4373. return 0;
  4374. bp->loopback = PHY_LOOPBACK;
  4375. bnx2_set_phy_loopback(bp);
  4376. }
  4377. else
  4378. return -EINVAL;
  4379. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4380. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4381. if (!skb)
  4382. return -ENOMEM;
  4383. packet = skb_put(skb, pkt_size);
  4384. memcpy(packet, bp->dev->dev_addr, 6);
  4385. memset(packet + 6, 0x0, 8);
  4386. for (i = 14; i < pkt_size; i++)
  4387. packet[i] = (unsigned char) (i & 0xff);
  4388. if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4389. dev_kfree_skb(skb);
  4390. return -EIO;
  4391. }
  4392. map = skb_shinfo(skb)->dma_maps[0];
  4393. REG_WR(bp, BNX2_HC_COMMAND,
  4394. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4395. REG_RD(bp, BNX2_HC_COMMAND);
  4396. udelay(5);
  4397. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4398. num_pkts = 0;
  4399. txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
  4400. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4401. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4402. txbd->tx_bd_mss_nbytes = pkt_size;
  4403. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4404. num_pkts++;
  4405. txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
  4406. txr->tx_prod_bseq += pkt_size;
  4407. REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4408. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4409. udelay(100);
  4410. REG_WR(bp, BNX2_HC_COMMAND,
  4411. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4412. REG_RD(bp, BNX2_HC_COMMAND);
  4413. udelay(5);
  4414. skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
  4415. dev_kfree_skb(skb);
  4416. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4417. goto loopback_test_done;
  4418. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4419. if (rx_idx != rx_start_idx + num_pkts) {
  4420. goto loopback_test_done;
  4421. }
  4422. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4423. rx_skb = rx_buf->skb;
  4424. rx_hdr = (struct l2_fhdr *) rx_skb->data;
  4425. skb_reserve(rx_skb, BNX2_RX_OFFSET);
  4426. pci_dma_sync_single_for_cpu(bp->pdev,
  4427. pci_unmap_addr(rx_buf, mapping),
  4428. bp->rx_buf_size, PCI_DMA_FROMDEVICE);
  4429. if (rx_hdr->l2_fhdr_status &
  4430. (L2_FHDR_ERRORS_BAD_CRC |
  4431. L2_FHDR_ERRORS_PHY_DECODE |
  4432. L2_FHDR_ERRORS_ALIGNMENT |
  4433. L2_FHDR_ERRORS_TOO_SHORT |
  4434. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4435. goto loopback_test_done;
  4436. }
  4437. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4438. goto loopback_test_done;
  4439. }
  4440. for (i = 14; i < pkt_size; i++) {
  4441. if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
  4442. goto loopback_test_done;
  4443. }
  4444. }
  4445. ret = 0;
  4446. loopback_test_done:
  4447. bp->loopback = 0;
  4448. return ret;
  4449. }
  4450. #define BNX2_MAC_LOOPBACK_FAILED 1
  4451. #define BNX2_PHY_LOOPBACK_FAILED 2
  4452. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4453. BNX2_PHY_LOOPBACK_FAILED)
  4454. static int
  4455. bnx2_test_loopback(struct bnx2 *bp)
  4456. {
  4457. int rc = 0;
  4458. if (!netif_running(bp->dev))
  4459. return BNX2_LOOPBACK_FAILED;
  4460. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4461. spin_lock_bh(&bp->phy_lock);
  4462. bnx2_init_phy(bp, 1);
  4463. spin_unlock_bh(&bp->phy_lock);
  4464. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4465. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4466. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4467. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4468. return rc;
  4469. }
  4470. #define NVRAM_SIZE 0x200
  4471. #define CRC32_RESIDUAL 0xdebb20e3
  4472. static int
  4473. bnx2_test_nvram(struct bnx2 *bp)
  4474. {
  4475. __be32 buf[NVRAM_SIZE / 4];
  4476. u8 *data = (u8 *) buf;
  4477. int rc = 0;
  4478. u32 magic, csum;
  4479. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4480. goto test_nvram_done;
  4481. magic = be32_to_cpu(buf[0]);
  4482. if (magic != 0x669955aa) {
  4483. rc = -ENODEV;
  4484. goto test_nvram_done;
  4485. }
  4486. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4487. goto test_nvram_done;
  4488. csum = ether_crc_le(0x100, data);
  4489. if (csum != CRC32_RESIDUAL) {
  4490. rc = -ENODEV;
  4491. goto test_nvram_done;
  4492. }
  4493. csum = ether_crc_le(0x100, data + 0x100);
  4494. if (csum != CRC32_RESIDUAL) {
  4495. rc = -ENODEV;
  4496. }
  4497. test_nvram_done:
  4498. return rc;
  4499. }
  4500. static int
  4501. bnx2_test_link(struct bnx2 *bp)
  4502. {
  4503. u32 bmsr;
  4504. if (!netif_running(bp->dev))
  4505. return -ENODEV;
  4506. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4507. if (bp->link_up)
  4508. return 0;
  4509. return -ENODEV;
  4510. }
  4511. spin_lock_bh(&bp->phy_lock);
  4512. bnx2_enable_bmsr1(bp);
  4513. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4514. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4515. bnx2_disable_bmsr1(bp);
  4516. spin_unlock_bh(&bp->phy_lock);
  4517. if (bmsr & BMSR_LSTATUS) {
  4518. return 0;
  4519. }
  4520. return -ENODEV;
  4521. }
  4522. static int
  4523. bnx2_test_intr(struct bnx2 *bp)
  4524. {
  4525. int i;
  4526. u16 status_idx;
  4527. if (!netif_running(bp->dev))
  4528. return -ENODEV;
  4529. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4530. /* This register is not touched during run-time. */
  4531. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4532. REG_RD(bp, BNX2_HC_COMMAND);
  4533. for (i = 0; i < 10; i++) {
  4534. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4535. status_idx) {
  4536. break;
  4537. }
  4538. msleep_interruptible(10);
  4539. }
  4540. if (i < 10)
  4541. return 0;
  4542. return -ENODEV;
  4543. }
  4544. /* Determining link for parallel detection. */
  4545. static int
  4546. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4547. {
  4548. u32 mode_ctl, an_dbg, exp;
  4549. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4550. return 0;
  4551. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4552. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4553. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4554. return 0;
  4555. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4556. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4557. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4558. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4559. return 0;
  4560. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4561. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4562. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4563. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4564. return 0;
  4565. return 1;
  4566. }
  4567. static void
  4568. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4569. {
  4570. int check_link = 1;
  4571. spin_lock(&bp->phy_lock);
  4572. if (bp->serdes_an_pending) {
  4573. bp->serdes_an_pending--;
  4574. check_link = 0;
  4575. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4576. u32 bmcr;
  4577. bp->current_interval = BNX2_TIMER_INTERVAL;
  4578. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4579. if (bmcr & BMCR_ANENABLE) {
  4580. if (bnx2_5706_serdes_has_link(bp)) {
  4581. bmcr &= ~BMCR_ANENABLE;
  4582. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4583. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4584. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4585. }
  4586. }
  4587. }
  4588. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4589. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4590. u32 phy2;
  4591. bnx2_write_phy(bp, 0x17, 0x0f01);
  4592. bnx2_read_phy(bp, 0x15, &phy2);
  4593. if (phy2 & 0x20) {
  4594. u32 bmcr;
  4595. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4596. bmcr |= BMCR_ANENABLE;
  4597. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4598. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  4599. }
  4600. } else
  4601. bp->current_interval = BNX2_TIMER_INTERVAL;
  4602. if (check_link) {
  4603. u32 val;
  4604. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4605. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4606. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4607. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  4608. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  4609. bnx2_5706s_force_link_dn(bp, 1);
  4610. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  4611. } else
  4612. bnx2_set_link(bp);
  4613. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  4614. bnx2_set_link(bp);
  4615. }
  4616. spin_unlock(&bp->phy_lock);
  4617. }
  4618. static void
  4619. bnx2_5708_serdes_timer(struct bnx2 *bp)
  4620. {
  4621. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4622. return;
  4623. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  4624. bp->serdes_an_pending = 0;
  4625. return;
  4626. }
  4627. spin_lock(&bp->phy_lock);
  4628. if (bp->serdes_an_pending)
  4629. bp->serdes_an_pending--;
  4630. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4631. u32 bmcr;
  4632. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4633. if (bmcr & BMCR_ANENABLE) {
  4634. bnx2_enable_forced_2g5(bp);
  4635. bp->current_interval = SERDES_FORCED_TIMEOUT;
  4636. } else {
  4637. bnx2_disable_forced_2g5(bp);
  4638. bp->serdes_an_pending = 2;
  4639. bp->current_interval = BNX2_TIMER_INTERVAL;
  4640. }
  4641. } else
  4642. bp->current_interval = BNX2_TIMER_INTERVAL;
  4643. spin_unlock(&bp->phy_lock);
  4644. }
  4645. static void
  4646. bnx2_timer(unsigned long data)
  4647. {
  4648. struct bnx2 *bp = (struct bnx2 *) data;
  4649. if (!netif_running(bp->dev))
  4650. return;
  4651. if (atomic_read(&bp->intr_sem) != 0)
  4652. goto bnx2_restart_timer;
  4653. bnx2_send_heart_beat(bp);
  4654. bp->stats_blk->stat_FwRxDrop =
  4655. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  4656. /* workaround occasional corrupted counters */
  4657. if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
  4658. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  4659. BNX2_HC_COMMAND_STATS_NOW);
  4660. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  4661. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  4662. bnx2_5706_serdes_timer(bp);
  4663. else
  4664. bnx2_5708_serdes_timer(bp);
  4665. }
  4666. bnx2_restart_timer:
  4667. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4668. }
  4669. static int
  4670. bnx2_request_irq(struct bnx2 *bp)
  4671. {
  4672. unsigned long flags;
  4673. struct bnx2_irq *irq;
  4674. int rc = 0, i;
  4675. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  4676. flags = 0;
  4677. else
  4678. flags = IRQF_SHARED;
  4679. for (i = 0; i < bp->irq_nvecs; i++) {
  4680. irq = &bp->irq_tbl[i];
  4681. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  4682. &bp->bnx2_napi[i]);
  4683. if (rc)
  4684. break;
  4685. irq->requested = 1;
  4686. }
  4687. return rc;
  4688. }
  4689. static void
  4690. bnx2_free_irq(struct bnx2 *bp)
  4691. {
  4692. struct bnx2_irq *irq;
  4693. int i;
  4694. for (i = 0; i < bp->irq_nvecs; i++) {
  4695. irq = &bp->irq_tbl[i];
  4696. if (irq->requested)
  4697. free_irq(irq->vector, &bp->bnx2_napi[i]);
  4698. irq->requested = 0;
  4699. }
  4700. if (bp->flags & BNX2_FLAG_USING_MSI)
  4701. pci_disable_msi(bp->pdev);
  4702. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  4703. pci_disable_msix(bp->pdev);
  4704. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  4705. }
  4706. static void
  4707. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  4708. {
  4709. int i, rc;
  4710. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  4711. bnx2_setup_msix_tbl(bp);
  4712. REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  4713. REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  4714. REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  4715. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4716. msix_ent[i].entry = i;
  4717. msix_ent[i].vector = 0;
  4718. strcpy(bp->irq_tbl[i].name, bp->dev->name);
  4719. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  4720. }
  4721. rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
  4722. if (rc != 0)
  4723. return;
  4724. bp->irq_nvecs = msix_vecs;
  4725. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  4726. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4727. bp->irq_tbl[i].vector = msix_ent[i].vector;
  4728. }
  4729. static void
  4730. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  4731. {
  4732. int cpus = num_online_cpus();
  4733. int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
  4734. bp->irq_tbl[0].handler = bnx2_interrupt;
  4735. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  4736. bp->irq_nvecs = 1;
  4737. bp->irq_tbl[0].vector = bp->pdev->irq;
  4738. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
  4739. bnx2_enable_msix(bp, msix_vecs);
  4740. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  4741. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  4742. if (pci_enable_msi(bp->pdev) == 0) {
  4743. bp->flags |= BNX2_FLAG_USING_MSI;
  4744. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4745. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  4746. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  4747. } else
  4748. bp->irq_tbl[0].handler = bnx2_msi;
  4749. bp->irq_tbl[0].vector = bp->pdev->irq;
  4750. }
  4751. }
  4752. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  4753. bp->dev->real_num_tx_queues = bp->num_tx_rings;
  4754. bp->num_rx_rings = bp->irq_nvecs;
  4755. }
  4756. /* Called with rtnl_lock */
  4757. static int
  4758. bnx2_open(struct net_device *dev)
  4759. {
  4760. struct bnx2 *bp = netdev_priv(dev);
  4761. int rc;
  4762. netif_carrier_off(dev);
  4763. bnx2_set_power_state(bp, PCI_D0);
  4764. bnx2_disable_int(bp);
  4765. bnx2_setup_int_mode(bp, disable_msi);
  4766. bnx2_napi_enable(bp);
  4767. rc = bnx2_alloc_mem(bp);
  4768. if (rc)
  4769. goto open_err;
  4770. rc = bnx2_request_irq(bp);
  4771. if (rc)
  4772. goto open_err;
  4773. rc = bnx2_init_nic(bp, 1);
  4774. if (rc)
  4775. goto open_err;
  4776. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4777. atomic_set(&bp->intr_sem, 0);
  4778. bnx2_enable_int(bp);
  4779. if (bp->flags & BNX2_FLAG_USING_MSI) {
  4780. /* Test MSI to make sure it is working
  4781. * If MSI test fails, go back to INTx mode
  4782. */
  4783. if (bnx2_test_intr(bp) != 0) {
  4784. printk(KERN_WARNING PFX "%s: No interrupt was generated"
  4785. " using MSI, switching to INTx mode. Please"
  4786. " report this failure to the PCI maintainer"
  4787. " and include system chipset information.\n",
  4788. bp->dev->name);
  4789. bnx2_disable_int(bp);
  4790. bnx2_free_irq(bp);
  4791. bnx2_setup_int_mode(bp, 1);
  4792. rc = bnx2_init_nic(bp, 0);
  4793. if (!rc)
  4794. rc = bnx2_request_irq(bp);
  4795. if (rc) {
  4796. del_timer_sync(&bp->timer);
  4797. goto open_err;
  4798. }
  4799. bnx2_enable_int(bp);
  4800. }
  4801. }
  4802. if (bp->flags & BNX2_FLAG_USING_MSI)
  4803. printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
  4804. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  4805. printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
  4806. netif_tx_start_all_queues(dev);
  4807. return 0;
  4808. open_err:
  4809. bnx2_napi_disable(bp);
  4810. bnx2_free_skbs(bp);
  4811. bnx2_free_irq(bp);
  4812. bnx2_free_mem(bp);
  4813. return rc;
  4814. }
  4815. static void
  4816. bnx2_reset_task(struct work_struct *work)
  4817. {
  4818. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  4819. if (!netif_running(bp->dev))
  4820. return;
  4821. bnx2_netif_stop(bp);
  4822. bnx2_init_nic(bp, 1);
  4823. atomic_set(&bp->intr_sem, 1);
  4824. bnx2_netif_start(bp);
  4825. }
  4826. static void
  4827. bnx2_tx_timeout(struct net_device *dev)
  4828. {
  4829. struct bnx2 *bp = netdev_priv(dev);
  4830. /* This allows the netif to be shutdown gracefully before resetting */
  4831. schedule_work(&bp->reset_task);
  4832. }
  4833. #ifdef BCM_VLAN
  4834. /* Called with rtnl_lock */
  4835. static void
  4836. bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
  4837. {
  4838. struct bnx2 *bp = netdev_priv(dev);
  4839. bnx2_netif_stop(bp);
  4840. bp->vlgrp = vlgrp;
  4841. bnx2_set_rx_mode(dev);
  4842. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  4843. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  4844. bnx2_netif_start(bp);
  4845. }
  4846. #endif
  4847. /* Called with netif_tx_lock.
  4848. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  4849. * netif_wake_queue().
  4850. */
  4851. static int
  4852. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4853. {
  4854. struct bnx2 *bp = netdev_priv(dev);
  4855. dma_addr_t mapping;
  4856. struct tx_bd *txbd;
  4857. struct sw_tx_bd *tx_buf;
  4858. u32 len, vlan_tag_flags, last_frag, mss;
  4859. u16 prod, ring_prod;
  4860. int i;
  4861. struct bnx2_napi *bnapi;
  4862. struct bnx2_tx_ring_info *txr;
  4863. struct netdev_queue *txq;
  4864. struct skb_shared_info *sp;
  4865. /* Determine which tx ring we will be placed on */
  4866. i = skb_get_queue_mapping(skb);
  4867. bnapi = &bp->bnx2_napi[i];
  4868. txr = &bnapi->tx_ring;
  4869. txq = netdev_get_tx_queue(dev, i);
  4870. if (unlikely(bnx2_tx_avail(bp, txr) <
  4871. (skb_shinfo(skb)->nr_frags + 1))) {
  4872. netif_tx_stop_queue(txq);
  4873. printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
  4874. dev->name);
  4875. return NETDEV_TX_BUSY;
  4876. }
  4877. len = skb_headlen(skb);
  4878. prod = txr->tx_prod;
  4879. ring_prod = TX_RING_IDX(prod);
  4880. vlan_tag_flags = 0;
  4881. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4882. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  4883. }
  4884. #ifdef BCM_VLAN
  4885. if (bp->vlgrp && vlan_tx_tag_present(skb)) {
  4886. vlan_tag_flags |=
  4887. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  4888. }
  4889. #endif
  4890. if ((mss = skb_shinfo(skb)->gso_size)) {
  4891. u32 tcp_opt_len;
  4892. struct iphdr *iph;
  4893. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  4894. tcp_opt_len = tcp_optlen(skb);
  4895. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  4896. u32 tcp_off = skb_transport_offset(skb) -
  4897. sizeof(struct ipv6hdr) - ETH_HLEN;
  4898. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  4899. TX_BD_FLAGS_SW_FLAGS;
  4900. if (likely(tcp_off == 0))
  4901. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  4902. else {
  4903. tcp_off >>= 3;
  4904. vlan_tag_flags |= ((tcp_off & 0x3) <<
  4905. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  4906. ((tcp_off & 0x10) <<
  4907. TX_BD_FLAGS_TCP6_OFF4_SHL);
  4908. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  4909. }
  4910. } else {
  4911. iph = ip_hdr(skb);
  4912. if (tcp_opt_len || (iph->ihl > 5)) {
  4913. vlan_tag_flags |= ((iph->ihl - 5) +
  4914. (tcp_opt_len >> 2)) << 8;
  4915. }
  4916. }
  4917. } else
  4918. mss = 0;
  4919. if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4920. dev_kfree_skb(skb);
  4921. return NETDEV_TX_OK;
  4922. }
  4923. sp = skb_shinfo(skb);
  4924. mapping = sp->dma_maps[0];
  4925. tx_buf = &txr->tx_buf_ring[ring_prod];
  4926. tx_buf->skb = skb;
  4927. txbd = &txr->tx_desc_ring[ring_prod];
  4928. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  4929. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  4930. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  4931. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  4932. last_frag = skb_shinfo(skb)->nr_frags;
  4933. for (i = 0; i < last_frag; i++) {
  4934. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4935. prod = NEXT_TX_BD(prod);
  4936. ring_prod = TX_RING_IDX(prod);
  4937. txbd = &txr->tx_desc_ring[ring_prod];
  4938. len = frag->size;
  4939. mapping = sp->dma_maps[i + 1];
  4940. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  4941. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  4942. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  4943. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  4944. }
  4945. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  4946. prod = NEXT_TX_BD(prod);
  4947. txr->tx_prod_bseq += skb->len;
  4948. REG_WR16(bp, txr->tx_bidx_addr, prod);
  4949. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4950. mmiowb();
  4951. txr->tx_prod = prod;
  4952. dev->trans_start = jiffies;
  4953. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  4954. netif_tx_stop_queue(txq);
  4955. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  4956. netif_tx_wake_queue(txq);
  4957. }
  4958. return NETDEV_TX_OK;
  4959. }
  4960. /* Called with rtnl_lock */
  4961. static int
  4962. bnx2_close(struct net_device *dev)
  4963. {
  4964. struct bnx2 *bp = netdev_priv(dev);
  4965. cancel_work_sync(&bp->reset_task);
  4966. bnx2_disable_int_sync(bp);
  4967. bnx2_napi_disable(bp);
  4968. del_timer_sync(&bp->timer);
  4969. bnx2_shutdown_chip(bp);
  4970. bnx2_free_irq(bp);
  4971. bnx2_free_skbs(bp);
  4972. bnx2_free_mem(bp);
  4973. bp->link_up = 0;
  4974. netif_carrier_off(bp->dev);
  4975. bnx2_set_power_state(bp, PCI_D3hot);
  4976. return 0;
  4977. }
  4978. #define GET_NET_STATS64(ctr) \
  4979. (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
  4980. (unsigned long) (ctr##_lo)
  4981. #define GET_NET_STATS32(ctr) \
  4982. (ctr##_lo)
  4983. #if (BITS_PER_LONG == 64)
  4984. #define GET_NET_STATS GET_NET_STATS64
  4985. #else
  4986. #define GET_NET_STATS GET_NET_STATS32
  4987. #endif
  4988. static struct net_device_stats *
  4989. bnx2_get_stats(struct net_device *dev)
  4990. {
  4991. struct bnx2 *bp = netdev_priv(dev);
  4992. struct statistics_block *stats_blk = bp->stats_blk;
  4993. struct net_device_stats *net_stats = &bp->net_stats;
  4994. if (bp->stats_blk == NULL) {
  4995. return net_stats;
  4996. }
  4997. net_stats->rx_packets =
  4998. GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
  4999. GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
  5000. GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
  5001. net_stats->tx_packets =
  5002. GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
  5003. GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
  5004. GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
  5005. net_stats->rx_bytes =
  5006. GET_NET_STATS(stats_blk->stat_IfHCInOctets);
  5007. net_stats->tx_bytes =
  5008. GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
  5009. net_stats->multicast =
  5010. GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
  5011. net_stats->collisions =
  5012. (unsigned long) stats_blk->stat_EtherStatsCollisions;
  5013. net_stats->rx_length_errors =
  5014. (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
  5015. stats_blk->stat_EtherStatsOverrsizePkts);
  5016. net_stats->rx_over_errors =
  5017. (unsigned long) stats_blk->stat_IfInMBUFDiscards;
  5018. net_stats->rx_frame_errors =
  5019. (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
  5020. net_stats->rx_crc_errors =
  5021. (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
  5022. net_stats->rx_errors = net_stats->rx_length_errors +
  5023. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5024. net_stats->rx_crc_errors;
  5025. net_stats->tx_aborted_errors =
  5026. (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
  5027. stats_blk->stat_Dot3StatsLateCollisions);
  5028. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  5029. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5030. net_stats->tx_carrier_errors = 0;
  5031. else {
  5032. net_stats->tx_carrier_errors =
  5033. (unsigned long)
  5034. stats_blk->stat_Dot3StatsCarrierSenseErrors;
  5035. }
  5036. net_stats->tx_errors =
  5037. (unsigned long)
  5038. stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
  5039. +
  5040. net_stats->tx_aborted_errors +
  5041. net_stats->tx_carrier_errors;
  5042. net_stats->rx_missed_errors =
  5043. (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
  5044. stats_blk->stat_FwRxDrop);
  5045. return net_stats;
  5046. }
  5047. /* All ethtool functions called with rtnl_lock */
  5048. static int
  5049. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5050. {
  5051. struct bnx2 *bp = netdev_priv(dev);
  5052. int support_serdes = 0, support_copper = 0;
  5053. cmd->supported = SUPPORTED_Autoneg;
  5054. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5055. support_serdes = 1;
  5056. support_copper = 1;
  5057. } else if (bp->phy_port == PORT_FIBRE)
  5058. support_serdes = 1;
  5059. else
  5060. support_copper = 1;
  5061. if (support_serdes) {
  5062. cmd->supported |= SUPPORTED_1000baseT_Full |
  5063. SUPPORTED_FIBRE;
  5064. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5065. cmd->supported |= SUPPORTED_2500baseX_Full;
  5066. }
  5067. if (support_copper) {
  5068. cmd->supported |= SUPPORTED_10baseT_Half |
  5069. SUPPORTED_10baseT_Full |
  5070. SUPPORTED_100baseT_Half |
  5071. SUPPORTED_100baseT_Full |
  5072. SUPPORTED_1000baseT_Full |
  5073. SUPPORTED_TP;
  5074. }
  5075. spin_lock_bh(&bp->phy_lock);
  5076. cmd->port = bp->phy_port;
  5077. cmd->advertising = bp->advertising;
  5078. if (bp->autoneg & AUTONEG_SPEED) {
  5079. cmd->autoneg = AUTONEG_ENABLE;
  5080. }
  5081. else {
  5082. cmd->autoneg = AUTONEG_DISABLE;
  5083. }
  5084. if (netif_carrier_ok(dev)) {
  5085. cmd->speed = bp->line_speed;
  5086. cmd->duplex = bp->duplex;
  5087. }
  5088. else {
  5089. cmd->speed = -1;
  5090. cmd->duplex = -1;
  5091. }
  5092. spin_unlock_bh(&bp->phy_lock);
  5093. cmd->transceiver = XCVR_INTERNAL;
  5094. cmd->phy_address = bp->phy_addr;
  5095. return 0;
  5096. }
  5097. static int
  5098. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5099. {
  5100. struct bnx2 *bp = netdev_priv(dev);
  5101. u8 autoneg = bp->autoneg;
  5102. u8 req_duplex = bp->req_duplex;
  5103. u16 req_line_speed = bp->req_line_speed;
  5104. u32 advertising = bp->advertising;
  5105. int err = -EINVAL;
  5106. spin_lock_bh(&bp->phy_lock);
  5107. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5108. goto err_out_unlock;
  5109. if (cmd->port != bp->phy_port &&
  5110. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5111. goto err_out_unlock;
  5112. /* If device is down, we can store the settings only if the user
  5113. * is setting the currently active port.
  5114. */
  5115. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5116. goto err_out_unlock;
  5117. if (cmd->autoneg == AUTONEG_ENABLE) {
  5118. autoneg |= AUTONEG_SPEED;
  5119. cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5120. /* allow advertising 1 speed */
  5121. if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
  5122. (cmd->advertising == ADVERTISED_10baseT_Full) ||
  5123. (cmd->advertising == ADVERTISED_100baseT_Half) ||
  5124. (cmd->advertising == ADVERTISED_100baseT_Full)) {
  5125. if (cmd->port == PORT_FIBRE)
  5126. goto err_out_unlock;
  5127. advertising = cmd->advertising;
  5128. } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
  5129. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
  5130. (cmd->port == PORT_TP))
  5131. goto err_out_unlock;
  5132. } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
  5133. advertising = cmd->advertising;
  5134. else if (cmd->advertising == ADVERTISED_1000baseT_Half)
  5135. goto err_out_unlock;
  5136. else {
  5137. if (cmd->port == PORT_FIBRE)
  5138. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5139. else
  5140. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5141. }
  5142. advertising |= ADVERTISED_Autoneg;
  5143. }
  5144. else {
  5145. if (cmd->port == PORT_FIBRE) {
  5146. if ((cmd->speed != SPEED_1000 &&
  5147. cmd->speed != SPEED_2500) ||
  5148. (cmd->duplex != DUPLEX_FULL))
  5149. goto err_out_unlock;
  5150. if (cmd->speed == SPEED_2500 &&
  5151. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5152. goto err_out_unlock;
  5153. }
  5154. else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
  5155. goto err_out_unlock;
  5156. autoneg &= ~AUTONEG_SPEED;
  5157. req_line_speed = cmd->speed;
  5158. req_duplex = cmd->duplex;
  5159. advertising = 0;
  5160. }
  5161. bp->autoneg = autoneg;
  5162. bp->advertising = advertising;
  5163. bp->req_line_speed = req_line_speed;
  5164. bp->req_duplex = req_duplex;
  5165. err = 0;
  5166. /* If device is down, the new settings will be picked up when it is
  5167. * brought up.
  5168. */
  5169. if (netif_running(dev))
  5170. err = bnx2_setup_phy(bp, cmd->port);
  5171. err_out_unlock:
  5172. spin_unlock_bh(&bp->phy_lock);
  5173. return err;
  5174. }
  5175. static void
  5176. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5177. {
  5178. struct bnx2 *bp = netdev_priv(dev);
  5179. strcpy(info->driver, DRV_MODULE_NAME);
  5180. strcpy(info->version, DRV_MODULE_VERSION);
  5181. strcpy(info->bus_info, pci_name(bp->pdev));
  5182. strcpy(info->fw_version, bp->fw_version);
  5183. }
  5184. #define BNX2_REGDUMP_LEN (32 * 1024)
  5185. static int
  5186. bnx2_get_regs_len(struct net_device *dev)
  5187. {
  5188. return BNX2_REGDUMP_LEN;
  5189. }
  5190. static void
  5191. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5192. {
  5193. u32 *p = _p, i, offset;
  5194. u8 *orig_p = _p;
  5195. struct bnx2 *bp = netdev_priv(dev);
  5196. u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
  5197. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5198. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5199. 0x1040, 0x1048, 0x1080, 0x10a4,
  5200. 0x1400, 0x1490, 0x1498, 0x14f0,
  5201. 0x1500, 0x155c, 0x1580, 0x15dc,
  5202. 0x1600, 0x1658, 0x1680, 0x16d8,
  5203. 0x1800, 0x1820, 0x1840, 0x1854,
  5204. 0x1880, 0x1894, 0x1900, 0x1984,
  5205. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5206. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5207. 0x2000, 0x2030, 0x23c0, 0x2400,
  5208. 0x2800, 0x2820, 0x2830, 0x2850,
  5209. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5210. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5211. 0x4080, 0x4090, 0x43c0, 0x4458,
  5212. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5213. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5214. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5215. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5216. 0x6800, 0x6848, 0x684c, 0x6860,
  5217. 0x6888, 0x6910, 0x8000 };
  5218. regs->version = 0;
  5219. memset(p, 0, BNX2_REGDUMP_LEN);
  5220. if (!netif_running(bp->dev))
  5221. return;
  5222. i = 0;
  5223. offset = reg_boundaries[0];
  5224. p += offset;
  5225. while (offset < BNX2_REGDUMP_LEN) {
  5226. *p++ = REG_RD(bp, offset);
  5227. offset += 4;
  5228. if (offset == reg_boundaries[i + 1]) {
  5229. offset = reg_boundaries[i + 2];
  5230. p = (u32 *) (orig_p + offset);
  5231. i += 2;
  5232. }
  5233. }
  5234. }
  5235. static void
  5236. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5237. {
  5238. struct bnx2 *bp = netdev_priv(dev);
  5239. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5240. wol->supported = 0;
  5241. wol->wolopts = 0;
  5242. }
  5243. else {
  5244. wol->supported = WAKE_MAGIC;
  5245. if (bp->wol)
  5246. wol->wolopts = WAKE_MAGIC;
  5247. else
  5248. wol->wolopts = 0;
  5249. }
  5250. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5251. }
  5252. static int
  5253. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5254. {
  5255. struct bnx2 *bp = netdev_priv(dev);
  5256. if (wol->wolopts & ~WAKE_MAGIC)
  5257. return -EINVAL;
  5258. if (wol->wolopts & WAKE_MAGIC) {
  5259. if (bp->flags & BNX2_FLAG_NO_WOL)
  5260. return -EINVAL;
  5261. bp->wol = 1;
  5262. }
  5263. else {
  5264. bp->wol = 0;
  5265. }
  5266. return 0;
  5267. }
  5268. static int
  5269. bnx2_nway_reset(struct net_device *dev)
  5270. {
  5271. struct bnx2 *bp = netdev_priv(dev);
  5272. u32 bmcr;
  5273. if (!netif_running(dev))
  5274. return -EAGAIN;
  5275. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5276. return -EINVAL;
  5277. }
  5278. spin_lock_bh(&bp->phy_lock);
  5279. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5280. int rc;
  5281. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5282. spin_unlock_bh(&bp->phy_lock);
  5283. return rc;
  5284. }
  5285. /* Force a link down visible on the other side */
  5286. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5287. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5288. spin_unlock_bh(&bp->phy_lock);
  5289. msleep(20);
  5290. spin_lock_bh(&bp->phy_lock);
  5291. bp->current_interval = SERDES_AN_TIMEOUT;
  5292. bp->serdes_an_pending = 1;
  5293. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5294. }
  5295. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5296. bmcr &= ~BMCR_LOOPBACK;
  5297. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5298. spin_unlock_bh(&bp->phy_lock);
  5299. return 0;
  5300. }
  5301. static int
  5302. bnx2_get_eeprom_len(struct net_device *dev)
  5303. {
  5304. struct bnx2 *bp = netdev_priv(dev);
  5305. if (bp->flash_info == NULL)
  5306. return 0;
  5307. return (int) bp->flash_size;
  5308. }
  5309. static int
  5310. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5311. u8 *eebuf)
  5312. {
  5313. struct bnx2 *bp = netdev_priv(dev);
  5314. int rc;
  5315. if (!netif_running(dev))
  5316. return -EAGAIN;
  5317. /* parameters already validated in ethtool_get_eeprom */
  5318. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5319. return rc;
  5320. }
  5321. static int
  5322. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5323. u8 *eebuf)
  5324. {
  5325. struct bnx2 *bp = netdev_priv(dev);
  5326. int rc;
  5327. if (!netif_running(dev))
  5328. return -EAGAIN;
  5329. /* parameters already validated in ethtool_set_eeprom */
  5330. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5331. return rc;
  5332. }
  5333. static int
  5334. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5335. {
  5336. struct bnx2 *bp = netdev_priv(dev);
  5337. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5338. coal->rx_coalesce_usecs = bp->rx_ticks;
  5339. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5340. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5341. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5342. coal->tx_coalesce_usecs = bp->tx_ticks;
  5343. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5344. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5345. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5346. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5347. return 0;
  5348. }
  5349. static int
  5350. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5351. {
  5352. struct bnx2 *bp = netdev_priv(dev);
  5353. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5354. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5355. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5356. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5357. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5358. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5359. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5360. if (bp->rx_quick_cons_trip_int > 0xff)
  5361. bp->rx_quick_cons_trip_int = 0xff;
  5362. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5363. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5364. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5365. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5366. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5367. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5368. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5369. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5370. 0xff;
  5371. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5372. if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  5373. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5374. bp->stats_ticks = USEC_PER_SEC;
  5375. }
  5376. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5377. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5378. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5379. if (netif_running(bp->dev)) {
  5380. bnx2_netif_stop(bp);
  5381. bnx2_init_nic(bp, 0);
  5382. bnx2_netif_start(bp);
  5383. }
  5384. return 0;
  5385. }
  5386. static void
  5387. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5388. {
  5389. struct bnx2 *bp = netdev_priv(dev);
  5390. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  5391. ering->rx_mini_max_pending = 0;
  5392. ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
  5393. ering->rx_pending = bp->rx_ring_size;
  5394. ering->rx_mini_pending = 0;
  5395. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5396. ering->tx_max_pending = MAX_TX_DESC_CNT;
  5397. ering->tx_pending = bp->tx_ring_size;
  5398. }
  5399. static int
  5400. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
  5401. {
  5402. if (netif_running(bp->dev)) {
  5403. bnx2_netif_stop(bp);
  5404. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5405. bnx2_free_skbs(bp);
  5406. bnx2_free_mem(bp);
  5407. }
  5408. bnx2_set_rx_ring_size(bp, rx);
  5409. bp->tx_ring_size = tx;
  5410. if (netif_running(bp->dev)) {
  5411. int rc;
  5412. rc = bnx2_alloc_mem(bp);
  5413. if (rc)
  5414. return rc;
  5415. bnx2_init_nic(bp, 0);
  5416. bnx2_netif_start(bp);
  5417. }
  5418. return 0;
  5419. }
  5420. static int
  5421. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5422. {
  5423. struct bnx2 *bp = netdev_priv(dev);
  5424. int rc;
  5425. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  5426. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  5427. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  5428. return -EINVAL;
  5429. }
  5430. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
  5431. return rc;
  5432. }
  5433. static void
  5434. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5435. {
  5436. struct bnx2 *bp = netdev_priv(dev);
  5437. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  5438. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  5439. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  5440. }
  5441. static int
  5442. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5443. {
  5444. struct bnx2 *bp = netdev_priv(dev);
  5445. bp->req_flow_ctrl = 0;
  5446. if (epause->rx_pause)
  5447. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  5448. if (epause->tx_pause)
  5449. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  5450. if (epause->autoneg) {
  5451. bp->autoneg |= AUTONEG_FLOW_CTRL;
  5452. }
  5453. else {
  5454. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  5455. }
  5456. if (netif_running(dev)) {
  5457. spin_lock_bh(&bp->phy_lock);
  5458. bnx2_setup_phy(bp, bp->phy_port);
  5459. spin_unlock_bh(&bp->phy_lock);
  5460. }
  5461. return 0;
  5462. }
  5463. static u32
  5464. bnx2_get_rx_csum(struct net_device *dev)
  5465. {
  5466. struct bnx2 *bp = netdev_priv(dev);
  5467. return bp->rx_csum;
  5468. }
  5469. static int
  5470. bnx2_set_rx_csum(struct net_device *dev, u32 data)
  5471. {
  5472. struct bnx2 *bp = netdev_priv(dev);
  5473. bp->rx_csum = data;
  5474. return 0;
  5475. }
  5476. static int
  5477. bnx2_set_tso(struct net_device *dev, u32 data)
  5478. {
  5479. struct bnx2 *bp = netdev_priv(dev);
  5480. if (data) {
  5481. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  5482. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  5483. dev->features |= NETIF_F_TSO6;
  5484. } else
  5485. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
  5486. NETIF_F_TSO_ECN);
  5487. return 0;
  5488. }
  5489. #define BNX2_NUM_STATS 46
  5490. static struct {
  5491. char string[ETH_GSTRING_LEN];
  5492. } bnx2_stats_str_arr[BNX2_NUM_STATS] = {
  5493. { "rx_bytes" },
  5494. { "rx_error_bytes" },
  5495. { "tx_bytes" },
  5496. { "tx_error_bytes" },
  5497. { "rx_ucast_packets" },
  5498. { "rx_mcast_packets" },
  5499. { "rx_bcast_packets" },
  5500. { "tx_ucast_packets" },
  5501. { "tx_mcast_packets" },
  5502. { "tx_bcast_packets" },
  5503. { "tx_mac_errors" },
  5504. { "tx_carrier_errors" },
  5505. { "rx_crc_errors" },
  5506. { "rx_align_errors" },
  5507. { "tx_single_collisions" },
  5508. { "tx_multi_collisions" },
  5509. { "tx_deferred" },
  5510. { "tx_excess_collisions" },
  5511. { "tx_late_collisions" },
  5512. { "tx_total_collisions" },
  5513. { "rx_fragments" },
  5514. { "rx_jabbers" },
  5515. { "rx_undersize_packets" },
  5516. { "rx_oversize_packets" },
  5517. { "rx_64_byte_packets" },
  5518. { "rx_65_to_127_byte_packets" },
  5519. { "rx_128_to_255_byte_packets" },
  5520. { "rx_256_to_511_byte_packets" },
  5521. { "rx_512_to_1023_byte_packets" },
  5522. { "rx_1024_to_1522_byte_packets" },
  5523. { "rx_1523_to_9022_byte_packets" },
  5524. { "tx_64_byte_packets" },
  5525. { "tx_65_to_127_byte_packets" },
  5526. { "tx_128_to_255_byte_packets" },
  5527. { "tx_256_to_511_byte_packets" },
  5528. { "tx_512_to_1023_byte_packets" },
  5529. { "tx_1024_to_1522_byte_packets" },
  5530. { "tx_1523_to_9022_byte_packets" },
  5531. { "rx_xon_frames" },
  5532. { "rx_xoff_frames" },
  5533. { "tx_xon_frames" },
  5534. { "tx_xoff_frames" },
  5535. { "rx_mac_ctrl_frames" },
  5536. { "rx_filtered_packets" },
  5537. { "rx_discards" },
  5538. { "rx_fw_discards" },
  5539. };
  5540. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  5541. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  5542. STATS_OFFSET32(stat_IfHCInOctets_hi),
  5543. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  5544. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  5545. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  5546. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  5547. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  5548. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  5549. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  5550. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  5551. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  5552. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  5553. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  5554. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  5555. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  5556. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  5557. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  5558. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  5559. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  5560. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  5561. STATS_OFFSET32(stat_EtherStatsCollisions),
  5562. STATS_OFFSET32(stat_EtherStatsFragments),
  5563. STATS_OFFSET32(stat_EtherStatsJabbers),
  5564. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  5565. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  5566. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  5567. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  5568. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  5569. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  5570. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  5571. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  5572. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  5573. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  5574. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  5575. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  5576. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  5577. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  5578. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  5579. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  5580. STATS_OFFSET32(stat_XonPauseFramesReceived),
  5581. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  5582. STATS_OFFSET32(stat_OutXonSent),
  5583. STATS_OFFSET32(stat_OutXoffSent),
  5584. STATS_OFFSET32(stat_MacControlFramesReceived),
  5585. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  5586. STATS_OFFSET32(stat_IfInMBUFDiscards),
  5587. STATS_OFFSET32(stat_FwRxDrop),
  5588. };
  5589. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  5590. * skipped because of errata.
  5591. */
  5592. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  5593. 8,0,8,8,8,8,8,8,8,8,
  5594. 4,0,4,4,4,4,4,4,4,4,
  5595. 4,4,4,4,4,4,4,4,4,4,
  5596. 4,4,4,4,4,4,4,4,4,4,
  5597. 4,4,4,4,4,4,
  5598. };
  5599. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  5600. 8,0,8,8,8,8,8,8,8,8,
  5601. 4,4,4,4,4,4,4,4,4,4,
  5602. 4,4,4,4,4,4,4,4,4,4,
  5603. 4,4,4,4,4,4,4,4,4,4,
  5604. 4,4,4,4,4,4,
  5605. };
  5606. #define BNX2_NUM_TESTS 6
  5607. static struct {
  5608. char string[ETH_GSTRING_LEN];
  5609. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  5610. { "register_test (offline)" },
  5611. { "memory_test (offline)" },
  5612. { "loopback_test (offline)" },
  5613. { "nvram_test (online)" },
  5614. { "interrupt_test (online)" },
  5615. { "link_test (online)" },
  5616. };
  5617. static int
  5618. bnx2_get_sset_count(struct net_device *dev, int sset)
  5619. {
  5620. switch (sset) {
  5621. case ETH_SS_TEST:
  5622. return BNX2_NUM_TESTS;
  5623. case ETH_SS_STATS:
  5624. return BNX2_NUM_STATS;
  5625. default:
  5626. return -EOPNOTSUPP;
  5627. }
  5628. }
  5629. static void
  5630. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  5631. {
  5632. struct bnx2 *bp = netdev_priv(dev);
  5633. bnx2_set_power_state(bp, PCI_D0);
  5634. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  5635. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  5636. int i;
  5637. bnx2_netif_stop(bp);
  5638. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  5639. bnx2_free_skbs(bp);
  5640. if (bnx2_test_registers(bp) != 0) {
  5641. buf[0] = 1;
  5642. etest->flags |= ETH_TEST_FL_FAILED;
  5643. }
  5644. if (bnx2_test_memory(bp) != 0) {
  5645. buf[1] = 1;
  5646. etest->flags |= ETH_TEST_FL_FAILED;
  5647. }
  5648. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  5649. etest->flags |= ETH_TEST_FL_FAILED;
  5650. if (!netif_running(bp->dev))
  5651. bnx2_shutdown_chip(bp);
  5652. else {
  5653. bnx2_init_nic(bp, 1);
  5654. bnx2_netif_start(bp);
  5655. }
  5656. /* wait for link up */
  5657. for (i = 0; i < 7; i++) {
  5658. if (bp->link_up)
  5659. break;
  5660. msleep_interruptible(1000);
  5661. }
  5662. }
  5663. if (bnx2_test_nvram(bp) != 0) {
  5664. buf[3] = 1;
  5665. etest->flags |= ETH_TEST_FL_FAILED;
  5666. }
  5667. if (bnx2_test_intr(bp) != 0) {
  5668. buf[4] = 1;
  5669. etest->flags |= ETH_TEST_FL_FAILED;
  5670. }
  5671. if (bnx2_test_link(bp) != 0) {
  5672. buf[5] = 1;
  5673. etest->flags |= ETH_TEST_FL_FAILED;
  5674. }
  5675. if (!netif_running(bp->dev))
  5676. bnx2_set_power_state(bp, PCI_D3hot);
  5677. }
  5678. static void
  5679. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  5680. {
  5681. switch (stringset) {
  5682. case ETH_SS_STATS:
  5683. memcpy(buf, bnx2_stats_str_arr,
  5684. sizeof(bnx2_stats_str_arr));
  5685. break;
  5686. case ETH_SS_TEST:
  5687. memcpy(buf, bnx2_tests_str_arr,
  5688. sizeof(bnx2_tests_str_arr));
  5689. break;
  5690. }
  5691. }
  5692. static void
  5693. bnx2_get_ethtool_stats(struct net_device *dev,
  5694. struct ethtool_stats *stats, u64 *buf)
  5695. {
  5696. struct bnx2 *bp = netdev_priv(dev);
  5697. int i;
  5698. u32 *hw_stats = (u32 *) bp->stats_blk;
  5699. u8 *stats_len_arr = NULL;
  5700. if (hw_stats == NULL) {
  5701. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  5702. return;
  5703. }
  5704. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  5705. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  5706. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  5707. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5708. stats_len_arr = bnx2_5706_stats_len_arr;
  5709. else
  5710. stats_len_arr = bnx2_5708_stats_len_arr;
  5711. for (i = 0; i < BNX2_NUM_STATS; i++) {
  5712. if (stats_len_arr[i] == 0) {
  5713. /* skip this counter */
  5714. buf[i] = 0;
  5715. continue;
  5716. }
  5717. if (stats_len_arr[i] == 4) {
  5718. /* 4-byte counter */
  5719. buf[i] = (u64)
  5720. *(hw_stats + bnx2_stats_offset_arr[i]);
  5721. continue;
  5722. }
  5723. /* 8-byte counter */
  5724. buf[i] = (((u64) *(hw_stats +
  5725. bnx2_stats_offset_arr[i])) << 32) +
  5726. *(hw_stats + bnx2_stats_offset_arr[i] + 1);
  5727. }
  5728. }
  5729. static int
  5730. bnx2_phys_id(struct net_device *dev, u32 data)
  5731. {
  5732. struct bnx2 *bp = netdev_priv(dev);
  5733. int i;
  5734. u32 save;
  5735. bnx2_set_power_state(bp, PCI_D0);
  5736. if (data == 0)
  5737. data = 2;
  5738. save = REG_RD(bp, BNX2_MISC_CFG);
  5739. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  5740. for (i = 0; i < (data * 2); i++) {
  5741. if ((i % 2) == 0) {
  5742. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  5743. }
  5744. else {
  5745. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  5746. BNX2_EMAC_LED_1000MB_OVERRIDE |
  5747. BNX2_EMAC_LED_100MB_OVERRIDE |
  5748. BNX2_EMAC_LED_10MB_OVERRIDE |
  5749. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  5750. BNX2_EMAC_LED_TRAFFIC);
  5751. }
  5752. msleep_interruptible(500);
  5753. if (signal_pending(current))
  5754. break;
  5755. }
  5756. REG_WR(bp, BNX2_EMAC_LED, 0);
  5757. REG_WR(bp, BNX2_MISC_CFG, save);
  5758. if (!netif_running(dev))
  5759. bnx2_set_power_state(bp, PCI_D3hot);
  5760. return 0;
  5761. }
  5762. static int
  5763. bnx2_set_tx_csum(struct net_device *dev, u32 data)
  5764. {
  5765. struct bnx2 *bp = netdev_priv(dev);
  5766. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  5767. return (ethtool_op_set_tx_ipv6_csum(dev, data));
  5768. else
  5769. return (ethtool_op_set_tx_csum(dev, data));
  5770. }
  5771. static const struct ethtool_ops bnx2_ethtool_ops = {
  5772. .get_settings = bnx2_get_settings,
  5773. .set_settings = bnx2_set_settings,
  5774. .get_drvinfo = bnx2_get_drvinfo,
  5775. .get_regs_len = bnx2_get_regs_len,
  5776. .get_regs = bnx2_get_regs,
  5777. .get_wol = bnx2_get_wol,
  5778. .set_wol = bnx2_set_wol,
  5779. .nway_reset = bnx2_nway_reset,
  5780. .get_link = ethtool_op_get_link,
  5781. .get_eeprom_len = bnx2_get_eeprom_len,
  5782. .get_eeprom = bnx2_get_eeprom,
  5783. .set_eeprom = bnx2_set_eeprom,
  5784. .get_coalesce = bnx2_get_coalesce,
  5785. .set_coalesce = bnx2_set_coalesce,
  5786. .get_ringparam = bnx2_get_ringparam,
  5787. .set_ringparam = bnx2_set_ringparam,
  5788. .get_pauseparam = bnx2_get_pauseparam,
  5789. .set_pauseparam = bnx2_set_pauseparam,
  5790. .get_rx_csum = bnx2_get_rx_csum,
  5791. .set_rx_csum = bnx2_set_rx_csum,
  5792. .set_tx_csum = bnx2_set_tx_csum,
  5793. .set_sg = ethtool_op_set_sg,
  5794. .set_tso = bnx2_set_tso,
  5795. .self_test = bnx2_self_test,
  5796. .get_strings = bnx2_get_strings,
  5797. .phys_id = bnx2_phys_id,
  5798. .get_ethtool_stats = bnx2_get_ethtool_stats,
  5799. .get_sset_count = bnx2_get_sset_count,
  5800. };
  5801. /* Called with rtnl_lock */
  5802. static int
  5803. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5804. {
  5805. struct mii_ioctl_data *data = if_mii(ifr);
  5806. struct bnx2 *bp = netdev_priv(dev);
  5807. int err;
  5808. switch(cmd) {
  5809. case SIOCGMIIPHY:
  5810. data->phy_id = bp->phy_addr;
  5811. /* fallthru */
  5812. case SIOCGMIIREG: {
  5813. u32 mii_regval;
  5814. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  5815. return -EOPNOTSUPP;
  5816. if (!netif_running(dev))
  5817. return -EAGAIN;
  5818. spin_lock_bh(&bp->phy_lock);
  5819. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  5820. spin_unlock_bh(&bp->phy_lock);
  5821. data->val_out = mii_regval;
  5822. return err;
  5823. }
  5824. case SIOCSMIIREG:
  5825. if (!capable(CAP_NET_ADMIN))
  5826. return -EPERM;
  5827. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  5828. return -EOPNOTSUPP;
  5829. if (!netif_running(dev))
  5830. return -EAGAIN;
  5831. spin_lock_bh(&bp->phy_lock);
  5832. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  5833. spin_unlock_bh(&bp->phy_lock);
  5834. return err;
  5835. default:
  5836. /* do nothing */
  5837. break;
  5838. }
  5839. return -EOPNOTSUPP;
  5840. }
  5841. /* Called with rtnl_lock */
  5842. static int
  5843. bnx2_change_mac_addr(struct net_device *dev, void *p)
  5844. {
  5845. struct sockaddr *addr = p;
  5846. struct bnx2 *bp = netdev_priv(dev);
  5847. if (!is_valid_ether_addr(addr->sa_data))
  5848. return -EINVAL;
  5849. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5850. if (netif_running(dev))
  5851. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  5852. return 0;
  5853. }
  5854. /* Called with rtnl_lock */
  5855. static int
  5856. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  5857. {
  5858. struct bnx2 *bp = netdev_priv(dev);
  5859. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  5860. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  5861. return -EINVAL;
  5862. dev->mtu = new_mtu;
  5863. return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
  5864. }
  5865. #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
  5866. static void
  5867. poll_bnx2(struct net_device *dev)
  5868. {
  5869. struct bnx2 *bp = netdev_priv(dev);
  5870. disable_irq(bp->pdev->irq);
  5871. bnx2_interrupt(bp->pdev->irq, dev);
  5872. enable_irq(bp->pdev->irq);
  5873. }
  5874. #endif
  5875. static void __devinit
  5876. bnx2_get_5709_media(struct bnx2 *bp)
  5877. {
  5878. u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  5879. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  5880. u32 strap;
  5881. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  5882. return;
  5883. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  5884. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  5885. return;
  5886. }
  5887. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  5888. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  5889. else
  5890. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  5891. if (PCI_FUNC(bp->pdev->devfn) == 0) {
  5892. switch (strap) {
  5893. case 0x4:
  5894. case 0x5:
  5895. case 0x6:
  5896. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  5897. return;
  5898. }
  5899. } else {
  5900. switch (strap) {
  5901. case 0x1:
  5902. case 0x2:
  5903. case 0x4:
  5904. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  5905. return;
  5906. }
  5907. }
  5908. }
  5909. static void __devinit
  5910. bnx2_get_pci_speed(struct bnx2 *bp)
  5911. {
  5912. u32 reg;
  5913. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  5914. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  5915. u32 clkreg;
  5916. bp->flags |= BNX2_FLAG_PCIX;
  5917. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  5918. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  5919. switch (clkreg) {
  5920. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  5921. bp->bus_speed_mhz = 133;
  5922. break;
  5923. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  5924. bp->bus_speed_mhz = 100;
  5925. break;
  5926. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  5927. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  5928. bp->bus_speed_mhz = 66;
  5929. break;
  5930. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  5931. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  5932. bp->bus_speed_mhz = 50;
  5933. break;
  5934. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  5935. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  5936. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  5937. bp->bus_speed_mhz = 33;
  5938. break;
  5939. }
  5940. }
  5941. else {
  5942. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  5943. bp->bus_speed_mhz = 66;
  5944. else
  5945. bp->bus_speed_mhz = 33;
  5946. }
  5947. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  5948. bp->flags |= BNX2_FLAG_PCI_32BIT;
  5949. }
  5950. static int __devinit
  5951. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  5952. {
  5953. struct bnx2 *bp;
  5954. unsigned long mem_len;
  5955. int rc, i, j;
  5956. u32 reg;
  5957. u64 dma_mask, persist_dma_mask;
  5958. SET_NETDEV_DEV(dev, &pdev->dev);
  5959. bp = netdev_priv(dev);
  5960. bp->flags = 0;
  5961. bp->phy_flags = 0;
  5962. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  5963. rc = pci_enable_device(pdev);
  5964. if (rc) {
  5965. dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
  5966. goto err_out;
  5967. }
  5968. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  5969. dev_err(&pdev->dev,
  5970. "Cannot find PCI device base address, aborting.\n");
  5971. rc = -ENODEV;
  5972. goto err_out_disable;
  5973. }
  5974. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  5975. if (rc) {
  5976. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
  5977. goto err_out_disable;
  5978. }
  5979. pci_set_master(pdev);
  5980. pci_save_state(pdev);
  5981. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  5982. if (bp->pm_cap == 0) {
  5983. dev_err(&pdev->dev,
  5984. "Cannot find power management capability, aborting.\n");
  5985. rc = -EIO;
  5986. goto err_out_release;
  5987. }
  5988. bp->dev = dev;
  5989. bp->pdev = pdev;
  5990. spin_lock_init(&bp->phy_lock);
  5991. spin_lock_init(&bp->indirect_lock);
  5992. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  5993. dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
  5994. mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
  5995. dev->mem_end = dev->mem_start + mem_len;
  5996. dev->irq = pdev->irq;
  5997. bp->regview = ioremap_nocache(dev->base_addr, mem_len);
  5998. if (!bp->regview) {
  5999. dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
  6000. rc = -ENOMEM;
  6001. goto err_out_release;
  6002. }
  6003. /* Configure byte swap and enable write to the reg_window registers.
  6004. * Rely on CPU to do target byte swapping on big endian systems
  6005. * The chip's target access swapping will not swap all accesses
  6006. */
  6007. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
  6008. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6009. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6010. bnx2_set_power_state(bp, PCI_D0);
  6011. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  6012. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6013. if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
  6014. dev_err(&pdev->dev,
  6015. "Cannot find PCIE capability, aborting.\n");
  6016. rc = -EIO;
  6017. goto err_out_unmap;
  6018. }
  6019. bp->flags |= BNX2_FLAG_PCIE;
  6020. if (CHIP_REV(bp) == CHIP_REV_Ax)
  6021. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6022. } else {
  6023. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6024. if (bp->pcix_cap == 0) {
  6025. dev_err(&pdev->dev,
  6026. "Cannot find PCIX capability, aborting.\n");
  6027. rc = -EIO;
  6028. goto err_out_unmap;
  6029. }
  6030. }
  6031. if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
  6032. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  6033. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6034. }
  6035. if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
  6036. if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
  6037. bp->flags |= BNX2_FLAG_MSI_CAP;
  6038. }
  6039. /* 5708 cannot support DMA addresses > 40-bit. */
  6040. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  6041. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  6042. else
  6043. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  6044. /* Configure DMA attributes. */
  6045. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6046. dev->features |= NETIF_F_HIGHDMA;
  6047. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6048. if (rc) {
  6049. dev_err(&pdev->dev,
  6050. "pci_set_consistent_dma_mask failed, aborting.\n");
  6051. goto err_out_unmap;
  6052. }
  6053. } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
  6054. dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
  6055. goto err_out_unmap;
  6056. }
  6057. if (!(bp->flags & BNX2_FLAG_PCIE))
  6058. bnx2_get_pci_speed(bp);
  6059. /* 5706A0 may falsely detect SERR and PERR. */
  6060. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6061. reg = REG_RD(bp, PCI_COMMAND);
  6062. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6063. REG_WR(bp, PCI_COMMAND, reg);
  6064. }
  6065. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  6066. !(bp->flags & BNX2_FLAG_PCIX)) {
  6067. dev_err(&pdev->dev,
  6068. "5706 A1 can only be used in a PCIX bus, aborting.\n");
  6069. goto err_out_unmap;
  6070. }
  6071. bnx2_init_nvram(bp);
  6072. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6073. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6074. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6075. u32 off = PCI_FUNC(pdev->devfn) << 2;
  6076. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6077. } else
  6078. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6079. /* Get the permanent MAC address. First we need to make sure the
  6080. * firmware is actually running.
  6081. */
  6082. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6083. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6084. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6085. dev_err(&pdev->dev, "Firmware not running, aborting.\n");
  6086. rc = -ENODEV;
  6087. goto err_out_unmap;
  6088. }
  6089. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6090. for (i = 0, j = 0; i < 3; i++) {
  6091. u8 num, k, skip0;
  6092. num = (u8) (reg >> (24 - (i * 8)));
  6093. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6094. if (num >= k || !skip0 || k == 1) {
  6095. bp->fw_version[j++] = (num / k) + '0';
  6096. skip0 = 0;
  6097. }
  6098. }
  6099. if (i != 2)
  6100. bp->fw_version[j++] = '.';
  6101. }
  6102. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6103. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6104. bp->wol = 1;
  6105. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6106. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6107. for (i = 0; i < 30; i++) {
  6108. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6109. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6110. break;
  6111. msleep(10);
  6112. }
  6113. }
  6114. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6115. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6116. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6117. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6118. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6119. bp->fw_version[j++] = ' ';
  6120. for (i = 0; i < 3; i++) {
  6121. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6122. reg = swab32(reg);
  6123. memcpy(&bp->fw_version[j], &reg, 4);
  6124. j += 4;
  6125. }
  6126. }
  6127. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6128. bp->mac_addr[0] = (u8) (reg >> 8);
  6129. bp->mac_addr[1] = (u8) reg;
  6130. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6131. bp->mac_addr[2] = (u8) (reg >> 24);
  6132. bp->mac_addr[3] = (u8) (reg >> 16);
  6133. bp->mac_addr[4] = (u8) (reg >> 8);
  6134. bp->mac_addr[5] = (u8) reg;
  6135. bp->tx_ring_size = MAX_TX_DESC_CNT;
  6136. bnx2_set_rx_ring_size(bp, 255);
  6137. bp->rx_csum = 1;
  6138. bp->tx_quick_cons_trip_int = 20;
  6139. bp->tx_quick_cons_trip = 20;
  6140. bp->tx_ticks_int = 80;
  6141. bp->tx_ticks = 80;
  6142. bp->rx_quick_cons_trip_int = 6;
  6143. bp->rx_quick_cons_trip = 6;
  6144. bp->rx_ticks_int = 18;
  6145. bp->rx_ticks = 18;
  6146. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6147. bp->current_interval = BNX2_TIMER_INTERVAL;
  6148. bp->phy_addr = 1;
  6149. /* Disable WOL support if we are running on a SERDES chip. */
  6150. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6151. bnx2_get_5709_media(bp);
  6152. else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
  6153. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6154. bp->phy_port = PORT_TP;
  6155. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6156. bp->phy_port = PORT_FIBRE;
  6157. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6158. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6159. bp->flags |= BNX2_FLAG_NO_WOL;
  6160. bp->wol = 0;
  6161. }
  6162. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  6163. /* Don't do parallel detect on this board because of
  6164. * some board problems. The link will not go down
  6165. * if we do parallel detect.
  6166. */
  6167. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6168. pdev->subsystem_device == 0x310c)
  6169. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6170. } else {
  6171. bp->phy_addr = 2;
  6172. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6173. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6174. }
  6175. } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
  6176. CHIP_NUM(bp) == CHIP_NUM_5708)
  6177. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6178. else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
  6179. (CHIP_REV(bp) == CHIP_REV_Ax ||
  6180. CHIP_REV(bp) == CHIP_REV_Bx))
  6181. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6182. bnx2_init_fw_cap(bp);
  6183. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  6184. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  6185. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  6186. bp->flags |= BNX2_FLAG_NO_WOL;
  6187. bp->wol = 0;
  6188. }
  6189. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6190. bp->tx_quick_cons_trip_int =
  6191. bp->tx_quick_cons_trip;
  6192. bp->tx_ticks_int = bp->tx_ticks;
  6193. bp->rx_quick_cons_trip_int =
  6194. bp->rx_quick_cons_trip;
  6195. bp->rx_ticks_int = bp->rx_ticks;
  6196. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6197. bp->com_ticks_int = bp->com_ticks;
  6198. bp->cmd_ticks_int = bp->cmd_ticks;
  6199. }
  6200. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6201. *
  6202. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6203. * with byte enables disabled on the unused 32-bit word. This is legal
  6204. * but causes problems on the AMD 8132 which will eventually stop
  6205. * responding after a while.
  6206. *
  6207. * AMD believes this incompatibility is unique to the 5706, and
  6208. * prefers to locally disable MSI rather than globally disabling it.
  6209. */
  6210. if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
  6211. struct pci_dev *amd_8132 = NULL;
  6212. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6213. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6214. amd_8132))) {
  6215. if (amd_8132->revision >= 0x10 &&
  6216. amd_8132->revision <= 0x13) {
  6217. disable_msi = 1;
  6218. pci_dev_put(amd_8132);
  6219. break;
  6220. }
  6221. }
  6222. }
  6223. bnx2_set_default_link(bp);
  6224. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6225. init_timer(&bp->timer);
  6226. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6227. bp->timer.data = (unsigned long) bp;
  6228. bp->timer.function = bnx2_timer;
  6229. return 0;
  6230. err_out_unmap:
  6231. if (bp->regview) {
  6232. iounmap(bp->regview);
  6233. bp->regview = NULL;
  6234. }
  6235. err_out_release:
  6236. pci_release_regions(pdev);
  6237. err_out_disable:
  6238. pci_disable_device(pdev);
  6239. pci_set_drvdata(pdev, NULL);
  6240. err_out:
  6241. return rc;
  6242. }
  6243. static char * __devinit
  6244. bnx2_bus_string(struct bnx2 *bp, char *str)
  6245. {
  6246. char *s = str;
  6247. if (bp->flags & BNX2_FLAG_PCIE) {
  6248. s += sprintf(s, "PCI Express");
  6249. } else {
  6250. s += sprintf(s, "PCI");
  6251. if (bp->flags & BNX2_FLAG_PCIX)
  6252. s += sprintf(s, "-X");
  6253. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6254. s += sprintf(s, " 32-bit");
  6255. else
  6256. s += sprintf(s, " 64-bit");
  6257. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6258. }
  6259. return str;
  6260. }
  6261. static void __devinit
  6262. bnx2_init_napi(struct bnx2 *bp)
  6263. {
  6264. int i;
  6265. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  6266. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6267. int (*poll)(struct napi_struct *, int);
  6268. if (i == 0)
  6269. poll = bnx2_poll;
  6270. else
  6271. poll = bnx2_poll_msix;
  6272. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6273. bnapi->bp = bp;
  6274. }
  6275. }
  6276. static int __devinit
  6277. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  6278. {
  6279. static int version_printed = 0;
  6280. struct net_device *dev = NULL;
  6281. struct bnx2 *bp;
  6282. int rc;
  6283. char str[40];
  6284. DECLARE_MAC_BUF(mac);
  6285. if (version_printed++ == 0)
  6286. printk(KERN_INFO "%s", version);
  6287. /* dev zeroed in init_etherdev */
  6288. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  6289. if (!dev)
  6290. return -ENOMEM;
  6291. rc = bnx2_init_board(pdev, dev);
  6292. if (rc < 0) {
  6293. free_netdev(dev);
  6294. return rc;
  6295. }
  6296. dev->open = bnx2_open;
  6297. dev->hard_start_xmit = bnx2_start_xmit;
  6298. dev->stop = bnx2_close;
  6299. dev->get_stats = bnx2_get_stats;
  6300. dev->set_rx_mode = bnx2_set_rx_mode;
  6301. dev->do_ioctl = bnx2_ioctl;
  6302. dev->set_mac_address = bnx2_change_mac_addr;
  6303. dev->change_mtu = bnx2_change_mtu;
  6304. dev->tx_timeout = bnx2_tx_timeout;
  6305. dev->watchdog_timeo = TX_TIMEOUT;
  6306. #ifdef BCM_VLAN
  6307. dev->vlan_rx_register = bnx2_vlan_rx_register;
  6308. #endif
  6309. dev->ethtool_ops = &bnx2_ethtool_ops;
  6310. bp = netdev_priv(dev);
  6311. bnx2_init_napi(bp);
  6312. #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
  6313. dev->poll_controller = poll_bnx2;
  6314. #endif
  6315. pci_set_drvdata(pdev, dev);
  6316. memcpy(dev->dev_addr, bp->mac_addr, 6);
  6317. memcpy(dev->perm_addr, bp->mac_addr, 6);
  6318. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  6319. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6320. dev->features |= NETIF_F_IPV6_CSUM;
  6321. #ifdef BCM_VLAN
  6322. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6323. #endif
  6324. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  6325. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6326. dev->features |= NETIF_F_TSO6;
  6327. if ((rc = register_netdev(dev))) {
  6328. dev_err(&pdev->dev, "Cannot register net device\n");
  6329. if (bp->regview)
  6330. iounmap(bp->regview);
  6331. pci_release_regions(pdev);
  6332. pci_disable_device(pdev);
  6333. pci_set_drvdata(pdev, NULL);
  6334. free_netdev(dev);
  6335. return rc;
  6336. }
  6337. printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
  6338. "IRQ %d, node addr %s\n",
  6339. dev->name,
  6340. board_info[ent->driver_data].name,
  6341. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  6342. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  6343. bnx2_bus_string(bp, str),
  6344. dev->base_addr,
  6345. bp->pdev->irq, print_mac(mac, dev->dev_addr));
  6346. return 0;
  6347. }
  6348. static void __devexit
  6349. bnx2_remove_one(struct pci_dev *pdev)
  6350. {
  6351. struct net_device *dev = pci_get_drvdata(pdev);
  6352. struct bnx2 *bp = netdev_priv(dev);
  6353. flush_scheduled_work();
  6354. unregister_netdev(dev);
  6355. if (bp->regview)
  6356. iounmap(bp->regview);
  6357. free_netdev(dev);
  6358. pci_release_regions(pdev);
  6359. pci_disable_device(pdev);
  6360. pci_set_drvdata(pdev, NULL);
  6361. }
  6362. static int
  6363. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  6364. {
  6365. struct net_device *dev = pci_get_drvdata(pdev);
  6366. struct bnx2 *bp = netdev_priv(dev);
  6367. /* PCI register 4 needs to be saved whether netif_running() or not.
  6368. * MSI address and data need to be saved if using MSI and
  6369. * netif_running().
  6370. */
  6371. pci_save_state(pdev);
  6372. if (!netif_running(dev))
  6373. return 0;
  6374. flush_scheduled_work();
  6375. bnx2_netif_stop(bp);
  6376. netif_device_detach(dev);
  6377. del_timer_sync(&bp->timer);
  6378. bnx2_shutdown_chip(bp);
  6379. bnx2_free_skbs(bp);
  6380. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  6381. return 0;
  6382. }
  6383. static int
  6384. bnx2_resume(struct pci_dev *pdev)
  6385. {
  6386. struct net_device *dev = pci_get_drvdata(pdev);
  6387. struct bnx2 *bp = netdev_priv(dev);
  6388. pci_restore_state(pdev);
  6389. if (!netif_running(dev))
  6390. return 0;
  6391. bnx2_set_power_state(bp, PCI_D0);
  6392. netif_device_attach(dev);
  6393. bnx2_init_nic(bp, 1);
  6394. bnx2_netif_start(bp);
  6395. return 0;
  6396. }
  6397. /**
  6398. * bnx2_io_error_detected - called when PCI error is detected
  6399. * @pdev: Pointer to PCI device
  6400. * @state: The current pci connection state
  6401. *
  6402. * This function is called after a PCI bus error affecting
  6403. * this device has been detected.
  6404. */
  6405. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  6406. pci_channel_state_t state)
  6407. {
  6408. struct net_device *dev = pci_get_drvdata(pdev);
  6409. struct bnx2 *bp = netdev_priv(dev);
  6410. rtnl_lock();
  6411. netif_device_detach(dev);
  6412. if (netif_running(dev)) {
  6413. bnx2_netif_stop(bp);
  6414. del_timer_sync(&bp->timer);
  6415. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  6416. }
  6417. pci_disable_device(pdev);
  6418. rtnl_unlock();
  6419. /* Request a slot slot reset. */
  6420. return PCI_ERS_RESULT_NEED_RESET;
  6421. }
  6422. /**
  6423. * bnx2_io_slot_reset - called after the pci bus has been reset.
  6424. * @pdev: Pointer to PCI device
  6425. *
  6426. * Restart the card from scratch, as if from a cold-boot.
  6427. */
  6428. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  6429. {
  6430. struct net_device *dev = pci_get_drvdata(pdev);
  6431. struct bnx2 *bp = netdev_priv(dev);
  6432. rtnl_lock();
  6433. if (pci_enable_device(pdev)) {
  6434. dev_err(&pdev->dev,
  6435. "Cannot re-enable PCI device after reset.\n");
  6436. rtnl_unlock();
  6437. return PCI_ERS_RESULT_DISCONNECT;
  6438. }
  6439. pci_set_master(pdev);
  6440. pci_restore_state(pdev);
  6441. if (netif_running(dev)) {
  6442. bnx2_set_power_state(bp, PCI_D0);
  6443. bnx2_init_nic(bp, 1);
  6444. }
  6445. rtnl_unlock();
  6446. return PCI_ERS_RESULT_RECOVERED;
  6447. }
  6448. /**
  6449. * bnx2_io_resume - called when traffic can start flowing again.
  6450. * @pdev: Pointer to PCI device
  6451. *
  6452. * This callback is called when the error recovery driver tells us that
  6453. * its OK to resume normal operation.
  6454. */
  6455. static void bnx2_io_resume(struct pci_dev *pdev)
  6456. {
  6457. struct net_device *dev = pci_get_drvdata(pdev);
  6458. struct bnx2 *bp = netdev_priv(dev);
  6459. rtnl_lock();
  6460. if (netif_running(dev))
  6461. bnx2_netif_start(bp);
  6462. netif_device_attach(dev);
  6463. rtnl_unlock();
  6464. }
  6465. static struct pci_error_handlers bnx2_err_handler = {
  6466. .error_detected = bnx2_io_error_detected,
  6467. .slot_reset = bnx2_io_slot_reset,
  6468. .resume = bnx2_io_resume,
  6469. };
  6470. static struct pci_driver bnx2_pci_driver = {
  6471. .name = DRV_MODULE_NAME,
  6472. .id_table = bnx2_pci_tbl,
  6473. .probe = bnx2_init_one,
  6474. .remove = __devexit_p(bnx2_remove_one),
  6475. .suspend = bnx2_suspend,
  6476. .resume = bnx2_resume,
  6477. .err_handler = &bnx2_err_handler,
  6478. };
  6479. static int __init bnx2_init(void)
  6480. {
  6481. return pci_register_driver(&bnx2_pci_driver);
  6482. }
  6483. static void __exit bnx2_cleanup(void)
  6484. {
  6485. pci_unregister_driver(&bnx2_pci_driver);
  6486. }
  6487. module_init(bnx2_init);
  6488. module_exit(bnx2_cleanup);