atl1e_main.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static struct pci_device_id atl1e_pci_tbl[] = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. /* required last entry */
  38. { 0 }
  39. };
  40. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  41. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  42. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  43. MODULE_LICENSE("GPL");
  44. MODULE_VERSION(DRV_VERSION);
  45. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  46. static const u16
  47. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  48. {
  49. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  50. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  51. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  52. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  53. };
  54. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  55. {
  56. REG_RXF0_BASE_ADDR_HI,
  57. REG_RXF1_BASE_ADDR_HI,
  58. REG_RXF2_BASE_ADDR_HI,
  59. REG_RXF3_BASE_ADDR_HI
  60. };
  61. static const u16
  62. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  63. {
  64. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  65. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  66. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  67. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  68. };
  69. static const u16
  70. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  71. {
  72. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  73. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  74. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  75. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  76. };
  77. static const u16 atl1e_pay_load_size[] = {
  78. 128, 256, 512, 1024, 2048, 4096,
  79. };
  80. /*
  81. * atl1e_irq_enable - Enable default interrupt generation settings
  82. * @adapter: board private structure
  83. */
  84. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  85. {
  86. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  87. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  88. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  89. AT_WRITE_FLUSH(&adapter->hw);
  90. }
  91. }
  92. /*
  93. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  94. * @adapter: board private structure
  95. */
  96. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  97. {
  98. atomic_inc(&adapter->irq_sem);
  99. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  100. AT_WRITE_FLUSH(&adapter->hw);
  101. synchronize_irq(adapter->pdev->irq);
  102. }
  103. /*
  104. * atl1e_irq_reset - reset interrupt confiure on the NIC
  105. * @adapter: board private structure
  106. */
  107. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  108. {
  109. atomic_set(&adapter->irq_sem, 0);
  110. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  112. AT_WRITE_FLUSH(&adapter->hw);
  113. }
  114. /*
  115. * atl1e_phy_config - Timer Call-back
  116. * @data: pointer to netdev cast into an unsigned long
  117. */
  118. static void atl1e_phy_config(unsigned long data)
  119. {
  120. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  121. struct atl1e_hw *hw = &adapter->hw;
  122. unsigned long flags;
  123. spin_lock_irqsave(&adapter->mdio_lock, flags);
  124. atl1e_restart_autoneg(hw);
  125. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  126. }
  127. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  128. {
  129. WARN_ON(in_interrupt());
  130. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  131. msleep(1);
  132. atl1e_down(adapter);
  133. atl1e_up(adapter);
  134. clear_bit(__AT_RESETTING, &adapter->flags);
  135. }
  136. static void atl1e_reset_task(struct work_struct *work)
  137. {
  138. struct atl1e_adapter *adapter;
  139. adapter = container_of(work, struct atl1e_adapter, reset_task);
  140. atl1e_reinit_locked(adapter);
  141. }
  142. static int atl1e_check_link(struct atl1e_adapter *adapter)
  143. {
  144. struct atl1e_hw *hw = &adapter->hw;
  145. struct net_device *netdev = adapter->netdev;
  146. struct pci_dev *pdev = adapter->pdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twise */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. dev_info(&pdev->dev,
  176. "%s: %s NIC Link is Up<%d Mbps %s>\n",
  177. atl1e_driver_name, netdev->name,
  178. adapter->link_speed,
  179. adapter->link_duplex == FULL_DUPLEX ?
  180. "Full Duplex" : "Half Duplex");
  181. }
  182. if (!netif_carrier_ok(netdev)) {
  183. /* Link down -> Up */
  184. netif_carrier_on(netdev);
  185. netif_wake_queue(netdev);
  186. }
  187. }
  188. return 0;
  189. }
  190. /*
  191. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  192. * @netdev: network interface device structure
  193. */
  194. static void atl1e_link_chg_task(struct work_struct *work)
  195. {
  196. struct atl1e_adapter *adapter;
  197. unsigned long flags;
  198. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  199. spin_lock_irqsave(&adapter->mdio_lock, flags);
  200. atl1e_check_link(adapter);
  201. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  202. }
  203. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  204. {
  205. struct net_device *netdev = adapter->netdev;
  206. struct pci_dev *pdev = adapter->pdev;
  207. u16 phy_data = 0;
  208. u16 link_up = 0;
  209. spin_lock(&adapter->mdio_lock);
  210. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  211. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  212. spin_unlock(&adapter->mdio_lock);
  213. link_up = phy_data & BMSR_LSTATUS;
  214. /* notify upper layer link down ASAP */
  215. if (!link_up) {
  216. if (netif_carrier_ok(netdev)) {
  217. /* old link state: Up */
  218. dev_info(&pdev->dev, "%s: %s NIC Link is Down\n",
  219. atl1e_driver_name, netdev->name);
  220. adapter->link_speed = SPEED_0;
  221. netif_stop_queue(netdev);
  222. }
  223. }
  224. schedule_work(&adapter->link_chg_task);
  225. }
  226. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  227. {
  228. del_timer_sync(&adapter->phy_config_timer);
  229. }
  230. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  231. {
  232. cancel_work_sync(&adapter->reset_task);
  233. cancel_work_sync(&adapter->link_chg_task);
  234. }
  235. /*
  236. * atl1e_tx_timeout - Respond to a Tx Hang
  237. * @netdev: network interface device structure
  238. */
  239. static void atl1e_tx_timeout(struct net_device *netdev)
  240. {
  241. struct atl1e_adapter *adapter = netdev_priv(netdev);
  242. /* Do the reset outside of interrupt context */
  243. schedule_work(&adapter->reset_task);
  244. }
  245. /*
  246. * atl1e_set_multi - Multicast and Promiscuous mode set
  247. * @netdev: network interface device structure
  248. *
  249. * The set_multi entry point is called whenever the multicast address
  250. * list or the network interface flags are updated. This routine is
  251. * responsible for configuring the hardware for proper multicast,
  252. * promiscuous mode, and all-multi behavior.
  253. */
  254. static void atl1e_set_multi(struct net_device *netdev)
  255. {
  256. struct atl1e_adapter *adapter = netdev_priv(netdev);
  257. struct atl1e_hw *hw = &adapter->hw;
  258. struct dev_mc_list *mc_ptr;
  259. u32 mac_ctrl_data = 0;
  260. u32 hash_value;
  261. /* Check for Promiscuous and All Multicast modes */
  262. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  263. if (netdev->flags & IFF_PROMISC) {
  264. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  265. } else if (netdev->flags & IFF_ALLMULTI) {
  266. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  267. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  268. } else {
  269. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  270. }
  271. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  272. /* clear the old settings from the multicast hash table */
  273. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  274. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  275. /* comoute mc addresses' hash value ,and put it into hash table */
  276. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  277. hash_value = atl1e_hash_mc_addr(hw, mc_ptr->dmi_addr);
  278. atl1e_hash_set(hw, hash_value);
  279. }
  280. }
  281. static void atl1e_vlan_rx_register(struct net_device *netdev,
  282. struct vlan_group *grp)
  283. {
  284. struct atl1e_adapter *adapter = netdev_priv(netdev);
  285. struct pci_dev *pdev = adapter->pdev;
  286. u32 mac_ctrl_data = 0;
  287. dev_dbg(&pdev->dev, "atl1e_vlan_rx_register\n");
  288. atl1e_irq_disable(adapter);
  289. adapter->vlgrp = grp;
  290. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  291. if (grp) {
  292. /* enable VLAN tag insert/strip */
  293. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  294. } else {
  295. /* disable VLAN tag insert/strip */
  296. mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  297. }
  298. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  299. atl1e_irq_enable(adapter);
  300. }
  301. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  302. {
  303. struct pci_dev *pdev = adapter->pdev;
  304. dev_dbg(&pdev->dev, "atl1e_restore_vlan !");
  305. atl1e_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  306. }
  307. /*
  308. * atl1e_set_mac - Change the Ethernet Address of the NIC
  309. * @netdev: network interface device structure
  310. * @p: pointer to an address structure
  311. *
  312. * Returns 0 on success, negative on failure
  313. */
  314. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  315. {
  316. struct atl1e_adapter *adapter = netdev_priv(netdev);
  317. struct sockaddr *addr = p;
  318. if (!is_valid_ether_addr(addr->sa_data))
  319. return -EADDRNOTAVAIL;
  320. if (netif_running(netdev))
  321. return -EBUSY;
  322. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  323. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  324. atl1e_hw_set_mac_addr(&adapter->hw);
  325. return 0;
  326. }
  327. /*
  328. * atl1e_change_mtu - Change the Maximum Transfer Unit
  329. * @netdev: network interface device structure
  330. * @new_mtu: new value for maximum frame size
  331. *
  332. * Returns 0 on success, negative on failure
  333. */
  334. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  335. {
  336. struct atl1e_adapter *adapter = netdev_priv(netdev);
  337. int old_mtu = netdev->mtu;
  338. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  339. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  340. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  341. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  342. return -EINVAL;
  343. }
  344. /* set MTU */
  345. if (old_mtu != new_mtu && netif_running(netdev)) {
  346. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  347. msleep(1);
  348. netdev->mtu = new_mtu;
  349. adapter->hw.max_frame_size = new_mtu;
  350. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  351. atl1e_down(adapter);
  352. atl1e_up(adapter);
  353. clear_bit(__AT_RESETTING, &adapter->flags);
  354. }
  355. return 0;
  356. }
  357. /*
  358. * caller should hold mdio_lock
  359. */
  360. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  361. {
  362. struct atl1e_adapter *adapter = netdev_priv(netdev);
  363. u16 result;
  364. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  365. return result;
  366. }
  367. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  368. int reg_num, int val)
  369. {
  370. struct atl1e_adapter *adapter = netdev_priv(netdev);
  371. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  372. }
  373. /*
  374. * atl1e_mii_ioctl -
  375. * @netdev:
  376. * @ifreq:
  377. * @cmd:
  378. */
  379. static int atl1e_mii_ioctl(struct net_device *netdev,
  380. struct ifreq *ifr, int cmd)
  381. {
  382. struct atl1e_adapter *adapter = netdev_priv(netdev);
  383. struct pci_dev *pdev = adapter->pdev;
  384. struct mii_ioctl_data *data = if_mii(ifr);
  385. unsigned long flags;
  386. int retval = 0;
  387. if (!netif_running(netdev))
  388. return -EINVAL;
  389. spin_lock_irqsave(&adapter->mdio_lock, flags);
  390. switch (cmd) {
  391. case SIOCGMIIPHY:
  392. data->phy_id = 0;
  393. break;
  394. case SIOCGMIIREG:
  395. if (!capable(CAP_NET_ADMIN)) {
  396. retval = -EPERM;
  397. goto out;
  398. }
  399. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  400. &data->val_out)) {
  401. retval = -EIO;
  402. goto out;
  403. }
  404. break;
  405. case SIOCSMIIREG:
  406. if (!capable(CAP_NET_ADMIN)) {
  407. retval = -EPERM;
  408. goto out;
  409. }
  410. if (data->reg_num & ~(0x1F)) {
  411. retval = -EFAULT;
  412. goto out;
  413. }
  414. dev_dbg(&pdev->dev, "<atl1e_mii_ioctl> write %x %x",
  415. data->reg_num, data->val_in);
  416. if (atl1e_write_phy_reg(&adapter->hw,
  417. data->reg_num, data->val_in)) {
  418. retval = -EIO;
  419. goto out;
  420. }
  421. break;
  422. default:
  423. retval = -EOPNOTSUPP;
  424. break;
  425. }
  426. out:
  427. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  428. return retval;
  429. }
  430. /*
  431. * atl1e_ioctl -
  432. * @netdev:
  433. * @ifreq:
  434. * @cmd:
  435. */
  436. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  437. {
  438. switch (cmd) {
  439. case SIOCGMIIPHY:
  440. case SIOCGMIIREG:
  441. case SIOCSMIIREG:
  442. return atl1e_mii_ioctl(netdev, ifr, cmd);
  443. default:
  444. return -EOPNOTSUPP;
  445. }
  446. }
  447. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  448. {
  449. u16 cmd;
  450. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  451. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  452. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  453. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  454. /*
  455. * some motherboards BIOS(PXE/EFI) driver may set PME
  456. * while they transfer control to OS (Windows/Linux)
  457. * so we should clear this bit before NIC work normally
  458. */
  459. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  460. msleep(1);
  461. }
  462. /*
  463. * atl1e_alloc_queues - Allocate memory for all rings
  464. * @adapter: board private structure to initialize
  465. *
  466. */
  467. static int __devinit atl1e_alloc_queues(struct atl1e_adapter *adapter)
  468. {
  469. return 0;
  470. }
  471. /*
  472. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  473. * @adapter: board private structure to initialize
  474. *
  475. * atl1e_sw_init initializes the Adapter private data structure.
  476. * Fields are initialized based on PCI device information and
  477. * OS network device settings (MTU size).
  478. */
  479. static int __devinit atl1e_sw_init(struct atl1e_adapter *adapter)
  480. {
  481. struct atl1e_hw *hw = &adapter->hw;
  482. struct pci_dev *pdev = adapter->pdev;
  483. u32 phy_status_data = 0;
  484. adapter->wol = 0;
  485. adapter->link_speed = SPEED_0; /* hardware init */
  486. adapter->link_duplex = FULL_DUPLEX;
  487. adapter->num_rx_queues = 1;
  488. /* PCI config space info */
  489. hw->vendor_id = pdev->vendor;
  490. hw->device_id = pdev->device;
  491. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  492. hw->subsystem_id = pdev->subsystem_device;
  493. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  494. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  495. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  496. /* nic type */
  497. if (hw->revision_id >= 0xF0) {
  498. hw->nic_type = athr_l2e_revB;
  499. } else {
  500. if (phy_status_data & PHY_STATUS_100M)
  501. hw->nic_type = athr_l1e;
  502. else
  503. hw->nic_type = athr_l2e_revA;
  504. }
  505. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  506. if (phy_status_data & PHY_STATUS_EMI_CA)
  507. hw->emi_ca = true;
  508. else
  509. hw->emi_ca = false;
  510. hw->phy_configured = false;
  511. hw->preamble_len = 7;
  512. hw->max_frame_size = adapter->netdev->mtu;
  513. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  514. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  515. hw->rrs_type = atl1e_rrs_disable;
  516. hw->indirect_tab = 0;
  517. hw->base_cpu = 0;
  518. /* need confirm */
  519. hw->ict = 50000; /* 100ms */
  520. hw->smb_timer = 200000; /* 200ms */
  521. hw->tpd_burst = 5;
  522. hw->rrd_thresh = 1;
  523. hw->tpd_thresh = adapter->tx_ring.count / 2;
  524. hw->rx_count_down = 4; /* 2us resolution */
  525. hw->tx_count_down = hw->imt * 4 / 3;
  526. hw->dmar_block = atl1e_dma_req_1024;
  527. hw->dmaw_block = atl1e_dma_req_1024;
  528. hw->dmar_dly_cnt = 15;
  529. hw->dmaw_dly_cnt = 4;
  530. if (atl1e_alloc_queues(adapter)) {
  531. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  532. return -ENOMEM;
  533. }
  534. atomic_set(&adapter->irq_sem, 1);
  535. spin_lock_init(&adapter->mdio_lock);
  536. spin_lock_init(&adapter->tx_lock);
  537. set_bit(__AT_DOWN, &adapter->flags);
  538. return 0;
  539. }
  540. /*
  541. * atl1e_clean_tx_ring - Free Tx-skb
  542. * @adapter: board private structure
  543. */
  544. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  545. {
  546. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  547. &adapter->tx_ring;
  548. struct atl1e_tx_buffer *tx_buffer = NULL;
  549. struct pci_dev *pdev = adapter->pdev;
  550. u16 index, ring_count;
  551. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  552. return;
  553. ring_count = tx_ring->count;
  554. /* first unmmap dma */
  555. for (index = 0; index < ring_count; index++) {
  556. tx_buffer = &tx_ring->tx_buffer[index];
  557. if (tx_buffer->dma) {
  558. pci_unmap_page(pdev, tx_buffer->dma,
  559. tx_buffer->length, PCI_DMA_TODEVICE);
  560. tx_buffer->dma = 0;
  561. }
  562. }
  563. /* second free skb */
  564. for (index = 0; index < ring_count; index++) {
  565. tx_buffer = &tx_ring->tx_buffer[index];
  566. if (tx_buffer->skb) {
  567. dev_kfree_skb_any(tx_buffer->skb);
  568. tx_buffer->skb = NULL;
  569. }
  570. }
  571. /* Zero out Tx-buffers */
  572. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  573. ring_count);
  574. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  575. ring_count);
  576. }
  577. /*
  578. * atl1e_clean_rx_ring - Free rx-reservation skbs
  579. * @adapter: board private structure
  580. */
  581. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  582. {
  583. struct atl1e_rx_ring *rx_ring =
  584. (struct atl1e_rx_ring *)&adapter->rx_ring;
  585. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  586. u16 i, j;
  587. if (adapter->ring_vir_addr == NULL)
  588. return;
  589. /* Zero out the descriptor ring */
  590. for (i = 0; i < adapter->num_rx_queues; i++) {
  591. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  592. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  593. memset(rx_page_desc[i].rx_page[j].addr, 0,
  594. rx_ring->real_page_size);
  595. }
  596. }
  597. }
  598. }
  599. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  600. {
  601. *ring_size = ((u32)(adapter->tx_ring.count *
  602. sizeof(struct atl1e_tpd_desc) + 7
  603. /* tx ring, qword align */
  604. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  605. adapter->num_rx_queues + 31
  606. /* rx ring, 32 bytes align */
  607. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  608. sizeof(u32) + 3));
  609. /* tx, rx cmd, dword align */
  610. }
  611. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  612. {
  613. struct atl1e_tx_ring *tx_ring = NULL;
  614. struct atl1e_rx_ring *rx_ring = NULL;
  615. tx_ring = &adapter->tx_ring;
  616. rx_ring = &adapter->rx_ring;
  617. rx_ring->real_page_size = adapter->rx_ring.page_size
  618. + adapter->hw.max_frame_size
  619. + ETH_HLEN + VLAN_HLEN
  620. + ETH_FCS_LEN;
  621. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  622. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  623. adapter->ring_vir_addr = NULL;
  624. adapter->rx_ring.desc = NULL;
  625. rwlock_init(&adapter->tx_ring.tx_lock);
  626. return;
  627. }
  628. /*
  629. * Read / Write Ptr Initialize:
  630. */
  631. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  632. {
  633. struct atl1e_tx_ring *tx_ring = NULL;
  634. struct atl1e_rx_ring *rx_ring = NULL;
  635. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  636. int i, j;
  637. tx_ring = &adapter->tx_ring;
  638. rx_ring = &adapter->rx_ring;
  639. rx_page_desc = rx_ring->rx_page_desc;
  640. tx_ring->next_to_use = 0;
  641. atomic_set(&tx_ring->next_to_clean, 0);
  642. for (i = 0; i < adapter->num_rx_queues; i++) {
  643. rx_page_desc[i].rx_using = 0;
  644. rx_page_desc[i].rx_nxseq = 0;
  645. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  646. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  647. rx_page_desc[i].rx_page[j].read_offset = 0;
  648. }
  649. }
  650. }
  651. /*
  652. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  653. * @adapter: board private structure
  654. *
  655. * Free all transmit software resources
  656. */
  657. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  658. {
  659. struct pci_dev *pdev = adapter->pdev;
  660. atl1e_clean_tx_ring(adapter);
  661. atl1e_clean_rx_ring(adapter);
  662. if (adapter->ring_vir_addr) {
  663. pci_free_consistent(pdev, adapter->ring_size,
  664. adapter->ring_vir_addr, adapter->ring_dma);
  665. adapter->ring_vir_addr = NULL;
  666. }
  667. if (adapter->tx_ring.tx_buffer) {
  668. kfree(adapter->tx_ring.tx_buffer);
  669. adapter->tx_ring.tx_buffer = NULL;
  670. }
  671. }
  672. /*
  673. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  674. * @adapter: board private structure
  675. *
  676. * Return 0 on success, negative on failure
  677. */
  678. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  679. {
  680. struct pci_dev *pdev = adapter->pdev;
  681. struct atl1e_tx_ring *tx_ring;
  682. struct atl1e_rx_ring *rx_ring;
  683. struct atl1e_rx_page_desc *rx_page_desc;
  684. int size, i, j;
  685. u32 offset = 0;
  686. int err = 0;
  687. if (adapter->ring_vir_addr != NULL)
  688. return 0; /* alloced already */
  689. tx_ring = &adapter->tx_ring;
  690. rx_ring = &adapter->rx_ring;
  691. /* real ring DMA buffer */
  692. size = adapter->ring_size;
  693. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  694. adapter->ring_size, &adapter->ring_dma);
  695. if (adapter->ring_vir_addr == NULL) {
  696. dev_err(&pdev->dev, "pci_alloc_consistent failed, "
  697. "size = D%d", size);
  698. return -ENOMEM;
  699. }
  700. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  701. rx_page_desc = rx_ring->rx_page_desc;
  702. /* Init TPD Ring */
  703. tx_ring->dma = roundup(adapter->ring_dma, 8);
  704. offset = tx_ring->dma - adapter->ring_dma;
  705. tx_ring->desc = (struct atl1e_tpd_desc *)
  706. (adapter->ring_vir_addr + offset);
  707. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  708. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  709. if (tx_ring->tx_buffer == NULL) {
  710. dev_err(&pdev->dev, "kzalloc failed , size = D%d", size);
  711. err = -ENOMEM;
  712. goto failed;
  713. }
  714. /* Init RXF-Pages */
  715. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  716. offset = roundup(offset, 32);
  717. for (i = 0; i < adapter->num_rx_queues; i++) {
  718. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  719. rx_page_desc[i].rx_page[j].dma =
  720. adapter->ring_dma + offset;
  721. rx_page_desc[i].rx_page[j].addr =
  722. adapter->ring_vir_addr + offset;
  723. offset += rx_ring->real_page_size;
  724. }
  725. }
  726. /* Init CMB dma address */
  727. tx_ring->cmb_dma = adapter->ring_dma + offset;
  728. tx_ring->cmb = (u32 *)(adapter->ring_vir_addr + offset);
  729. offset += sizeof(u32);
  730. for (i = 0; i < adapter->num_rx_queues; i++) {
  731. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  732. rx_page_desc[i].rx_page[j].write_offset_dma =
  733. adapter->ring_dma + offset;
  734. rx_page_desc[i].rx_page[j].write_offset_addr =
  735. adapter->ring_vir_addr + offset;
  736. offset += sizeof(u32);
  737. }
  738. }
  739. if (unlikely(offset > adapter->ring_size)) {
  740. dev_err(&pdev->dev, "offset(%d) > ring size(%d) !!\n",
  741. offset, adapter->ring_size);
  742. err = -1;
  743. goto failed;
  744. }
  745. return 0;
  746. failed:
  747. if (adapter->ring_vir_addr != NULL) {
  748. pci_free_consistent(pdev, adapter->ring_size,
  749. adapter->ring_vir_addr, adapter->ring_dma);
  750. adapter->ring_vir_addr = NULL;
  751. }
  752. return err;
  753. }
  754. static inline void atl1e_configure_des_ring(const struct atl1e_adapter *adapter)
  755. {
  756. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  757. struct atl1e_rx_ring *rx_ring =
  758. (struct atl1e_rx_ring *)&adapter->rx_ring;
  759. struct atl1e_tx_ring *tx_ring =
  760. (struct atl1e_tx_ring *)&adapter->tx_ring;
  761. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  762. int i, j;
  763. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  764. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  765. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  766. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  767. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  768. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  769. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  770. rx_page_desc = rx_ring->rx_page_desc;
  771. /* RXF Page Physical address / Page Length */
  772. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  773. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  774. (u32)((adapter->ring_dma &
  775. AT_DMA_HI_ADDR_MASK) >> 32));
  776. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  777. u32 page_phy_addr;
  778. u32 offset_phy_addr;
  779. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  780. offset_phy_addr =
  781. rx_page_desc[i].rx_page[j].write_offset_dma;
  782. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  783. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  784. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  785. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  786. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  787. }
  788. }
  789. /* Page Length */
  790. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  791. /* Load all of base address above */
  792. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  793. return;
  794. }
  795. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  796. {
  797. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  798. u32 dev_ctrl_data = 0;
  799. u32 max_pay_load = 0;
  800. u32 jumbo_thresh = 0;
  801. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  802. /* configure TXQ param */
  803. if (hw->nic_type != athr_l2e_revB) {
  804. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  805. if (hw->max_frame_size <= 1500) {
  806. jumbo_thresh = hw->max_frame_size + extra_size;
  807. } else if (hw->max_frame_size < 6*1024) {
  808. jumbo_thresh =
  809. (hw->max_frame_size + extra_size) * 2 / 3;
  810. } else {
  811. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  812. }
  813. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  814. }
  815. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  816. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  817. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  818. hw->dmaw_block = min(max_pay_load, hw->dmaw_block);
  819. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  820. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  821. hw->dmar_block = min(max_pay_load, hw->dmar_block);
  822. if (hw->nic_type != athr_l2e_revB)
  823. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  824. atl1e_pay_load_size[hw->dmar_block]);
  825. /* enable TXQ */
  826. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  827. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  828. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  829. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  830. return;
  831. }
  832. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  833. {
  834. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  835. u32 rxf_len = 0;
  836. u32 rxf_low = 0;
  837. u32 rxf_high = 0;
  838. u32 rxf_thresh_data = 0;
  839. u32 rxq_ctrl_data = 0;
  840. if (hw->nic_type != athr_l2e_revB) {
  841. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  842. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  843. RXQ_JMBOSZ_TH_SHIFT |
  844. (1 & RXQ_JMBO_LKAH_MASK) <<
  845. RXQ_JMBO_LKAH_SHIFT));
  846. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  847. rxf_high = rxf_len * 4 / 5;
  848. rxf_low = rxf_len / 5;
  849. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  850. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  851. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  852. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  853. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  854. }
  855. /* RRS */
  856. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  857. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  858. if (hw->rrs_type & atl1e_rrs_ipv4)
  859. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  860. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  861. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  862. if (hw->rrs_type & atl1e_rrs_ipv6)
  863. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  864. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  865. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  866. if (hw->rrs_type != atl1e_rrs_disable)
  867. rxq_ctrl_data |=
  868. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  869. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  870. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  871. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  872. return;
  873. }
  874. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  875. {
  876. struct atl1e_hw *hw = &adapter->hw;
  877. u32 dma_ctrl_data = 0;
  878. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  879. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  880. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  881. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  882. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  883. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  884. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  885. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  886. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  887. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  888. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  889. return;
  890. }
  891. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  892. {
  893. u32 value;
  894. struct atl1e_hw *hw = &adapter->hw;
  895. struct net_device *netdev = adapter->netdev;
  896. /* Config MAC CTRL Register */
  897. value = MAC_CTRL_TX_EN |
  898. MAC_CTRL_RX_EN ;
  899. if (FULL_DUPLEX == adapter->link_duplex)
  900. value |= MAC_CTRL_DUPLX;
  901. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  902. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  903. MAC_CTRL_SPEED_SHIFT);
  904. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  905. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  906. value |= (((u32)adapter->hw.preamble_len &
  907. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  908. if (adapter->vlgrp)
  909. value |= MAC_CTRL_RMV_VLAN;
  910. value |= MAC_CTRL_BC_EN;
  911. if (netdev->flags & IFF_PROMISC)
  912. value |= MAC_CTRL_PROMIS_EN;
  913. if (netdev->flags & IFF_ALLMULTI)
  914. value |= MAC_CTRL_MC_ALL_EN;
  915. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  916. }
  917. /*
  918. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  919. * @adapter: board private structure
  920. *
  921. * Configure the Tx /Rx unit of the MAC after a reset.
  922. */
  923. static int atl1e_configure(struct atl1e_adapter *adapter)
  924. {
  925. struct atl1e_hw *hw = &adapter->hw;
  926. struct pci_dev *pdev = adapter->pdev;
  927. u32 intr_status_data = 0;
  928. /* clear interrupt status */
  929. AT_WRITE_REG(hw, REG_ISR, ~0);
  930. /* 1. set MAC Address */
  931. atl1e_hw_set_mac_addr(hw);
  932. /* 2. Init the Multicast HASH table done by set_muti */
  933. /* 3. Clear any WOL status */
  934. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  935. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  936. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  937. * High 32bits memory */
  938. atl1e_configure_des_ring(adapter);
  939. /* 5. set Interrupt Moderator Timer */
  940. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  941. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  942. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  943. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  944. /* 6. rx/tx threshold to trig interrupt */
  945. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  946. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  947. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  948. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  949. /* 7. set Interrupt Clear Timer */
  950. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  951. /* 8. set MTU */
  952. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  953. VLAN_HLEN + ETH_FCS_LEN);
  954. /* 9. config TXQ early tx threshold */
  955. atl1e_configure_tx(adapter);
  956. /* 10. config RXQ */
  957. atl1e_configure_rx(adapter);
  958. /* 11. config DMA Engine */
  959. atl1e_configure_dma(adapter);
  960. /* 12. smb timer to trig interrupt */
  961. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  962. intr_status_data = AT_READ_REG(hw, REG_ISR);
  963. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  964. dev_err(&pdev->dev, "atl1e_configure failed,"
  965. "PCIE phy link down\n");
  966. return -1;
  967. }
  968. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  969. return 0;
  970. }
  971. /*
  972. * atl1e_get_stats - Get System Network Statistics
  973. * @netdev: network interface device structure
  974. *
  975. * Returns the address of the device statistics structure.
  976. * The statistics are actually updated from the timer callback.
  977. */
  978. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  979. {
  980. struct atl1e_adapter *adapter = netdev_priv(netdev);
  981. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  982. struct net_device_stats *net_stats = &adapter->net_stats;
  983. net_stats->rx_packets = hw_stats->rx_ok;
  984. net_stats->tx_packets = hw_stats->tx_ok;
  985. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  986. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  987. net_stats->multicast = hw_stats->rx_mcast;
  988. net_stats->collisions = hw_stats->tx_1_col +
  989. hw_stats->tx_2_col * 2 +
  990. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  991. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  992. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  993. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  994. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  995. net_stats->rx_length_errors = hw_stats->rx_len_err;
  996. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  997. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  998. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  999. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1000. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1001. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1002. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1003. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1004. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1005. return &adapter->net_stats;
  1006. }
  1007. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  1008. {
  1009. u16 hw_reg_addr = 0;
  1010. unsigned long *stats_item = NULL;
  1011. /* update rx status */
  1012. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1013. stats_item = &adapter->hw_stats.rx_ok;
  1014. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1015. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1016. stats_item++;
  1017. hw_reg_addr += 4;
  1018. }
  1019. /* update tx status */
  1020. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1021. stats_item = &adapter->hw_stats.tx_ok;
  1022. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1023. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1024. stats_item++;
  1025. hw_reg_addr += 4;
  1026. }
  1027. }
  1028. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1029. {
  1030. u16 phy_data;
  1031. spin_lock(&adapter->mdio_lock);
  1032. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1033. spin_unlock(&adapter->mdio_lock);
  1034. }
  1035. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1036. {
  1037. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  1038. &adapter->tx_ring;
  1039. struct atl1e_tx_buffer *tx_buffer = NULL;
  1040. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1041. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1042. while (next_to_clean != hw_next_to_clean) {
  1043. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1044. if (tx_buffer->dma) {
  1045. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1046. tx_buffer->length, PCI_DMA_TODEVICE);
  1047. tx_buffer->dma = 0;
  1048. }
  1049. if (tx_buffer->skb) {
  1050. dev_kfree_skb_irq(tx_buffer->skb);
  1051. tx_buffer->skb = NULL;
  1052. }
  1053. if (++next_to_clean == tx_ring->count)
  1054. next_to_clean = 0;
  1055. }
  1056. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1057. if (netif_queue_stopped(adapter->netdev) &&
  1058. netif_carrier_ok(adapter->netdev)) {
  1059. netif_wake_queue(adapter->netdev);
  1060. }
  1061. return true;
  1062. }
  1063. /*
  1064. * atl1e_intr - Interrupt Handler
  1065. * @irq: interrupt number
  1066. * @data: pointer to a network interface device structure
  1067. * @pt_regs: CPU registers structure
  1068. */
  1069. static irqreturn_t atl1e_intr(int irq, void *data)
  1070. {
  1071. struct net_device *netdev = data;
  1072. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1073. struct pci_dev *pdev = adapter->pdev;
  1074. struct atl1e_hw *hw = &adapter->hw;
  1075. int max_ints = AT_MAX_INT_WORK;
  1076. int handled = IRQ_NONE;
  1077. u32 status;
  1078. do {
  1079. status = AT_READ_REG(hw, REG_ISR);
  1080. if ((status & IMR_NORMAL_MASK) == 0 ||
  1081. (status & ISR_DIS_INT) != 0) {
  1082. if (max_ints != AT_MAX_INT_WORK)
  1083. handled = IRQ_HANDLED;
  1084. break;
  1085. }
  1086. /* link event */
  1087. if (status & ISR_GPHY)
  1088. atl1e_clear_phy_int(adapter);
  1089. /* Ack ISR */
  1090. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1091. handled = IRQ_HANDLED;
  1092. /* check if PCIE PHY Link down */
  1093. if (status & ISR_PHY_LINKDOWN) {
  1094. dev_err(&pdev->dev,
  1095. "pcie phy linkdown %x\n", status);
  1096. if (netif_running(adapter->netdev)) {
  1097. /* reset MAC */
  1098. atl1e_irq_reset(adapter);
  1099. schedule_work(&adapter->reset_task);
  1100. break;
  1101. }
  1102. }
  1103. /* check if DMA read/write error */
  1104. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1105. dev_err(&pdev->dev,
  1106. "PCIE DMA RW error (status = 0x%x)\n",
  1107. status);
  1108. atl1e_irq_reset(adapter);
  1109. schedule_work(&adapter->reset_task);
  1110. break;
  1111. }
  1112. if (status & ISR_SMB)
  1113. atl1e_update_hw_stats(adapter);
  1114. /* link event */
  1115. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1116. adapter->net_stats.tx_carrier_errors++;
  1117. atl1e_link_chg_event(adapter);
  1118. break;
  1119. }
  1120. /* transmit event */
  1121. if (status & ISR_TX_EVENT)
  1122. atl1e_clean_tx_irq(adapter);
  1123. if (status & ISR_RX_EVENT) {
  1124. /*
  1125. * disable rx interrupts, without
  1126. * the synchronize_irq bit
  1127. */
  1128. AT_WRITE_REG(hw, REG_IMR,
  1129. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1130. AT_WRITE_FLUSH(hw);
  1131. if (likely(netif_rx_schedule_prep(netdev,
  1132. &adapter->napi)))
  1133. __netif_rx_schedule(netdev, &adapter->napi);
  1134. }
  1135. } while (--max_ints > 0);
  1136. /* re-enable Interrupt*/
  1137. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1138. return handled;
  1139. }
  1140. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1141. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1142. {
  1143. u8 *packet = (u8 *)(prrs + 1);
  1144. struct iphdr *iph;
  1145. u16 head_len = ETH_HLEN;
  1146. u16 pkt_flags;
  1147. u16 err_flags;
  1148. skb->ip_summed = CHECKSUM_NONE;
  1149. pkt_flags = prrs->pkt_flag;
  1150. err_flags = prrs->err_flag;
  1151. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1152. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1153. if (pkt_flags & RRS_IS_IPV4) {
  1154. if (pkt_flags & RRS_IS_802_3)
  1155. head_len += 8;
  1156. iph = (struct iphdr *) (packet + head_len);
  1157. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1158. goto hw_xsum;
  1159. }
  1160. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1161. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1162. return;
  1163. }
  1164. }
  1165. hw_xsum :
  1166. return;
  1167. }
  1168. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1169. u8 que)
  1170. {
  1171. struct atl1e_rx_page_desc *rx_page_desc =
  1172. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1173. u8 rx_using = rx_page_desc[que].rx_using;
  1174. return (struct atl1e_rx_page *)&(rx_page_desc[que].rx_page[rx_using]);
  1175. }
  1176. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1177. int *work_done, int work_to_do)
  1178. {
  1179. struct pci_dev *pdev = adapter->pdev;
  1180. struct net_device *netdev = adapter->netdev;
  1181. struct atl1e_rx_ring *rx_ring = (struct atl1e_rx_ring *)
  1182. &adapter->rx_ring;
  1183. struct atl1e_rx_page_desc *rx_page_desc =
  1184. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1185. struct sk_buff *skb = NULL;
  1186. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1187. u32 packet_size, write_offset;
  1188. struct atl1e_recv_ret_status *prrs;
  1189. write_offset = *(rx_page->write_offset_addr);
  1190. if (likely(rx_page->read_offset < write_offset)) {
  1191. do {
  1192. if (*work_done >= work_to_do)
  1193. break;
  1194. (*work_done)++;
  1195. /* get new packet's rrs */
  1196. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1197. rx_page->read_offset);
  1198. /* check sequence number */
  1199. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1200. dev_err(&pdev->dev,
  1201. "rx sequence number"
  1202. " error (rx=%d) (expect=%d)\n",
  1203. prrs->seq_num,
  1204. rx_page_desc[que].rx_nxseq);
  1205. rx_page_desc[que].rx_nxseq++;
  1206. /* just for debug use */
  1207. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1208. (((u32)prrs->seq_num) << 16) |
  1209. rx_page_desc[que].rx_nxseq);
  1210. goto fatal_err;
  1211. }
  1212. rx_page_desc[que].rx_nxseq++;
  1213. /* error packet */
  1214. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1215. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1216. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1217. RRS_ERR_TRUNC)) {
  1218. /* hardware error, discard this packet*/
  1219. dev_err(&pdev->dev,
  1220. "rx packet desc error %x\n",
  1221. *((u32 *)prrs + 1));
  1222. goto skip_pkt;
  1223. }
  1224. }
  1225. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1226. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1227. skb = netdev_alloc_skb(netdev,
  1228. packet_size + NET_IP_ALIGN);
  1229. if (skb == NULL) {
  1230. dev_warn(&pdev->dev, "%s: Memory squeeze,"
  1231. "deferring packet.\n", netdev->name);
  1232. goto skip_pkt;
  1233. }
  1234. skb_reserve(skb, NET_IP_ALIGN);
  1235. skb->dev = netdev;
  1236. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1237. skb_put(skb, packet_size);
  1238. skb->protocol = eth_type_trans(skb, netdev);
  1239. atl1e_rx_checksum(adapter, skb, prrs);
  1240. if (unlikely(adapter->vlgrp &&
  1241. (prrs->pkt_flag & RRS_IS_VLAN_TAG))) {
  1242. u16 vlan_tag = (prrs->vtag >> 4) |
  1243. ((prrs->vtag & 7) << 13) |
  1244. ((prrs->vtag & 8) << 9);
  1245. dev_dbg(&pdev->dev,
  1246. "RXD VLAN TAG<RRD>=0x%04x\n",
  1247. prrs->vtag);
  1248. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  1249. vlan_tag);
  1250. } else {
  1251. netif_receive_skb(skb);
  1252. }
  1253. netdev->last_rx = jiffies;
  1254. skip_pkt:
  1255. /* skip current packet whether it's ok or not. */
  1256. rx_page->read_offset +=
  1257. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1258. RRS_PKT_SIZE_MASK) +
  1259. sizeof(struct atl1e_recv_ret_status) + 31) &
  1260. 0xFFFFFFE0);
  1261. if (rx_page->read_offset >= rx_ring->page_size) {
  1262. /* mark this page clean */
  1263. u16 reg_addr;
  1264. u8 rx_using;
  1265. rx_page->read_offset =
  1266. *(rx_page->write_offset_addr) = 0;
  1267. rx_using = rx_page_desc[que].rx_using;
  1268. reg_addr =
  1269. atl1e_rx_page_vld_regs[que][rx_using];
  1270. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1271. rx_page_desc[que].rx_using ^= 1;
  1272. rx_page = atl1e_get_rx_page(adapter, que);
  1273. }
  1274. write_offset = *(rx_page->write_offset_addr);
  1275. } while (rx_page->read_offset < write_offset);
  1276. }
  1277. return;
  1278. fatal_err:
  1279. if (!test_bit(__AT_DOWN, &adapter->flags))
  1280. schedule_work(&adapter->reset_task);
  1281. }
  1282. /*
  1283. * atl1e_clean - NAPI Rx polling callback
  1284. * @adapter: board private structure
  1285. */
  1286. static int atl1e_clean(struct napi_struct *napi, int budget)
  1287. {
  1288. struct atl1e_adapter *adapter =
  1289. container_of(napi, struct atl1e_adapter, napi);
  1290. struct net_device *netdev = adapter->netdev;
  1291. struct pci_dev *pdev = adapter->pdev;
  1292. u32 imr_data;
  1293. int work_done = 0;
  1294. /* Keep link state information with original netdev */
  1295. if (!netif_carrier_ok(adapter->netdev))
  1296. goto quit_polling;
  1297. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1298. /* If no Tx and not enough Rx work done, exit the polling mode */
  1299. if (work_done < budget) {
  1300. quit_polling:
  1301. netif_rx_complete(netdev, napi);
  1302. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1303. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1304. /* test debug */
  1305. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1306. atomic_dec(&adapter->irq_sem);
  1307. dev_err(&pdev->dev,
  1308. "atl1e_clean is called when AT_DOWN\n");
  1309. }
  1310. /* reenable RX intr */
  1311. /*atl1e_irq_enable(adapter); */
  1312. }
  1313. return work_done;
  1314. }
  1315. #ifdef CONFIG_NET_POLL_CONTROLLER
  1316. /*
  1317. * Polling 'interrupt' - used by things like netconsole to send skbs
  1318. * without having to re-enable interrupts. It's not called while
  1319. * the interrupt routine is executing.
  1320. */
  1321. static void atl1e_netpoll(struct net_device *netdev)
  1322. {
  1323. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1324. disable_irq(adapter->pdev->irq);
  1325. atl1e_intr(adapter->pdev->irq, netdev);
  1326. enable_irq(adapter->pdev->irq);
  1327. }
  1328. #endif
  1329. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1330. {
  1331. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1332. u16 next_to_use = 0;
  1333. u16 next_to_clean = 0;
  1334. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1335. next_to_use = tx_ring->next_to_use;
  1336. return (u16)(next_to_clean > next_to_use) ?
  1337. (next_to_clean - next_to_use - 1) :
  1338. (tx_ring->count + next_to_clean - next_to_use - 1);
  1339. }
  1340. /*
  1341. * get next usable tpd
  1342. * Note: should call atl1e_tdp_avail to make sure
  1343. * there is enough tpd to use
  1344. */
  1345. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1346. {
  1347. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1348. u16 next_to_use = 0;
  1349. next_to_use = tx_ring->next_to_use;
  1350. if (++tx_ring->next_to_use == tx_ring->count)
  1351. tx_ring->next_to_use = 0;
  1352. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1353. return (struct atl1e_tpd_desc *)&tx_ring->desc[next_to_use];
  1354. }
  1355. static struct atl1e_tx_buffer *
  1356. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1357. {
  1358. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1359. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1360. }
  1361. /* Calculate the transmit packet descript needed*/
  1362. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1363. {
  1364. int i = 0;
  1365. u16 tpd_req = 1;
  1366. u16 fg_size = 0;
  1367. u16 proto_hdr_len = 0;
  1368. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1369. fg_size = skb_shinfo(skb)->frags[i].size;
  1370. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1371. }
  1372. if (skb_is_gso(skb)) {
  1373. if (skb->protocol == ntohs(ETH_P_IP) ||
  1374. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1375. proto_hdr_len = skb_transport_offset(skb) +
  1376. tcp_hdrlen(skb);
  1377. if (proto_hdr_len < skb_headlen(skb)) {
  1378. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1379. MAX_TX_BUF_LEN - 1) >>
  1380. MAX_TX_BUF_SHIFT);
  1381. }
  1382. }
  1383. }
  1384. return tpd_req;
  1385. }
  1386. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1387. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1388. {
  1389. struct pci_dev *pdev = adapter->pdev;
  1390. u8 hdr_len;
  1391. u32 real_len;
  1392. unsigned short offload_type;
  1393. int err;
  1394. if (skb_is_gso(skb)) {
  1395. if (skb_header_cloned(skb)) {
  1396. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1397. if (unlikely(err))
  1398. return -1;
  1399. }
  1400. offload_type = skb_shinfo(skb)->gso_type;
  1401. if (offload_type & SKB_GSO_TCPV4) {
  1402. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1403. + ntohs(ip_hdr(skb)->tot_len));
  1404. if (real_len < skb->len)
  1405. pskb_trim(skb, real_len);
  1406. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1407. if (unlikely(skb->len == hdr_len)) {
  1408. /* only xsum need */
  1409. dev_warn(&pdev->dev,
  1410. "IPV4 tso with zero data??\n");
  1411. goto check_sum;
  1412. } else {
  1413. ip_hdr(skb)->check = 0;
  1414. ip_hdr(skb)->tot_len = 0;
  1415. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1416. ip_hdr(skb)->saddr,
  1417. ip_hdr(skb)->daddr,
  1418. 0, IPPROTO_TCP, 0);
  1419. tpd->word3 |= (ip_hdr(skb)->ihl &
  1420. TDP_V4_IPHL_MASK) <<
  1421. TPD_V4_IPHL_SHIFT;
  1422. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1423. TPD_TCPHDRLEN_MASK) <<
  1424. TPD_TCPHDRLEN_SHIFT;
  1425. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1426. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1427. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1428. }
  1429. return 0;
  1430. }
  1431. if (offload_type & SKB_GSO_TCPV6) {
  1432. real_len = (((unsigned char *)ipv6_hdr(skb) - skb->data)
  1433. + ntohs(ipv6_hdr(skb)->payload_len));
  1434. if (real_len < skb->len)
  1435. pskb_trim(skb, real_len);
  1436. /* check payload == 0 byte ? */
  1437. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1438. if (unlikely(skb->len == hdr_len)) {
  1439. /* only xsum need */
  1440. dev_warn(&pdev->dev,
  1441. "IPV6 tso with zero data??\n");
  1442. goto check_sum;
  1443. } else {
  1444. tcp_hdr(skb)->check = ~csum_ipv6_magic(
  1445. &ipv6_hdr(skb)->saddr,
  1446. &ipv6_hdr(skb)->daddr,
  1447. 0, IPPROTO_TCP, 0);
  1448. tpd->word3 |= 1 << TPD_IP_VERSION_SHIFT;
  1449. hdr_len >>= 1;
  1450. tpd->word3 |= (hdr_len & TPD_V6_IPHLLO_MASK) <<
  1451. TPD_V6_IPHLLO_SHIFT;
  1452. tpd->word3 |= ((hdr_len >> 3) &
  1453. TPD_V6_IPHLHI_MASK) <<
  1454. TPD_V6_IPHLHI_SHIFT;
  1455. tpd->word3 |= (tcp_hdrlen(skb) >> 2 &
  1456. TPD_TCPHDRLEN_MASK) <<
  1457. TPD_TCPHDRLEN_SHIFT;
  1458. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1459. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1460. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1461. }
  1462. }
  1463. return 0;
  1464. }
  1465. check_sum:
  1466. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1467. u8 css, cso;
  1468. cso = skb_transport_offset(skb);
  1469. if (unlikely(cso & 0x1)) {
  1470. dev_err(&adapter->pdev->dev,
  1471. "pay load offset should not ant event number\n");
  1472. return -1;
  1473. } else {
  1474. css = cso + skb->csum_offset;
  1475. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1476. TPD_PLOADOFFSET_SHIFT;
  1477. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1478. TPD_CCSUMOFFSET_SHIFT;
  1479. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1480. }
  1481. }
  1482. return 0;
  1483. }
  1484. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1485. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1486. {
  1487. struct atl1e_tpd_desc *use_tpd = NULL;
  1488. struct atl1e_tx_buffer *tx_buffer = NULL;
  1489. u16 buf_len = skb->len - skb->data_len;
  1490. u16 map_len = 0;
  1491. u16 mapped_len = 0;
  1492. u16 hdr_len = 0;
  1493. u16 nr_frags;
  1494. u16 f;
  1495. int segment;
  1496. nr_frags = skb_shinfo(skb)->nr_frags;
  1497. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1498. if (segment) {
  1499. /* TSO */
  1500. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1501. use_tpd = tpd;
  1502. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1503. tx_buffer->length = map_len;
  1504. tx_buffer->dma = pci_map_single(adapter->pdev,
  1505. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1506. mapped_len += map_len;
  1507. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1508. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1509. ((cpu_to_le32(tx_buffer->length) &
  1510. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1511. }
  1512. while (mapped_len < buf_len) {
  1513. /* mapped_len == 0, means we should use the first tpd,
  1514. which is given by caller */
  1515. if (mapped_len == 0) {
  1516. use_tpd = tpd;
  1517. } else {
  1518. use_tpd = atl1e_get_tpd(adapter);
  1519. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1520. }
  1521. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1522. tx_buffer->skb = NULL;
  1523. tx_buffer->length = map_len =
  1524. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1525. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1526. tx_buffer->dma =
  1527. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1528. map_len, PCI_DMA_TODEVICE);
  1529. mapped_len += map_len;
  1530. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1531. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1532. ((cpu_to_le32(tx_buffer->length) &
  1533. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1534. }
  1535. for (f = 0; f < nr_frags; f++) {
  1536. struct skb_frag_struct *frag;
  1537. u16 i;
  1538. u16 seg_num;
  1539. frag = &skb_shinfo(skb)->frags[f];
  1540. buf_len = frag->size;
  1541. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1542. for (i = 0; i < seg_num; i++) {
  1543. use_tpd = atl1e_get_tpd(adapter);
  1544. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1545. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1546. if (tx_buffer->skb)
  1547. BUG();
  1548. tx_buffer->skb = NULL;
  1549. tx_buffer->length =
  1550. (buf_len > MAX_TX_BUF_LEN) ?
  1551. MAX_TX_BUF_LEN : buf_len;
  1552. buf_len -= tx_buffer->length;
  1553. tx_buffer->dma =
  1554. pci_map_page(adapter->pdev, frag->page,
  1555. frag->page_offset +
  1556. (i * MAX_TX_BUF_LEN),
  1557. tx_buffer->length,
  1558. PCI_DMA_TODEVICE);
  1559. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1560. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1561. ((cpu_to_le32(tx_buffer->length) &
  1562. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1563. }
  1564. }
  1565. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1566. /* note this one is a tcp header */
  1567. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1568. /* The last tpd */
  1569. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1570. /* The last buffer info contain the skb address,
  1571. so it will be free after unmap */
  1572. tx_buffer->skb = skb;
  1573. }
  1574. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1575. struct atl1e_tpd_desc *tpd)
  1576. {
  1577. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1578. /* Force memory writes to complete before letting h/w
  1579. * know there are new descriptors to fetch. (Only
  1580. * applicable for weak-ordered memory model archs,
  1581. * such as IA-64). */
  1582. wmb();
  1583. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1584. }
  1585. static int atl1e_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1586. {
  1587. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1588. unsigned long flags;
  1589. u16 tpd_req = 1;
  1590. struct atl1e_tpd_desc *tpd;
  1591. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1592. dev_kfree_skb_any(skb);
  1593. return NETDEV_TX_OK;
  1594. }
  1595. if (unlikely(skb->len <= 0)) {
  1596. dev_kfree_skb_any(skb);
  1597. return NETDEV_TX_OK;
  1598. }
  1599. tpd_req = atl1e_cal_tdp_req(skb);
  1600. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1601. return NETDEV_TX_LOCKED;
  1602. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1603. /* no enough descriptor, just stop queue */
  1604. netif_stop_queue(netdev);
  1605. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1606. return NETDEV_TX_BUSY;
  1607. }
  1608. tpd = atl1e_get_tpd(adapter);
  1609. if (unlikely(adapter->vlgrp && vlan_tx_tag_present(skb))) {
  1610. u16 vlan_tag = vlan_tx_tag_get(skb);
  1611. u16 atl1e_vlan_tag;
  1612. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1613. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1614. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1615. TPD_VLAN_SHIFT;
  1616. }
  1617. if (skb->protocol == ntohs(ETH_P_8021Q))
  1618. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1619. if (skb_network_offset(skb) != ETH_HLEN)
  1620. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1621. /* do TSO and check sum */
  1622. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1623. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1624. dev_kfree_skb_any(skb);
  1625. return NETDEV_TX_OK;
  1626. }
  1627. atl1e_tx_map(adapter, skb, tpd);
  1628. atl1e_tx_queue(adapter, tpd_req, tpd);
  1629. netdev->trans_start = jiffies;
  1630. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1631. return NETDEV_TX_OK;
  1632. }
  1633. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1634. {
  1635. struct net_device *netdev = adapter->netdev;
  1636. free_irq(adapter->pdev->irq, netdev);
  1637. if (adapter->have_msi)
  1638. pci_disable_msi(adapter->pdev);
  1639. }
  1640. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1641. {
  1642. struct pci_dev *pdev = adapter->pdev;
  1643. struct net_device *netdev = adapter->netdev;
  1644. int flags = 0;
  1645. int err = 0;
  1646. adapter->have_msi = true;
  1647. err = pci_enable_msi(adapter->pdev);
  1648. if (err) {
  1649. dev_dbg(&pdev->dev,
  1650. "Unable to allocate MSI interrupt Error: %d\n", err);
  1651. adapter->have_msi = false;
  1652. } else
  1653. netdev->irq = pdev->irq;
  1654. if (!adapter->have_msi)
  1655. flags |= IRQF_SHARED;
  1656. err = request_irq(adapter->pdev->irq, &atl1e_intr, flags,
  1657. netdev->name, netdev);
  1658. if (err) {
  1659. dev_dbg(&pdev->dev,
  1660. "Unable to allocate interrupt Error: %d\n", err);
  1661. if (adapter->have_msi)
  1662. pci_disable_msi(adapter->pdev);
  1663. return err;
  1664. }
  1665. dev_dbg(&pdev->dev, "atl1e_request_irq OK\n");
  1666. return err;
  1667. }
  1668. int atl1e_up(struct atl1e_adapter *adapter)
  1669. {
  1670. struct net_device *netdev = adapter->netdev;
  1671. int err = 0;
  1672. u32 val;
  1673. /* hardware has been reset, we need to reload some things */
  1674. err = atl1e_init_hw(&adapter->hw);
  1675. if (err) {
  1676. err = -EIO;
  1677. return err;
  1678. }
  1679. atl1e_init_ring_ptrs(adapter);
  1680. atl1e_set_multi(netdev);
  1681. atl1e_restore_vlan(adapter);
  1682. if (atl1e_configure(adapter)) {
  1683. err = -EIO;
  1684. goto err_up;
  1685. }
  1686. clear_bit(__AT_DOWN, &adapter->flags);
  1687. napi_enable(&adapter->napi);
  1688. atl1e_irq_enable(adapter);
  1689. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1690. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1691. val | MASTER_CTRL_MANUAL_INT);
  1692. err_up:
  1693. return err;
  1694. }
  1695. void atl1e_down(struct atl1e_adapter *adapter)
  1696. {
  1697. struct net_device *netdev = adapter->netdev;
  1698. /* signal that we're down so the interrupt handler does not
  1699. * reschedule our watchdog timer */
  1700. set_bit(__AT_DOWN, &adapter->flags);
  1701. #ifdef NETIF_F_LLTX
  1702. netif_stop_queue(netdev);
  1703. #else
  1704. netif_tx_disable(netdev);
  1705. #endif
  1706. /* reset MAC to disable all RX/TX */
  1707. atl1e_reset_hw(&adapter->hw);
  1708. msleep(1);
  1709. napi_disable(&adapter->napi);
  1710. atl1e_del_timer(adapter);
  1711. atl1e_irq_disable(adapter);
  1712. netif_carrier_off(netdev);
  1713. adapter->link_speed = SPEED_0;
  1714. adapter->link_duplex = -1;
  1715. atl1e_clean_tx_ring(adapter);
  1716. atl1e_clean_rx_ring(adapter);
  1717. }
  1718. /*
  1719. * atl1e_open - Called when a network interface is made active
  1720. * @netdev: network interface device structure
  1721. *
  1722. * Returns 0 on success, negative value on failure
  1723. *
  1724. * The open entry point is called when a network interface is made
  1725. * active by the system (IFF_UP). At this point all resources needed
  1726. * for transmit and receive operations are allocated, the interrupt
  1727. * handler is registered with the OS, the watchdog timer is started,
  1728. * and the stack is notified that the interface is ready.
  1729. */
  1730. static int atl1e_open(struct net_device *netdev)
  1731. {
  1732. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1733. int err;
  1734. /* disallow open during test */
  1735. if (test_bit(__AT_TESTING, &adapter->flags))
  1736. return -EBUSY;
  1737. /* allocate rx/tx dma buffer & descriptors */
  1738. atl1e_init_ring_resources(adapter);
  1739. err = atl1e_setup_ring_resources(adapter);
  1740. if (unlikely(err))
  1741. return err;
  1742. err = atl1e_request_irq(adapter);
  1743. if (unlikely(err))
  1744. goto err_req_irq;
  1745. err = atl1e_up(adapter);
  1746. if (unlikely(err))
  1747. goto err_up;
  1748. return 0;
  1749. err_up:
  1750. atl1e_free_irq(adapter);
  1751. err_req_irq:
  1752. atl1e_free_ring_resources(adapter);
  1753. atl1e_reset_hw(&adapter->hw);
  1754. return err;
  1755. }
  1756. /*
  1757. * atl1e_close - Disables a network interface
  1758. * @netdev: network interface device structure
  1759. *
  1760. * Returns 0, this is not allowed to fail
  1761. *
  1762. * The close entry point is called when an interface is de-activated
  1763. * by the OS. The hardware is still under the drivers control, but
  1764. * needs to be disabled. A global MAC reset is issued to stop the
  1765. * hardware, and all transmit and receive resources are freed.
  1766. */
  1767. static int atl1e_close(struct net_device *netdev)
  1768. {
  1769. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1770. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1771. atl1e_down(adapter);
  1772. atl1e_free_irq(adapter);
  1773. atl1e_free_ring_resources(adapter);
  1774. return 0;
  1775. }
  1776. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1777. {
  1778. struct net_device *netdev = pci_get_drvdata(pdev);
  1779. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1780. struct atl1e_hw *hw = &adapter->hw;
  1781. u32 ctrl = 0;
  1782. u32 mac_ctrl_data = 0;
  1783. u32 wol_ctrl_data = 0;
  1784. u16 mii_advertise_data = 0;
  1785. u16 mii_bmsr_data = 0;
  1786. u16 mii_intr_status_data = 0;
  1787. u32 wufc = adapter->wol;
  1788. u32 i;
  1789. #ifdef CONFIG_PM
  1790. int retval = 0;
  1791. #endif
  1792. if (netif_running(netdev)) {
  1793. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1794. atl1e_down(adapter);
  1795. }
  1796. netif_device_detach(netdev);
  1797. #ifdef CONFIG_PM
  1798. retval = pci_save_state(pdev);
  1799. if (retval)
  1800. return retval;
  1801. #endif
  1802. if (wufc) {
  1803. /* get link status */
  1804. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1805. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1806. mii_advertise_data = MII_AR_10T_HD_CAPS;
  1807. if ((atl1e_write_phy_reg(hw, MII_AT001_CR, 0) != 0) ||
  1808. (atl1e_write_phy_reg(hw,
  1809. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1810. (atl1e_phy_commit(hw)) != 0) {
  1811. dev_dbg(&pdev->dev, "set phy register failed\n");
  1812. goto wol_dis;
  1813. }
  1814. hw->phy_configured = false; /* re-init PHY when resume */
  1815. /* turn on magic packet wol */
  1816. if (wufc & AT_WUFC_MAG)
  1817. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1818. if (wufc & AT_WUFC_LNKC) {
  1819. /* if orignal link status is link, just wait for retrive link */
  1820. if (mii_bmsr_data & BMSR_LSTATUS) {
  1821. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1822. msleep(100);
  1823. atl1e_read_phy_reg(hw, MII_BMSR,
  1824. (u16 *)&mii_bmsr_data);
  1825. if (mii_bmsr_data & BMSR_LSTATUS)
  1826. break;
  1827. }
  1828. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1829. dev_dbg(&pdev->dev,
  1830. "%s: Link may change"
  1831. "when suspend\n",
  1832. atl1e_driver_name);
  1833. }
  1834. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1835. /* only link up can wake up */
  1836. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1837. dev_dbg(&pdev->dev, "%s: read write phy "
  1838. "register failed.\n",
  1839. atl1e_driver_name);
  1840. goto wol_dis;
  1841. }
  1842. }
  1843. /* clear phy interrupt */
  1844. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1845. /* Config MAC Ctrl register */
  1846. mac_ctrl_data = MAC_CTRL_RX_EN;
  1847. /* set to 10/100M halt duplex */
  1848. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1849. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1850. MAC_CTRL_PRMLEN_MASK) <<
  1851. MAC_CTRL_PRMLEN_SHIFT);
  1852. if (adapter->vlgrp)
  1853. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  1854. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1855. if (wufc & AT_WUFC_MAG)
  1856. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1857. dev_dbg(&pdev->dev,
  1858. "%s: suspend MAC=0x%x\n",
  1859. atl1e_driver_name, mac_ctrl_data);
  1860. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1861. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1862. /* pcie patch */
  1863. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1864. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1865. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1866. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1867. goto suspend_exit;
  1868. }
  1869. wol_dis:
  1870. /* WOL disabled */
  1871. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1872. /* pcie patch */
  1873. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1874. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1875. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1876. atl1e_force_ps(hw);
  1877. hw->phy_configured = false; /* re-init PHY when resume */
  1878. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1879. suspend_exit:
  1880. if (netif_running(netdev))
  1881. atl1e_free_irq(adapter);
  1882. pci_disable_device(pdev);
  1883. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1884. return 0;
  1885. }
  1886. #ifdef CONFIG_PM
  1887. static int atl1e_resume(struct pci_dev *pdev)
  1888. {
  1889. struct net_device *netdev = pci_get_drvdata(pdev);
  1890. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1891. u32 err;
  1892. pci_set_power_state(pdev, PCI_D0);
  1893. pci_restore_state(pdev);
  1894. err = pci_enable_device(pdev);
  1895. if (err) {
  1896. dev_err(&pdev->dev, "ATL1e: Cannot enable PCI"
  1897. " device from suspend\n");
  1898. return err;
  1899. }
  1900. pci_set_master(pdev);
  1901. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1902. pci_enable_wake(pdev, PCI_D3hot, 0);
  1903. pci_enable_wake(pdev, PCI_D3cold, 0);
  1904. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1905. if (netif_running(netdev)) {
  1906. err = atl1e_request_irq(adapter);
  1907. if (err)
  1908. return err;
  1909. }
  1910. atl1e_reset_hw(&adapter->hw);
  1911. if (netif_running(netdev))
  1912. atl1e_up(adapter);
  1913. netif_device_attach(netdev);
  1914. return 0;
  1915. }
  1916. #endif
  1917. static void atl1e_shutdown(struct pci_dev *pdev)
  1918. {
  1919. atl1e_suspend(pdev, PMSG_SUSPEND);
  1920. }
  1921. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1922. {
  1923. SET_NETDEV_DEV(netdev, &pdev->dev);
  1924. pci_set_drvdata(pdev, netdev);
  1925. netdev->irq = pdev->irq;
  1926. netdev->open = &atl1e_open;
  1927. netdev->stop = &atl1e_close;
  1928. netdev->hard_start_xmit = &atl1e_xmit_frame;
  1929. netdev->get_stats = &atl1e_get_stats;
  1930. netdev->set_multicast_list = &atl1e_set_multi;
  1931. netdev->set_mac_address = &atl1e_set_mac_addr;
  1932. netdev->change_mtu = &atl1e_change_mtu;
  1933. netdev->do_ioctl = &atl1e_ioctl;
  1934. netdev->tx_timeout = &atl1e_tx_timeout;
  1935. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1936. netdev->vlan_rx_register = atl1e_vlan_rx_register;
  1937. #ifdef CONFIG_NET_POLL_CONTROLLER
  1938. netdev->poll_controller = atl1e_netpoll;
  1939. #endif
  1940. atl1e_set_ethtool_ops(netdev);
  1941. netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM |
  1942. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1943. netdev->features |= NETIF_F_LLTX;
  1944. netdev->features |= NETIF_F_TSO;
  1945. netdev->features |= NETIF_F_TSO6;
  1946. return 0;
  1947. }
  1948. /*
  1949. * atl1e_probe - Device Initialization Routine
  1950. * @pdev: PCI device information struct
  1951. * @ent: entry in atl1e_pci_tbl
  1952. *
  1953. * Returns 0 on success, negative on failure
  1954. *
  1955. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1956. * The OS initialization, configuring of the adapter private structure,
  1957. * and a hardware reset occur.
  1958. */
  1959. static int __devinit atl1e_probe(struct pci_dev *pdev,
  1960. const struct pci_device_id *ent)
  1961. {
  1962. struct net_device *netdev;
  1963. struct atl1e_adapter *adapter = NULL;
  1964. static int cards_found;
  1965. int err = 0;
  1966. err = pci_enable_device(pdev);
  1967. if (err) {
  1968. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1969. return err;
  1970. }
  1971. /*
  1972. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1973. * shared register for the high 32 bits, so only a single, aligned,
  1974. * 4 GB physical address range can be used at a time.
  1975. *
  1976. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1977. * worth. It is far easier to limit to 32-bit DMA than update
  1978. * various kernel subsystems to support the mechanics required by a
  1979. * fixed-high-32-bit system.
  1980. */
  1981. if ((pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) ||
  1982. (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK) != 0)) {
  1983. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1984. goto err_dma;
  1985. }
  1986. err = pci_request_regions(pdev, atl1e_driver_name);
  1987. if (err) {
  1988. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1989. goto err_pci_reg;
  1990. }
  1991. pci_set_master(pdev);
  1992. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1993. if (netdev == NULL) {
  1994. err = -ENOMEM;
  1995. dev_err(&pdev->dev, "etherdev alloc failed\n");
  1996. goto err_alloc_etherdev;
  1997. }
  1998. err = atl1e_init_netdev(netdev, pdev);
  1999. if (err) {
  2000. dev_err(&pdev->dev, "init netdevice failed\n");
  2001. goto err_init_netdev;
  2002. }
  2003. adapter = netdev_priv(netdev);
  2004. adapter->bd_number = cards_found;
  2005. adapter->netdev = netdev;
  2006. adapter->pdev = pdev;
  2007. adapter->hw.adapter = adapter;
  2008. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  2009. if (!adapter->hw.hw_addr) {
  2010. err = -EIO;
  2011. dev_err(&pdev->dev, "cannot map device registers\n");
  2012. goto err_ioremap;
  2013. }
  2014. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  2015. /* init mii data */
  2016. adapter->mii.dev = netdev;
  2017. adapter->mii.mdio_read = atl1e_mdio_read;
  2018. adapter->mii.mdio_write = atl1e_mdio_write;
  2019. adapter->mii.phy_id_mask = 0x1f;
  2020. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  2021. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  2022. init_timer(&adapter->phy_config_timer);
  2023. adapter->phy_config_timer.function = &atl1e_phy_config;
  2024. adapter->phy_config_timer.data = (unsigned long) adapter;
  2025. /* get user settings */
  2026. atl1e_check_options(adapter);
  2027. /*
  2028. * Mark all PCI regions associated with PCI device
  2029. * pdev as being reserved by owner atl1e_driver_name
  2030. * Enables bus-mastering on the device and calls
  2031. * pcibios_set_master to do the needed arch specific settings
  2032. */
  2033. atl1e_setup_pcicmd(pdev);
  2034. /* setup the private structure */
  2035. err = atl1e_sw_init(adapter);
  2036. if (err) {
  2037. dev_err(&pdev->dev, "net device private data init failed\n");
  2038. goto err_sw_init;
  2039. }
  2040. /* Init GPHY as early as possible due to power saving issue */
  2041. atl1e_phy_init(&adapter->hw);
  2042. /* reset the controller to
  2043. * put the device in a known good starting state */
  2044. err = atl1e_reset_hw(&adapter->hw);
  2045. if (err) {
  2046. err = -EIO;
  2047. goto err_reset;
  2048. }
  2049. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  2050. err = -EIO;
  2051. dev_err(&pdev->dev, "get mac address failed\n");
  2052. goto err_eeprom;
  2053. }
  2054. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2055. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2056. dev_dbg(&pdev->dev, "mac address : %02x-%02x-%02x-%02x-%02x-%02x\n",
  2057. adapter->hw.mac_addr[0], adapter->hw.mac_addr[1],
  2058. adapter->hw.mac_addr[2], adapter->hw.mac_addr[3],
  2059. adapter->hw.mac_addr[4], adapter->hw.mac_addr[5]);
  2060. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  2061. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2062. err = register_netdev(netdev);
  2063. if (err) {
  2064. dev_err(&pdev->dev, "register netdevice failed\n");
  2065. goto err_register;
  2066. }
  2067. /* assume we have no link for now */
  2068. netif_stop_queue(netdev);
  2069. netif_carrier_off(netdev);
  2070. cards_found++;
  2071. return 0;
  2072. err_reset:
  2073. err_register:
  2074. err_sw_init:
  2075. err_eeprom:
  2076. iounmap(adapter->hw.hw_addr);
  2077. err_init_netdev:
  2078. err_ioremap:
  2079. free_netdev(netdev);
  2080. err_alloc_etherdev:
  2081. pci_release_regions(pdev);
  2082. err_pci_reg:
  2083. err_dma:
  2084. pci_disable_device(pdev);
  2085. return err;
  2086. }
  2087. /*
  2088. * atl1e_remove - Device Removal Routine
  2089. * @pdev: PCI device information struct
  2090. *
  2091. * atl1e_remove is called by the PCI subsystem to alert the driver
  2092. * that it should release a PCI device. The could be caused by a
  2093. * Hot-Plug event, or because the driver is going to be removed from
  2094. * memory.
  2095. */
  2096. static void __devexit atl1e_remove(struct pci_dev *pdev)
  2097. {
  2098. struct net_device *netdev = pci_get_drvdata(pdev);
  2099. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2100. /*
  2101. * flush_scheduled work may reschedule our watchdog task, so
  2102. * explicitly disable watchdog tasks from being rescheduled
  2103. */
  2104. set_bit(__AT_DOWN, &adapter->flags);
  2105. atl1e_del_timer(adapter);
  2106. atl1e_cancel_work(adapter);
  2107. unregister_netdev(netdev);
  2108. atl1e_free_ring_resources(adapter);
  2109. atl1e_force_ps(&adapter->hw);
  2110. iounmap(adapter->hw.hw_addr);
  2111. pci_release_regions(pdev);
  2112. free_netdev(netdev);
  2113. pci_disable_device(pdev);
  2114. }
  2115. /*
  2116. * atl1e_io_error_detected - called when PCI error is detected
  2117. * @pdev: Pointer to PCI device
  2118. * @state: The current pci connection state
  2119. *
  2120. * This function is called after a PCI bus error affecting
  2121. * this device has been detected.
  2122. */
  2123. static pci_ers_result_t
  2124. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2125. {
  2126. struct net_device *netdev = pci_get_drvdata(pdev);
  2127. struct atl1e_adapter *adapter = netdev->priv;
  2128. netif_device_detach(netdev);
  2129. if (netif_running(netdev))
  2130. atl1e_down(adapter);
  2131. pci_disable_device(pdev);
  2132. /* Request a slot slot reset. */
  2133. return PCI_ERS_RESULT_NEED_RESET;
  2134. }
  2135. /*
  2136. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2137. * @pdev: Pointer to PCI device
  2138. *
  2139. * Restart the card from scratch, as if from a cold-boot. Implementation
  2140. * resembles the first-half of the e1000_resume routine.
  2141. */
  2142. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2143. {
  2144. struct net_device *netdev = pci_get_drvdata(pdev);
  2145. struct atl1e_adapter *adapter = netdev->priv;
  2146. if (pci_enable_device(pdev)) {
  2147. dev_err(&pdev->dev,
  2148. "ATL1e: Cannot re-enable PCI device after reset.\n");
  2149. return PCI_ERS_RESULT_DISCONNECT;
  2150. }
  2151. pci_set_master(pdev);
  2152. pci_enable_wake(pdev, PCI_D3hot, 0);
  2153. pci_enable_wake(pdev, PCI_D3cold, 0);
  2154. atl1e_reset_hw(&adapter->hw);
  2155. return PCI_ERS_RESULT_RECOVERED;
  2156. }
  2157. /*
  2158. * atl1e_io_resume - called when traffic can start flowing again.
  2159. * @pdev: Pointer to PCI device
  2160. *
  2161. * This callback is called when the error recovery driver tells us that
  2162. * its OK to resume normal operation. Implementation resembles the
  2163. * second-half of the atl1e_resume routine.
  2164. */
  2165. static void atl1e_io_resume(struct pci_dev *pdev)
  2166. {
  2167. struct net_device *netdev = pci_get_drvdata(pdev);
  2168. struct atl1e_adapter *adapter = netdev->priv;
  2169. if (netif_running(netdev)) {
  2170. if (atl1e_up(adapter)) {
  2171. dev_err(&pdev->dev,
  2172. "ATL1e: can't bring device back up after reset\n");
  2173. return;
  2174. }
  2175. }
  2176. netif_device_attach(netdev);
  2177. }
  2178. static struct pci_error_handlers atl1e_err_handler = {
  2179. .error_detected = atl1e_io_error_detected,
  2180. .slot_reset = atl1e_io_slot_reset,
  2181. .resume = atl1e_io_resume,
  2182. };
  2183. static struct pci_driver atl1e_driver = {
  2184. .name = atl1e_driver_name,
  2185. .id_table = atl1e_pci_tbl,
  2186. .probe = atl1e_probe,
  2187. .remove = __devexit_p(atl1e_remove),
  2188. /* Power Managment Hooks */
  2189. #ifdef CONFIG_PM
  2190. .suspend = atl1e_suspend,
  2191. .resume = atl1e_resume,
  2192. #endif
  2193. .shutdown = atl1e_shutdown,
  2194. .err_handler = &atl1e_err_handler
  2195. };
  2196. /*
  2197. * atl1e_init_module - Driver Registration Routine
  2198. *
  2199. * atl1e_init_module is the first routine called when the driver is
  2200. * loaded. All it does is register with the PCI subsystem.
  2201. */
  2202. static int __init atl1e_init_module(void)
  2203. {
  2204. return pci_register_driver(&atl1e_driver);
  2205. }
  2206. /*
  2207. * atl1e_exit_module - Driver Exit Cleanup Routine
  2208. *
  2209. * atl1e_exit_module is called just before the driver is removed
  2210. * from memory.
  2211. */
  2212. static void __exit atl1e_exit_module(void)
  2213. {
  2214. pci_unregister_driver(&atl1e_driver);
  2215. }
  2216. module_init(atl1e_init_module);
  2217. module_exit(atl1e_exit_module);