onenand_sim.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * linux/drivers/mtd/onenand/onenand_sim.c
  3. *
  4. * The OneNAND simulator
  5. *
  6. * Copyright © 2005-2007 Samsung Electronics
  7. * Kyungmin Park <kyungmin.park@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/partitions.h>
  19. #include <linux/mtd/onenand.h>
  20. #include <linux/io.h>
  21. #ifndef CONFIG_ONENAND_SIM_MANUFACTURER
  22. #define CONFIG_ONENAND_SIM_MANUFACTURER 0xec
  23. #endif
  24. #ifndef CONFIG_ONENAND_SIM_DEVICE_ID
  25. #define CONFIG_ONENAND_SIM_DEVICE_ID 0x04
  26. #endif
  27. #ifndef CONFIG_ONENAND_SIM_VERSION_ID
  28. #define CONFIG_ONENAND_SIM_VERSION_ID 0x1e
  29. #endif
  30. static int manuf_id = CONFIG_ONENAND_SIM_MANUFACTURER;
  31. static int device_id = CONFIG_ONENAND_SIM_DEVICE_ID;
  32. static int version_id = CONFIG_ONENAND_SIM_VERSION_ID;
  33. struct onenand_flash {
  34. void __iomem *base;
  35. void __iomem *data;
  36. };
  37. #define ONENAND_CORE(flash) (flash->data)
  38. #define ONENAND_CORE_SPARE(flash, this, offset) \
  39. ((flash->data) + (this->chipsize) + (offset >> 5))
  40. #define ONENAND_MAIN_AREA(this, offset) \
  41. (this->base + ONENAND_DATARAM + offset)
  42. #define ONENAND_SPARE_AREA(this, offset) \
  43. (this->base + ONENAND_SPARERAM + offset)
  44. #define ONENAND_GET_WP_STATUS(this) \
  45. (readw(this->base + ONENAND_REG_WP_STATUS))
  46. #define ONENAND_SET_WP_STATUS(v, this) \
  47. (writew(v, this->base + ONENAND_REG_WP_STATUS))
  48. /* It has all 0xff chars */
  49. #define MAX_ONENAND_PAGESIZE (2048 + 64)
  50. static unsigned char *ffchars;
  51. static struct mtd_partition os_partitions[] = {
  52. {
  53. .name = "OneNAND simulator partition",
  54. .offset = 0,
  55. .size = MTDPART_SIZ_FULL,
  56. },
  57. };
  58. /*
  59. * OneNAND simulator mtd
  60. */
  61. struct onenand_info {
  62. struct mtd_info mtd;
  63. struct mtd_partition *parts;
  64. struct onenand_chip onenand;
  65. struct onenand_flash flash;
  66. };
  67. static struct onenand_info *info;
  68. #define DPRINTK(format, args...) \
  69. do { \
  70. printk(KERN_DEBUG "%s[%d]: " format "\n", __func__, \
  71. __LINE__, ##args); \
  72. } while (0)
  73. /**
  74. * onenand_lock_handle - Handle Lock scheme
  75. * @this: OneNAND device structure
  76. * @cmd: The command to be sent
  77. *
  78. * Send lock command to OneNAND device.
  79. * The lock scheme depends on chip type.
  80. */
  81. static void onenand_lock_handle(struct onenand_chip *this, int cmd)
  82. {
  83. int block_lock_scheme;
  84. int status;
  85. status = ONENAND_GET_WP_STATUS(this);
  86. block_lock_scheme = !(this->options & ONENAND_HAS_CONT_LOCK);
  87. switch (cmd) {
  88. case ONENAND_CMD_UNLOCK:
  89. if (block_lock_scheme)
  90. ONENAND_SET_WP_STATUS(ONENAND_WP_US, this);
  91. else
  92. ONENAND_SET_WP_STATUS(status | ONENAND_WP_US, this);
  93. break;
  94. case ONENAND_CMD_LOCK:
  95. if (block_lock_scheme)
  96. ONENAND_SET_WP_STATUS(ONENAND_WP_LS, this);
  97. else
  98. ONENAND_SET_WP_STATUS(status | ONENAND_WP_LS, this);
  99. break;
  100. case ONENAND_CMD_LOCK_TIGHT:
  101. if (block_lock_scheme)
  102. ONENAND_SET_WP_STATUS(ONENAND_WP_LTS, this);
  103. else
  104. ONENAND_SET_WP_STATUS(status | ONENAND_WP_LTS, this);
  105. break;
  106. default:
  107. break;
  108. }
  109. }
  110. /**
  111. * onenand_bootram_handle - Handle BootRAM area
  112. * @this: OneNAND device structure
  113. * @cmd: The command to be sent
  114. *
  115. * Emulate BootRAM area. It is possible to do basic operation using BootRAM.
  116. */
  117. static void onenand_bootram_handle(struct onenand_chip *this, int cmd)
  118. {
  119. switch (cmd) {
  120. case ONENAND_CMD_READID:
  121. writew(manuf_id, this->base);
  122. writew(device_id, this->base + 2);
  123. writew(version_id, this->base + 4);
  124. break;
  125. default:
  126. /* REVIST: Handle other commands */
  127. break;
  128. }
  129. }
  130. /**
  131. * onenand_update_interrupt - Set interrupt register
  132. * @this: OneNAND device structure
  133. * @cmd: The command to be sent
  134. *
  135. * Update interrupt register. The status depends on command.
  136. */
  137. static void onenand_update_interrupt(struct onenand_chip *this, int cmd)
  138. {
  139. int interrupt = ONENAND_INT_MASTER;
  140. switch (cmd) {
  141. case ONENAND_CMD_READ:
  142. case ONENAND_CMD_READOOB:
  143. interrupt |= ONENAND_INT_READ;
  144. break;
  145. case ONENAND_CMD_PROG:
  146. case ONENAND_CMD_PROGOOB:
  147. interrupt |= ONENAND_INT_WRITE;
  148. break;
  149. case ONENAND_CMD_ERASE:
  150. interrupt |= ONENAND_INT_ERASE;
  151. break;
  152. case ONENAND_CMD_RESET:
  153. interrupt |= ONENAND_INT_RESET;
  154. break;
  155. default:
  156. break;
  157. }
  158. writew(interrupt, this->base + ONENAND_REG_INTERRUPT);
  159. }
  160. /**
  161. * onenand_check_overwrite - Check if over-write happened
  162. * @dest: The destination pointer
  163. * @src: The source pointer
  164. * @count: The length to be check
  165. *
  166. * Returns: 0 on same, otherwise 1
  167. *
  168. * Compare the source with destination
  169. */
  170. static int onenand_check_overwrite(void *dest, void *src, size_t count)
  171. {
  172. unsigned int *s = (unsigned int *) src;
  173. unsigned int *d = (unsigned int *) dest;
  174. int i;
  175. count >>= 2;
  176. for (i = 0; i < count; i++)
  177. if ((*s++ ^ *d++) != 0)
  178. return 1;
  179. return 0;
  180. }
  181. /**
  182. * onenand_data_handle - Handle OneNAND Core and DataRAM
  183. * @this: OneNAND device structure
  184. * @cmd: The command to be sent
  185. * @dataram: Which dataram used
  186. * @offset: The offset to OneNAND Core
  187. *
  188. * Copy data from OneNAND Core to DataRAM (read)
  189. * Copy data from DataRAM to OneNAND Core (write)
  190. * Erase the OneNAND Core (erase)
  191. */
  192. static void onenand_data_handle(struct onenand_chip *this, int cmd,
  193. int dataram, unsigned int offset)
  194. {
  195. struct mtd_info *mtd = &info->mtd;
  196. struct onenand_flash *flash = this->priv;
  197. int main_offset, spare_offset;
  198. void __iomem *src;
  199. void __iomem *dest;
  200. unsigned int i;
  201. if (dataram) {
  202. main_offset = mtd->writesize;
  203. spare_offset = mtd->oobsize;
  204. } else {
  205. main_offset = 0;
  206. spare_offset = 0;
  207. }
  208. switch (cmd) {
  209. case ONENAND_CMD_READ:
  210. src = ONENAND_CORE(flash) + offset;
  211. dest = ONENAND_MAIN_AREA(this, main_offset);
  212. memcpy(dest, src, mtd->writesize);
  213. /* Fall through */
  214. case ONENAND_CMD_READOOB:
  215. src = ONENAND_CORE_SPARE(flash, this, offset);
  216. dest = ONENAND_SPARE_AREA(this, spare_offset);
  217. memcpy(dest, src, mtd->oobsize);
  218. break;
  219. case ONENAND_CMD_PROG:
  220. src = ONENAND_MAIN_AREA(this, main_offset);
  221. dest = ONENAND_CORE(flash) + offset;
  222. /* To handle partial write */
  223. for (i = 0; i < (1 << mtd->subpage_sft); i++) {
  224. int off = i * this->subpagesize;
  225. if (!memcmp(src + off, ffchars, this->subpagesize))
  226. continue;
  227. if (memcmp(dest + off, ffchars, this->subpagesize) &&
  228. onenand_check_overwrite(dest + off, src + off, this->subpagesize))
  229. printk(KERN_ERR "over-write happend at 0x%08x\n", offset);
  230. memcpy(dest + off, src + off, this->subpagesize);
  231. }
  232. /* Fall through */
  233. case ONENAND_CMD_PROGOOB:
  234. src = ONENAND_SPARE_AREA(this, spare_offset);
  235. /* Check all data is 0xff chars */
  236. if (!memcmp(src, ffchars, mtd->oobsize))
  237. break;
  238. dest = ONENAND_CORE_SPARE(flash, this, offset);
  239. if (memcmp(dest, ffchars, mtd->oobsize) &&
  240. onenand_check_overwrite(dest, src, mtd->oobsize))
  241. printk(KERN_ERR "OOB: over-write happend at 0x%08x\n",
  242. offset);
  243. memcpy(dest, src, mtd->oobsize);
  244. break;
  245. case ONENAND_CMD_ERASE:
  246. memset(ONENAND_CORE(flash) + offset, 0xff, mtd->erasesize);
  247. memset(ONENAND_CORE_SPARE(flash, this, offset), 0xff,
  248. (mtd->erasesize >> 5));
  249. break;
  250. default:
  251. break;
  252. }
  253. }
  254. /**
  255. * onenand_command_handle - Handle command
  256. * @this: OneNAND device structure
  257. * @cmd: The command to be sent
  258. *
  259. * Emulate OneNAND command.
  260. */
  261. static void onenand_command_handle(struct onenand_chip *this, int cmd)
  262. {
  263. unsigned long offset = 0;
  264. int block = -1, page = -1, bufferram = -1;
  265. int dataram = 0;
  266. switch (cmd) {
  267. case ONENAND_CMD_UNLOCK:
  268. case ONENAND_CMD_LOCK:
  269. case ONENAND_CMD_LOCK_TIGHT:
  270. case ONENAND_CMD_UNLOCK_ALL:
  271. onenand_lock_handle(this, cmd);
  272. break;
  273. case ONENAND_CMD_BUFFERRAM:
  274. /* Do nothing */
  275. return;
  276. default:
  277. block = (int) readw(this->base + ONENAND_REG_START_ADDRESS1);
  278. if (block & (1 << ONENAND_DDP_SHIFT)) {
  279. block &= ~(1 << ONENAND_DDP_SHIFT);
  280. /* The half of chip block */
  281. block += this->chipsize >> (this->erase_shift + 1);
  282. }
  283. if (cmd == ONENAND_CMD_ERASE)
  284. break;
  285. page = (int) readw(this->base + ONENAND_REG_START_ADDRESS8);
  286. page = (page >> ONENAND_FPA_SHIFT);
  287. bufferram = (int) readw(this->base + ONENAND_REG_START_BUFFER);
  288. bufferram >>= ONENAND_BSA_SHIFT;
  289. bufferram &= ONENAND_BSA_DATARAM1;
  290. dataram = (bufferram == ONENAND_BSA_DATARAM1) ? 1 : 0;
  291. break;
  292. }
  293. if (block != -1)
  294. offset += block << this->erase_shift;
  295. if (page != -1)
  296. offset += page << this->page_shift;
  297. onenand_data_handle(this, cmd, dataram, offset);
  298. onenand_update_interrupt(this, cmd);
  299. }
  300. /**
  301. * onenand_writew - [OneNAND Interface] Emulate write operation
  302. * @value: value to write
  303. * @addr: address to write
  304. *
  305. * Write OneNAND register with value
  306. */
  307. static void onenand_writew(unsigned short value, void __iomem * addr)
  308. {
  309. struct onenand_chip *this = info->mtd.priv;
  310. /* BootRAM handling */
  311. if (addr < this->base + ONENAND_DATARAM) {
  312. onenand_bootram_handle(this, value);
  313. return;
  314. }
  315. /* Command handling */
  316. if (addr == this->base + ONENAND_REG_COMMAND)
  317. onenand_command_handle(this, value);
  318. writew(value, addr);
  319. }
  320. /**
  321. * flash_init - Initialize OneNAND simulator
  322. * @flash: OneNAND simulator data strucutres
  323. *
  324. * Initialize OneNAND simulator.
  325. */
  326. static int __init flash_init(struct onenand_flash *flash)
  327. {
  328. int density, size;
  329. int buffer_size;
  330. flash->base = kzalloc(131072, GFP_KERNEL);
  331. if (!flash->base) {
  332. printk(KERN_ERR "Unable to allocate base address.\n");
  333. return -ENOMEM;
  334. }
  335. density = device_id >> ONENAND_DEVICE_DENSITY_SHIFT;
  336. size = ((16 << 20) << density);
  337. ONENAND_CORE(flash) = vmalloc(size + (size >> 5));
  338. if (!ONENAND_CORE(flash)) {
  339. printk(KERN_ERR "Unable to allocate nand core address.\n");
  340. kfree(flash->base);
  341. return -ENOMEM;
  342. }
  343. memset(ONENAND_CORE(flash), 0xff, size + (size >> 5));
  344. /* Setup registers */
  345. writew(manuf_id, flash->base + ONENAND_REG_MANUFACTURER_ID);
  346. writew(device_id, flash->base + ONENAND_REG_DEVICE_ID);
  347. writew(version_id, flash->base + ONENAND_REG_VERSION_ID);
  348. if (density < 2)
  349. buffer_size = 0x0400; /* 1KiB page */
  350. else
  351. buffer_size = 0x0800; /* 2KiB page */
  352. writew(buffer_size, flash->base + ONENAND_REG_DATA_BUFFER_SIZE);
  353. return 0;
  354. }
  355. /**
  356. * flash_exit - Clean up OneNAND simulator
  357. * @flash: OneNAND simulator data structures
  358. *
  359. * Clean up OneNAND simulator.
  360. */
  361. static void flash_exit(struct onenand_flash *flash)
  362. {
  363. vfree(ONENAND_CORE(flash));
  364. kfree(flash->base);
  365. }
  366. static int __init onenand_sim_init(void)
  367. {
  368. /* Allocate all 0xff chars pointer */
  369. ffchars = kmalloc(MAX_ONENAND_PAGESIZE, GFP_KERNEL);
  370. if (!ffchars) {
  371. printk(KERN_ERR "Unable to allocate ff chars.\n");
  372. return -ENOMEM;
  373. }
  374. memset(ffchars, 0xff, MAX_ONENAND_PAGESIZE);
  375. /* Allocate OneNAND simulator mtd pointer */
  376. info = kzalloc(sizeof(struct onenand_info), GFP_KERNEL);
  377. if (!info) {
  378. printk(KERN_ERR "Unable to allocate core structures.\n");
  379. kfree(ffchars);
  380. return -ENOMEM;
  381. }
  382. /* Override write_word function */
  383. info->onenand.write_word = onenand_writew;
  384. if (flash_init(&info->flash)) {
  385. printk(KERN_ERR "Unable to allocate flash.\n");
  386. kfree(ffchars);
  387. kfree(info);
  388. return -ENOMEM;
  389. }
  390. info->parts = os_partitions;
  391. info->onenand.base = info->flash.base;
  392. info->onenand.priv = &info->flash;
  393. info->mtd.name = "OneNAND simulator";
  394. info->mtd.priv = &info->onenand;
  395. info->mtd.owner = THIS_MODULE;
  396. if (onenand_scan(&info->mtd, 1)) {
  397. flash_exit(&info->flash);
  398. kfree(ffchars);
  399. kfree(info);
  400. return -ENXIO;
  401. }
  402. add_mtd_partitions(&info->mtd, info->parts, ARRAY_SIZE(os_partitions));
  403. return 0;
  404. }
  405. static void __exit onenand_sim_exit(void)
  406. {
  407. struct onenand_chip *this = info->mtd.priv;
  408. struct onenand_flash *flash = this->priv;
  409. onenand_release(&info->mtd);
  410. flash_exit(flash);
  411. kfree(ffchars);
  412. kfree(info);
  413. }
  414. module_init(onenand_sim_init);
  415. module_exit(onenand_sim_exit);
  416. MODULE_AUTHOR("Kyungmin Park <kyungmin.park@samsung.com>");
  417. MODULE_DESCRIPTION("The OneNAND flash simulator");
  418. MODULE_LICENSE("GPL");