jedec_probe.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  5. for the standard this probe goes back to.
  6. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  7. */
  8. #include <linux/module.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <asm/io.h>
  13. #include <asm/byteorder.h>
  14. #include <linux/errno.h>
  15. #include <linux/slab.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/cfi.h>
  20. #include <linux/mtd/gen_probe.h>
  21. /* Manufacturers */
  22. #define MANUFACTURER_AMD 0x0001
  23. #define MANUFACTURER_ATMEL 0x001f
  24. #define MANUFACTURER_EON 0x001c
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. #define CONTINUATION_CODE 0x007f
  37. /* AMD */
  38. #define AM29DL800BB 0x22CB
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. #define AM29SL800DB 0x226B
  56. #define AM29SL800DT 0x22EA
  57. /* Atmel */
  58. #define AT49BV512 0x0003
  59. #define AT29LV512 0x003d
  60. #define AT49BV16X 0x00C0
  61. #define AT49BV16XT 0x00C2
  62. #define AT49BV32X 0x00C8
  63. #define AT49BV32XT 0x00C9
  64. /* Eon */
  65. #define EN29SL800BB 0x226B
  66. #define EN29SL800BT 0x22EA
  67. /* Fujitsu */
  68. #define MBM29F040C 0x00A4
  69. #define MBM29F800BA 0x2258
  70. #define MBM29LV650UE 0x22D7
  71. #define MBM29LV320TE 0x22F6
  72. #define MBM29LV320BE 0x22F9
  73. #define MBM29LV160TE 0x22C4
  74. #define MBM29LV160BE 0x2249
  75. #define MBM29LV800BA 0x225B
  76. #define MBM29LV800TA 0x22DA
  77. #define MBM29LV400TC 0x22B9
  78. #define MBM29LV400BC 0x22BA
  79. /* Hyundai */
  80. #define HY29F002T 0x00B0
  81. /* Intel */
  82. #define I28F004B3T 0x00d4
  83. #define I28F004B3B 0x00d5
  84. #define I28F400B3T 0x8894
  85. #define I28F400B3B 0x8895
  86. #define I28F008S5 0x00a6
  87. #define I28F016S5 0x00a0
  88. #define I28F008SA 0x00a2
  89. #define I28F008B3T 0x00d2
  90. #define I28F008B3B 0x00d3
  91. #define I28F800B3T 0x8892
  92. #define I28F800B3B 0x8893
  93. #define I28F016S3 0x00aa
  94. #define I28F016B3T 0x00d0
  95. #define I28F016B3B 0x00d1
  96. #define I28F160B3T 0x8890
  97. #define I28F160B3B 0x8891
  98. #define I28F320B3T 0x8896
  99. #define I28F320B3B 0x8897
  100. #define I28F640B3T 0x8898
  101. #define I28F640B3B 0x8899
  102. #define I82802AB 0x00ad
  103. #define I82802AC 0x00ac
  104. /* Macronix */
  105. #define MX29LV040C 0x004F
  106. #define MX29LV160T 0x22C4
  107. #define MX29LV160B 0x2249
  108. #define MX29F040 0x00A4
  109. #define MX29F016 0x00AD
  110. #define MX29F002T 0x00B0
  111. #define MX29F004T 0x0045
  112. #define MX29F004B 0x0046
  113. /* NEC */
  114. #define UPD29F064115 0x221C
  115. /* PMC */
  116. #define PM49FL002 0x006D
  117. #define PM49FL004 0x006E
  118. #define PM49FL008 0x006A
  119. /* Sharp */
  120. #define LH28F640BF 0x00b0
  121. /* ST - www.st.com */
  122. #define M29F800AB 0x0058
  123. #define M29W800DT 0x00D7
  124. #define M29W800DB 0x005B
  125. #define M29W400DT 0x00EE
  126. #define M29W400DB 0x00EF
  127. #define M29W160DT 0x22C4
  128. #define M29W160DB 0x2249
  129. #define M29W040B 0x00E3
  130. #define M50FW040 0x002C
  131. #define M50FW080 0x002D
  132. #define M50FW016 0x002E
  133. #define M50LPW080 0x002F
  134. #define M50FLW080A 0x0080
  135. #define M50FLW080B 0x0081
  136. /* SST */
  137. #define SST29EE020 0x0010
  138. #define SST29LE020 0x0012
  139. #define SST29EE512 0x005d
  140. #define SST29LE512 0x003d
  141. #define SST39LF800 0x2781
  142. #define SST39LF160 0x2782
  143. #define SST39VF1601 0x234b
  144. #define SST39LF512 0x00D4
  145. #define SST39LF010 0x00D5
  146. #define SST39LF020 0x00D6
  147. #define SST39LF040 0x00D7
  148. #define SST39SF010A 0x00B5
  149. #define SST39SF020A 0x00B6
  150. #define SST49LF004B 0x0060
  151. #define SST49LF040B 0x0050
  152. #define SST49LF008A 0x005a
  153. #define SST49LF030A 0x001C
  154. #define SST49LF040A 0x0051
  155. #define SST49LF080A 0x005B
  156. #define SST36VF3203 0x7354
  157. /* Toshiba */
  158. #define TC58FVT160 0x00C2
  159. #define TC58FVB160 0x0043
  160. #define TC58FVT321 0x009A
  161. #define TC58FVB321 0x009C
  162. #define TC58FVT641 0x0093
  163. #define TC58FVB641 0x0095
  164. /* Winbond */
  165. #define W49V002A 0x00b0
  166. /*
  167. * Unlock address sets for AMD command sets.
  168. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  169. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  170. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  171. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  172. * initialization need not require initializing all of the
  173. * unlock addresses for all bit widths.
  174. */
  175. enum uaddr {
  176. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  177. MTD_UADDR_0x0555_0x02AA,
  178. MTD_UADDR_0x0555_0x0AAA,
  179. MTD_UADDR_0x5555_0x2AAA,
  180. MTD_UADDR_0x0AAA_0x0555,
  181. MTD_UADDR_0xAAAA_0x5555,
  182. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  183. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  184. };
  185. struct unlock_addr {
  186. uint32_t addr1;
  187. uint32_t addr2;
  188. };
  189. /*
  190. * I don't like the fact that the first entry in unlock_addrs[]
  191. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  192. * should not be used. The problem is that structures with
  193. * initializers have extra fields initialized to 0. It is _very_
  194. * desireable to have the unlock address entries for unsupported
  195. * data widths automatically initialized - that means that
  196. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  197. * must go unused.
  198. */
  199. static const struct unlock_addr unlock_addrs[] = {
  200. [MTD_UADDR_NOT_SUPPORTED] = {
  201. .addr1 = 0xffff,
  202. .addr2 = 0xffff
  203. },
  204. [MTD_UADDR_0x0555_0x02AA] = {
  205. .addr1 = 0x0555,
  206. .addr2 = 0x02aa
  207. },
  208. [MTD_UADDR_0x0555_0x0AAA] = {
  209. .addr1 = 0x0555,
  210. .addr2 = 0x0aaa
  211. },
  212. [MTD_UADDR_0x5555_0x2AAA] = {
  213. .addr1 = 0x5555,
  214. .addr2 = 0x2aaa
  215. },
  216. [MTD_UADDR_0x0AAA_0x0555] = {
  217. .addr1 = 0x0AAA,
  218. .addr2 = 0x0555
  219. },
  220. [MTD_UADDR_0xAAAA_0x5555] = {
  221. .addr1 = 0xaaaa,
  222. .addr2 = 0x5555
  223. },
  224. [MTD_UADDR_DONT_CARE] = {
  225. .addr1 = 0x0000, /* Doesn't matter which address */
  226. .addr2 = 0x0000 /* is used - must be last entry */
  227. },
  228. [MTD_UADDR_UNNECESSARY] = {
  229. .addr1 = 0x0000,
  230. .addr2 = 0x0000
  231. }
  232. };
  233. struct amd_flash_info {
  234. const char *name;
  235. const uint16_t mfr_id;
  236. const uint16_t dev_id;
  237. const uint8_t dev_size;
  238. const uint8_t nr_regions;
  239. const uint16_t cmd_set;
  240. const uint32_t regions[6];
  241. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  242. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  243. };
  244. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  245. #define SIZE_64KiB 16
  246. #define SIZE_128KiB 17
  247. #define SIZE_256KiB 18
  248. #define SIZE_512KiB 19
  249. #define SIZE_1MiB 20
  250. #define SIZE_2MiB 21
  251. #define SIZE_4MiB 22
  252. #define SIZE_8MiB 23
  253. /*
  254. * Please keep this list ordered by manufacturer!
  255. * Fortunately, the list isn't searched often and so a
  256. * slow, linear search isn't so bad.
  257. */
  258. static const struct amd_flash_info jedec_table[] = {
  259. {
  260. .mfr_id = MANUFACTURER_AMD,
  261. .dev_id = AM29F032B,
  262. .name = "AMD AM29F032B",
  263. .uaddr = MTD_UADDR_0x0555_0x02AA,
  264. .devtypes = CFI_DEVICETYPE_X8,
  265. .dev_size = SIZE_4MiB,
  266. .cmd_set = P_ID_AMD_STD,
  267. .nr_regions = 1,
  268. .regions = {
  269. ERASEINFO(0x10000,64)
  270. }
  271. }, {
  272. .mfr_id = MANUFACTURER_AMD,
  273. .dev_id = AM29LV160DT,
  274. .name = "AMD AM29LV160DT",
  275. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  276. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  277. .dev_size = SIZE_2MiB,
  278. .cmd_set = P_ID_AMD_STD,
  279. .nr_regions = 4,
  280. .regions = {
  281. ERASEINFO(0x10000,31),
  282. ERASEINFO(0x08000,1),
  283. ERASEINFO(0x02000,2),
  284. ERASEINFO(0x04000,1)
  285. }
  286. }, {
  287. .mfr_id = MANUFACTURER_AMD,
  288. .dev_id = AM29LV160DB,
  289. .name = "AMD AM29LV160DB",
  290. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  291. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  292. .dev_size = SIZE_2MiB,
  293. .cmd_set = P_ID_AMD_STD,
  294. .nr_regions = 4,
  295. .regions = {
  296. ERASEINFO(0x04000,1),
  297. ERASEINFO(0x02000,2),
  298. ERASEINFO(0x08000,1),
  299. ERASEINFO(0x10000,31)
  300. }
  301. }, {
  302. .mfr_id = MANUFACTURER_AMD,
  303. .dev_id = AM29LV400BB,
  304. .name = "AMD AM29LV400BB",
  305. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  306. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  307. .dev_size = SIZE_512KiB,
  308. .cmd_set = P_ID_AMD_STD,
  309. .nr_regions = 4,
  310. .regions = {
  311. ERASEINFO(0x04000,1),
  312. ERASEINFO(0x02000,2),
  313. ERASEINFO(0x08000,1),
  314. ERASEINFO(0x10000,7)
  315. }
  316. }, {
  317. .mfr_id = MANUFACTURER_AMD,
  318. .dev_id = AM29LV400BT,
  319. .name = "AMD AM29LV400BT",
  320. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  321. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  322. .dev_size = SIZE_512KiB,
  323. .cmd_set = P_ID_AMD_STD,
  324. .nr_regions = 4,
  325. .regions = {
  326. ERASEINFO(0x10000,7),
  327. ERASEINFO(0x08000,1),
  328. ERASEINFO(0x02000,2),
  329. ERASEINFO(0x04000,1)
  330. }
  331. }, {
  332. .mfr_id = MANUFACTURER_AMD,
  333. .dev_id = AM29LV800BB,
  334. .name = "AMD AM29LV800BB",
  335. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  336. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  337. .dev_size = SIZE_1MiB,
  338. .cmd_set = P_ID_AMD_STD,
  339. .nr_regions = 4,
  340. .regions = {
  341. ERASEINFO(0x04000,1),
  342. ERASEINFO(0x02000,2),
  343. ERASEINFO(0x08000,1),
  344. ERASEINFO(0x10000,15),
  345. }
  346. }, {
  347. /* add DL */
  348. .mfr_id = MANUFACTURER_AMD,
  349. .dev_id = AM29DL800BB,
  350. .name = "AMD AM29DL800BB",
  351. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  352. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  353. .dev_size = SIZE_1MiB,
  354. .cmd_set = P_ID_AMD_STD,
  355. .nr_regions = 6,
  356. .regions = {
  357. ERASEINFO(0x04000,1),
  358. ERASEINFO(0x08000,1),
  359. ERASEINFO(0x02000,4),
  360. ERASEINFO(0x08000,1),
  361. ERASEINFO(0x04000,1),
  362. ERASEINFO(0x10000,14)
  363. }
  364. }, {
  365. .mfr_id = MANUFACTURER_AMD,
  366. .dev_id = AM29DL800BT,
  367. .name = "AMD AM29DL800BT",
  368. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  369. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  370. .dev_size = SIZE_1MiB,
  371. .cmd_set = P_ID_AMD_STD,
  372. .nr_regions = 6,
  373. .regions = {
  374. ERASEINFO(0x10000,14),
  375. ERASEINFO(0x04000,1),
  376. ERASEINFO(0x08000,1),
  377. ERASEINFO(0x02000,4),
  378. ERASEINFO(0x08000,1),
  379. ERASEINFO(0x04000,1)
  380. }
  381. }, {
  382. .mfr_id = MANUFACTURER_AMD,
  383. .dev_id = AM29F800BB,
  384. .name = "AMD AM29F800BB",
  385. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  386. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  387. .dev_size = SIZE_1MiB,
  388. .cmd_set = P_ID_AMD_STD,
  389. .nr_regions = 4,
  390. .regions = {
  391. ERASEINFO(0x04000,1),
  392. ERASEINFO(0x02000,2),
  393. ERASEINFO(0x08000,1),
  394. ERASEINFO(0x10000,15),
  395. }
  396. }, {
  397. .mfr_id = MANUFACTURER_AMD,
  398. .dev_id = AM29LV800BT,
  399. .name = "AMD AM29LV800BT",
  400. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  401. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  402. .dev_size = SIZE_1MiB,
  403. .cmd_set = P_ID_AMD_STD,
  404. .nr_regions = 4,
  405. .regions = {
  406. ERASEINFO(0x10000,15),
  407. ERASEINFO(0x08000,1),
  408. ERASEINFO(0x02000,2),
  409. ERASEINFO(0x04000,1)
  410. }
  411. }, {
  412. .mfr_id = MANUFACTURER_AMD,
  413. .dev_id = AM29F800BT,
  414. .name = "AMD AM29F800BT",
  415. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  416. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  417. .dev_size = SIZE_1MiB,
  418. .cmd_set = P_ID_AMD_STD,
  419. .nr_regions = 4,
  420. .regions = {
  421. ERASEINFO(0x10000,15),
  422. ERASEINFO(0x08000,1),
  423. ERASEINFO(0x02000,2),
  424. ERASEINFO(0x04000,1)
  425. }
  426. }, {
  427. .mfr_id = MANUFACTURER_AMD,
  428. .dev_id = AM29F017D,
  429. .name = "AMD AM29F017D",
  430. .devtypes = CFI_DEVICETYPE_X8,
  431. .uaddr = MTD_UADDR_DONT_CARE,
  432. .dev_size = SIZE_2MiB,
  433. .cmd_set = P_ID_AMD_STD,
  434. .nr_regions = 1,
  435. .regions = {
  436. ERASEINFO(0x10000,32),
  437. }
  438. }, {
  439. .mfr_id = MANUFACTURER_AMD,
  440. .dev_id = AM29F016D,
  441. .name = "AMD AM29F016D",
  442. .devtypes = CFI_DEVICETYPE_X8,
  443. .uaddr = MTD_UADDR_0x0555_0x02AA,
  444. .dev_size = SIZE_2MiB,
  445. .cmd_set = P_ID_AMD_STD,
  446. .nr_regions = 1,
  447. .regions = {
  448. ERASEINFO(0x10000,32),
  449. }
  450. }, {
  451. .mfr_id = MANUFACTURER_AMD,
  452. .dev_id = AM29F080,
  453. .name = "AMD AM29F080",
  454. .devtypes = CFI_DEVICETYPE_X8,
  455. .uaddr = MTD_UADDR_0x0555_0x02AA,
  456. .dev_size = SIZE_1MiB,
  457. .cmd_set = P_ID_AMD_STD,
  458. .nr_regions = 1,
  459. .regions = {
  460. ERASEINFO(0x10000,16),
  461. }
  462. }, {
  463. .mfr_id = MANUFACTURER_AMD,
  464. .dev_id = AM29F040,
  465. .name = "AMD AM29F040",
  466. .devtypes = CFI_DEVICETYPE_X8,
  467. .uaddr = MTD_UADDR_0x0555_0x02AA,
  468. .dev_size = SIZE_512KiB,
  469. .cmd_set = P_ID_AMD_STD,
  470. .nr_regions = 1,
  471. .regions = {
  472. ERASEINFO(0x10000,8),
  473. }
  474. }, {
  475. .mfr_id = MANUFACTURER_AMD,
  476. .dev_id = AM29LV040B,
  477. .name = "AMD AM29LV040B",
  478. .devtypes = CFI_DEVICETYPE_X8,
  479. .uaddr = MTD_UADDR_0x0555_0x02AA,
  480. .dev_size = SIZE_512KiB,
  481. .cmd_set = P_ID_AMD_STD,
  482. .nr_regions = 1,
  483. .regions = {
  484. ERASEINFO(0x10000,8),
  485. }
  486. }, {
  487. .mfr_id = MANUFACTURER_AMD,
  488. .dev_id = AM29F002T,
  489. .name = "AMD AM29F002T",
  490. .devtypes = CFI_DEVICETYPE_X8,
  491. .uaddr = MTD_UADDR_0x0555_0x02AA,
  492. .dev_size = SIZE_256KiB,
  493. .cmd_set = P_ID_AMD_STD,
  494. .nr_regions = 4,
  495. .regions = {
  496. ERASEINFO(0x10000,3),
  497. ERASEINFO(0x08000,1),
  498. ERASEINFO(0x02000,2),
  499. ERASEINFO(0x04000,1),
  500. }
  501. }, {
  502. .mfr_id = MANUFACTURER_AMD,
  503. .dev_id = AM29SL800DT,
  504. .name = "AMD AM29SL800DT",
  505. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  506. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  507. .dev_size = SIZE_1MiB,
  508. .cmd_set = P_ID_AMD_STD,
  509. .nr_regions = 4,
  510. .regions = {
  511. ERASEINFO(0x10000,15),
  512. ERASEINFO(0x08000,1),
  513. ERASEINFO(0x02000,2),
  514. ERASEINFO(0x04000,1),
  515. }
  516. }, {
  517. .mfr_id = MANUFACTURER_AMD,
  518. .dev_id = AM29SL800DB,
  519. .name = "AMD AM29SL800DB",
  520. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  521. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  522. .dev_size = SIZE_1MiB,
  523. .cmd_set = P_ID_AMD_STD,
  524. .nr_regions = 4,
  525. .regions = {
  526. ERASEINFO(0x04000,1),
  527. ERASEINFO(0x02000,2),
  528. ERASEINFO(0x08000,1),
  529. ERASEINFO(0x10000,15),
  530. }
  531. }, {
  532. .mfr_id = MANUFACTURER_ATMEL,
  533. .dev_id = AT49BV512,
  534. .name = "Atmel AT49BV512",
  535. .devtypes = CFI_DEVICETYPE_X8,
  536. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  537. .dev_size = SIZE_64KiB,
  538. .cmd_set = P_ID_AMD_STD,
  539. .nr_regions = 1,
  540. .regions = {
  541. ERASEINFO(0x10000,1)
  542. }
  543. }, {
  544. .mfr_id = MANUFACTURER_ATMEL,
  545. .dev_id = AT29LV512,
  546. .name = "Atmel AT29LV512",
  547. .devtypes = CFI_DEVICETYPE_X8,
  548. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  549. .dev_size = SIZE_64KiB,
  550. .cmd_set = P_ID_AMD_STD,
  551. .nr_regions = 1,
  552. .regions = {
  553. ERASEINFO(0x80,256),
  554. ERASEINFO(0x80,256)
  555. }
  556. }, {
  557. .mfr_id = MANUFACTURER_ATMEL,
  558. .dev_id = AT49BV16X,
  559. .name = "Atmel AT49BV16X",
  560. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  561. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  562. .dev_size = SIZE_2MiB,
  563. .cmd_set = P_ID_AMD_STD,
  564. .nr_regions = 2,
  565. .regions = {
  566. ERASEINFO(0x02000,8),
  567. ERASEINFO(0x10000,31)
  568. }
  569. }, {
  570. .mfr_id = MANUFACTURER_ATMEL,
  571. .dev_id = AT49BV16XT,
  572. .name = "Atmel AT49BV16XT",
  573. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  574. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  575. .dev_size = SIZE_2MiB,
  576. .cmd_set = P_ID_AMD_STD,
  577. .nr_regions = 2,
  578. .regions = {
  579. ERASEINFO(0x10000,31),
  580. ERASEINFO(0x02000,8)
  581. }
  582. }, {
  583. .mfr_id = MANUFACTURER_ATMEL,
  584. .dev_id = AT49BV32X,
  585. .name = "Atmel AT49BV32X",
  586. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  587. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  588. .dev_size = SIZE_4MiB,
  589. .cmd_set = P_ID_AMD_STD,
  590. .nr_regions = 2,
  591. .regions = {
  592. ERASEINFO(0x02000,8),
  593. ERASEINFO(0x10000,63)
  594. }
  595. }, {
  596. .mfr_id = MANUFACTURER_ATMEL,
  597. .dev_id = AT49BV32XT,
  598. .name = "Atmel AT49BV32XT",
  599. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  600. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  601. .dev_size = SIZE_4MiB,
  602. .cmd_set = P_ID_AMD_STD,
  603. .nr_regions = 2,
  604. .regions = {
  605. ERASEINFO(0x10000,63),
  606. ERASEINFO(0x02000,8)
  607. }
  608. }, {
  609. .mfr_id = MANUFACTURER_EON,
  610. .dev_id = EN29SL800BT,
  611. .name = "Eon EN29SL800BT",
  612. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  613. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  614. .dev_size = SIZE_1MiB,
  615. .cmd_set = P_ID_AMD_STD,
  616. .nr_regions = 4,
  617. .regions = {
  618. ERASEINFO(0x10000,15),
  619. ERASEINFO(0x08000,1),
  620. ERASEINFO(0x02000,2),
  621. ERASEINFO(0x04000,1),
  622. }
  623. }, {
  624. .mfr_id = MANUFACTURER_EON,
  625. .dev_id = EN29SL800BB,
  626. .name = "Eon EN29SL800BB",
  627. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  628. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  629. .dev_size = SIZE_1MiB,
  630. .cmd_set = P_ID_AMD_STD,
  631. .nr_regions = 4,
  632. .regions = {
  633. ERASEINFO(0x04000,1),
  634. ERASEINFO(0x02000,2),
  635. ERASEINFO(0x08000,1),
  636. ERASEINFO(0x10000,15),
  637. }
  638. }, {
  639. .mfr_id = MANUFACTURER_FUJITSU,
  640. .dev_id = MBM29F040C,
  641. .name = "Fujitsu MBM29F040C",
  642. .devtypes = CFI_DEVICETYPE_X8,
  643. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  644. .dev_size = SIZE_512KiB,
  645. .cmd_set = P_ID_AMD_STD,
  646. .nr_regions = 1,
  647. .regions = {
  648. ERASEINFO(0x10000,8)
  649. }
  650. }, {
  651. .mfr_id = MANUFACTURER_FUJITSU,
  652. .dev_id = MBM29F800BA,
  653. .name = "Fujitsu MBM29F800BA",
  654. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  655. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  656. .dev_size = SIZE_1MiB,
  657. .cmd_set = P_ID_AMD_STD,
  658. .nr_regions = 4,
  659. .regions = {
  660. ERASEINFO(0x04000,1),
  661. ERASEINFO(0x02000,2),
  662. ERASEINFO(0x08000,1),
  663. ERASEINFO(0x10000,15),
  664. }
  665. }, {
  666. .mfr_id = MANUFACTURER_FUJITSU,
  667. .dev_id = MBM29LV650UE,
  668. .name = "Fujitsu MBM29LV650UE",
  669. .devtypes = CFI_DEVICETYPE_X8,
  670. .uaddr = MTD_UADDR_DONT_CARE,
  671. .dev_size = SIZE_8MiB,
  672. .cmd_set = P_ID_AMD_STD,
  673. .nr_regions = 1,
  674. .regions = {
  675. ERASEINFO(0x10000,128)
  676. }
  677. }, {
  678. .mfr_id = MANUFACTURER_FUJITSU,
  679. .dev_id = MBM29LV320TE,
  680. .name = "Fujitsu MBM29LV320TE",
  681. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  682. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  683. .dev_size = SIZE_4MiB,
  684. .cmd_set = P_ID_AMD_STD,
  685. .nr_regions = 2,
  686. .regions = {
  687. ERASEINFO(0x10000,63),
  688. ERASEINFO(0x02000,8)
  689. }
  690. }, {
  691. .mfr_id = MANUFACTURER_FUJITSU,
  692. .dev_id = MBM29LV320BE,
  693. .name = "Fujitsu MBM29LV320BE",
  694. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  695. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  696. .dev_size = SIZE_4MiB,
  697. .cmd_set = P_ID_AMD_STD,
  698. .nr_regions = 2,
  699. .regions = {
  700. ERASEINFO(0x02000,8),
  701. ERASEINFO(0x10000,63)
  702. }
  703. }, {
  704. .mfr_id = MANUFACTURER_FUJITSU,
  705. .dev_id = MBM29LV160TE,
  706. .name = "Fujitsu MBM29LV160TE",
  707. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  708. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  709. .dev_size = SIZE_2MiB,
  710. .cmd_set = P_ID_AMD_STD,
  711. .nr_regions = 4,
  712. .regions = {
  713. ERASEINFO(0x10000,31),
  714. ERASEINFO(0x08000,1),
  715. ERASEINFO(0x02000,2),
  716. ERASEINFO(0x04000,1)
  717. }
  718. }, {
  719. .mfr_id = MANUFACTURER_FUJITSU,
  720. .dev_id = MBM29LV160BE,
  721. .name = "Fujitsu MBM29LV160BE",
  722. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  723. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  724. .dev_size = SIZE_2MiB,
  725. .cmd_set = P_ID_AMD_STD,
  726. .nr_regions = 4,
  727. .regions = {
  728. ERASEINFO(0x04000,1),
  729. ERASEINFO(0x02000,2),
  730. ERASEINFO(0x08000,1),
  731. ERASEINFO(0x10000,31)
  732. }
  733. }, {
  734. .mfr_id = MANUFACTURER_FUJITSU,
  735. .dev_id = MBM29LV800BA,
  736. .name = "Fujitsu MBM29LV800BA",
  737. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  738. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  739. .dev_size = SIZE_1MiB,
  740. .cmd_set = P_ID_AMD_STD,
  741. .nr_regions = 4,
  742. .regions = {
  743. ERASEINFO(0x04000,1),
  744. ERASEINFO(0x02000,2),
  745. ERASEINFO(0x08000,1),
  746. ERASEINFO(0x10000,15)
  747. }
  748. }, {
  749. .mfr_id = MANUFACTURER_FUJITSU,
  750. .dev_id = MBM29LV800TA,
  751. .name = "Fujitsu MBM29LV800TA",
  752. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  753. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  754. .dev_size = SIZE_1MiB,
  755. .cmd_set = P_ID_AMD_STD,
  756. .nr_regions = 4,
  757. .regions = {
  758. ERASEINFO(0x10000,15),
  759. ERASEINFO(0x08000,1),
  760. ERASEINFO(0x02000,2),
  761. ERASEINFO(0x04000,1)
  762. }
  763. }, {
  764. .mfr_id = MANUFACTURER_FUJITSU,
  765. .dev_id = MBM29LV400BC,
  766. .name = "Fujitsu MBM29LV400BC",
  767. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  768. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  769. .dev_size = SIZE_512KiB,
  770. .cmd_set = P_ID_AMD_STD,
  771. .nr_regions = 4,
  772. .regions = {
  773. ERASEINFO(0x04000,1),
  774. ERASEINFO(0x02000,2),
  775. ERASEINFO(0x08000,1),
  776. ERASEINFO(0x10000,7)
  777. }
  778. }, {
  779. .mfr_id = MANUFACTURER_FUJITSU,
  780. .dev_id = MBM29LV400TC,
  781. .name = "Fujitsu MBM29LV400TC",
  782. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  783. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  784. .dev_size = SIZE_512KiB,
  785. .cmd_set = P_ID_AMD_STD,
  786. .nr_regions = 4,
  787. .regions = {
  788. ERASEINFO(0x10000,7),
  789. ERASEINFO(0x08000,1),
  790. ERASEINFO(0x02000,2),
  791. ERASEINFO(0x04000,1)
  792. }
  793. }, {
  794. .mfr_id = MANUFACTURER_HYUNDAI,
  795. .dev_id = HY29F002T,
  796. .name = "Hyundai HY29F002T",
  797. .devtypes = CFI_DEVICETYPE_X8,
  798. .uaddr = MTD_UADDR_0x0555_0x02AA,
  799. .dev_size = SIZE_256KiB,
  800. .cmd_set = P_ID_AMD_STD,
  801. .nr_regions = 4,
  802. .regions = {
  803. ERASEINFO(0x10000,3),
  804. ERASEINFO(0x08000,1),
  805. ERASEINFO(0x02000,2),
  806. ERASEINFO(0x04000,1),
  807. }
  808. }, {
  809. .mfr_id = MANUFACTURER_INTEL,
  810. .dev_id = I28F004B3B,
  811. .name = "Intel 28F004B3B",
  812. .devtypes = CFI_DEVICETYPE_X8,
  813. .uaddr = MTD_UADDR_UNNECESSARY,
  814. .dev_size = SIZE_512KiB,
  815. .cmd_set = P_ID_INTEL_STD,
  816. .nr_regions = 2,
  817. .regions = {
  818. ERASEINFO(0x02000, 8),
  819. ERASEINFO(0x10000, 7),
  820. }
  821. }, {
  822. .mfr_id = MANUFACTURER_INTEL,
  823. .dev_id = I28F004B3T,
  824. .name = "Intel 28F004B3T",
  825. .devtypes = CFI_DEVICETYPE_X8,
  826. .uaddr = MTD_UADDR_UNNECESSARY,
  827. .dev_size = SIZE_512KiB,
  828. .cmd_set = P_ID_INTEL_STD,
  829. .nr_regions = 2,
  830. .regions = {
  831. ERASEINFO(0x10000, 7),
  832. ERASEINFO(0x02000, 8),
  833. }
  834. }, {
  835. .mfr_id = MANUFACTURER_INTEL,
  836. .dev_id = I28F400B3B,
  837. .name = "Intel 28F400B3B",
  838. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  839. .uaddr = MTD_UADDR_UNNECESSARY,
  840. .dev_size = SIZE_512KiB,
  841. .cmd_set = P_ID_INTEL_STD,
  842. .nr_regions = 2,
  843. .regions = {
  844. ERASEINFO(0x02000, 8),
  845. ERASEINFO(0x10000, 7),
  846. }
  847. }, {
  848. .mfr_id = MANUFACTURER_INTEL,
  849. .dev_id = I28F400B3T,
  850. .name = "Intel 28F400B3T",
  851. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  852. .uaddr = MTD_UADDR_UNNECESSARY,
  853. .dev_size = SIZE_512KiB,
  854. .cmd_set = P_ID_INTEL_STD,
  855. .nr_regions = 2,
  856. .regions = {
  857. ERASEINFO(0x10000, 7),
  858. ERASEINFO(0x02000, 8),
  859. }
  860. }, {
  861. .mfr_id = MANUFACTURER_INTEL,
  862. .dev_id = I28F008B3B,
  863. .name = "Intel 28F008B3B",
  864. .devtypes = CFI_DEVICETYPE_X8,
  865. .uaddr = MTD_UADDR_UNNECESSARY,
  866. .dev_size = SIZE_1MiB,
  867. .cmd_set = P_ID_INTEL_STD,
  868. .nr_regions = 2,
  869. .regions = {
  870. ERASEINFO(0x02000, 8),
  871. ERASEINFO(0x10000, 15),
  872. }
  873. }, {
  874. .mfr_id = MANUFACTURER_INTEL,
  875. .dev_id = I28F008B3T,
  876. .name = "Intel 28F008B3T",
  877. .devtypes = CFI_DEVICETYPE_X8,
  878. .uaddr = MTD_UADDR_UNNECESSARY,
  879. .dev_size = SIZE_1MiB,
  880. .cmd_set = P_ID_INTEL_STD,
  881. .nr_regions = 2,
  882. .regions = {
  883. ERASEINFO(0x10000, 15),
  884. ERASEINFO(0x02000, 8),
  885. }
  886. }, {
  887. .mfr_id = MANUFACTURER_INTEL,
  888. .dev_id = I28F008S5,
  889. .name = "Intel 28F008S5",
  890. .devtypes = CFI_DEVICETYPE_X8,
  891. .uaddr = MTD_UADDR_UNNECESSARY,
  892. .dev_size = SIZE_1MiB,
  893. .cmd_set = P_ID_INTEL_EXT,
  894. .nr_regions = 1,
  895. .regions = {
  896. ERASEINFO(0x10000,16),
  897. }
  898. }, {
  899. .mfr_id = MANUFACTURER_INTEL,
  900. .dev_id = I28F016S5,
  901. .name = "Intel 28F016S5",
  902. .devtypes = CFI_DEVICETYPE_X8,
  903. .uaddr = MTD_UADDR_UNNECESSARY,
  904. .dev_size = SIZE_2MiB,
  905. .cmd_set = P_ID_INTEL_EXT,
  906. .nr_regions = 1,
  907. .regions = {
  908. ERASEINFO(0x10000,32),
  909. }
  910. }, {
  911. .mfr_id = MANUFACTURER_INTEL,
  912. .dev_id = I28F008SA,
  913. .name = "Intel 28F008SA",
  914. .devtypes = CFI_DEVICETYPE_X8,
  915. .uaddr = MTD_UADDR_UNNECESSARY,
  916. .dev_size = SIZE_1MiB,
  917. .cmd_set = P_ID_INTEL_STD,
  918. .nr_regions = 1,
  919. .regions = {
  920. ERASEINFO(0x10000, 16),
  921. }
  922. }, {
  923. .mfr_id = MANUFACTURER_INTEL,
  924. .dev_id = I28F800B3B,
  925. .name = "Intel 28F800B3B",
  926. .devtypes = CFI_DEVICETYPE_X16,
  927. .uaddr = MTD_UADDR_UNNECESSARY,
  928. .dev_size = SIZE_1MiB,
  929. .cmd_set = P_ID_INTEL_STD,
  930. .nr_regions = 2,
  931. .regions = {
  932. ERASEINFO(0x02000, 8),
  933. ERASEINFO(0x10000, 15),
  934. }
  935. }, {
  936. .mfr_id = MANUFACTURER_INTEL,
  937. .dev_id = I28F800B3T,
  938. .name = "Intel 28F800B3T",
  939. .devtypes = CFI_DEVICETYPE_X16,
  940. .uaddr = MTD_UADDR_UNNECESSARY,
  941. .dev_size = SIZE_1MiB,
  942. .cmd_set = P_ID_INTEL_STD,
  943. .nr_regions = 2,
  944. .regions = {
  945. ERASEINFO(0x10000, 15),
  946. ERASEINFO(0x02000, 8),
  947. }
  948. }, {
  949. .mfr_id = MANUFACTURER_INTEL,
  950. .dev_id = I28F016B3B,
  951. .name = "Intel 28F016B3B",
  952. .devtypes = CFI_DEVICETYPE_X8,
  953. .uaddr = MTD_UADDR_UNNECESSARY,
  954. .dev_size = SIZE_2MiB,
  955. .cmd_set = P_ID_INTEL_STD,
  956. .nr_regions = 2,
  957. .regions = {
  958. ERASEINFO(0x02000, 8),
  959. ERASEINFO(0x10000, 31),
  960. }
  961. }, {
  962. .mfr_id = MANUFACTURER_INTEL,
  963. .dev_id = I28F016S3,
  964. .name = "Intel I28F016S3",
  965. .devtypes = CFI_DEVICETYPE_X8,
  966. .uaddr = MTD_UADDR_UNNECESSARY,
  967. .dev_size = SIZE_2MiB,
  968. .cmd_set = P_ID_INTEL_STD,
  969. .nr_regions = 1,
  970. .regions = {
  971. ERASEINFO(0x10000, 32),
  972. }
  973. }, {
  974. .mfr_id = MANUFACTURER_INTEL,
  975. .dev_id = I28F016B3T,
  976. .name = "Intel 28F016B3T",
  977. .devtypes = CFI_DEVICETYPE_X8,
  978. .uaddr = MTD_UADDR_UNNECESSARY,
  979. .dev_size = SIZE_2MiB,
  980. .cmd_set = P_ID_INTEL_STD,
  981. .nr_regions = 2,
  982. .regions = {
  983. ERASEINFO(0x10000, 31),
  984. ERASEINFO(0x02000, 8),
  985. }
  986. }, {
  987. .mfr_id = MANUFACTURER_INTEL,
  988. .dev_id = I28F160B3B,
  989. .name = "Intel 28F160B3B",
  990. .devtypes = CFI_DEVICETYPE_X16,
  991. .uaddr = MTD_UADDR_UNNECESSARY,
  992. .dev_size = SIZE_2MiB,
  993. .cmd_set = P_ID_INTEL_STD,
  994. .nr_regions = 2,
  995. .regions = {
  996. ERASEINFO(0x02000, 8),
  997. ERASEINFO(0x10000, 31),
  998. }
  999. }, {
  1000. .mfr_id = MANUFACTURER_INTEL,
  1001. .dev_id = I28F160B3T,
  1002. .name = "Intel 28F160B3T",
  1003. .devtypes = CFI_DEVICETYPE_X16,
  1004. .uaddr = MTD_UADDR_UNNECESSARY,
  1005. .dev_size = SIZE_2MiB,
  1006. .cmd_set = P_ID_INTEL_STD,
  1007. .nr_regions = 2,
  1008. .regions = {
  1009. ERASEINFO(0x10000, 31),
  1010. ERASEINFO(0x02000, 8),
  1011. }
  1012. }, {
  1013. .mfr_id = MANUFACTURER_INTEL,
  1014. .dev_id = I28F320B3B,
  1015. .name = "Intel 28F320B3B",
  1016. .devtypes = CFI_DEVICETYPE_X16,
  1017. .uaddr = MTD_UADDR_UNNECESSARY,
  1018. .dev_size = SIZE_4MiB,
  1019. .cmd_set = P_ID_INTEL_STD,
  1020. .nr_regions = 2,
  1021. .regions = {
  1022. ERASEINFO(0x02000, 8),
  1023. ERASEINFO(0x10000, 63),
  1024. }
  1025. }, {
  1026. .mfr_id = MANUFACTURER_INTEL,
  1027. .dev_id = I28F320B3T,
  1028. .name = "Intel 28F320B3T",
  1029. .devtypes = CFI_DEVICETYPE_X16,
  1030. .uaddr = MTD_UADDR_UNNECESSARY,
  1031. .dev_size = SIZE_4MiB,
  1032. .cmd_set = P_ID_INTEL_STD,
  1033. .nr_regions = 2,
  1034. .regions = {
  1035. ERASEINFO(0x10000, 63),
  1036. ERASEINFO(0x02000, 8),
  1037. }
  1038. }, {
  1039. .mfr_id = MANUFACTURER_INTEL,
  1040. .dev_id = I28F640B3B,
  1041. .name = "Intel 28F640B3B",
  1042. .devtypes = CFI_DEVICETYPE_X16,
  1043. .uaddr = MTD_UADDR_UNNECESSARY,
  1044. .dev_size = SIZE_8MiB,
  1045. .cmd_set = P_ID_INTEL_STD,
  1046. .nr_regions = 2,
  1047. .regions = {
  1048. ERASEINFO(0x02000, 8),
  1049. ERASEINFO(0x10000, 127),
  1050. }
  1051. }, {
  1052. .mfr_id = MANUFACTURER_INTEL,
  1053. .dev_id = I28F640B3T,
  1054. .name = "Intel 28F640B3T",
  1055. .devtypes = CFI_DEVICETYPE_X16,
  1056. .uaddr = MTD_UADDR_UNNECESSARY,
  1057. .dev_size = SIZE_8MiB,
  1058. .cmd_set = P_ID_INTEL_STD,
  1059. .nr_regions = 2,
  1060. .regions = {
  1061. ERASEINFO(0x10000, 127),
  1062. ERASEINFO(0x02000, 8),
  1063. }
  1064. }, {
  1065. .mfr_id = MANUFACTURER_INTEL,
  1066. .dev_id = I82802AB,
  1067. .name = "Intel 82802AB",
  1068. .devtypes = CFI_DEVICETYPE_X8,
  1069. .uaddr = MTD_UADDR_UNNECESSARY,
  1070. .dev_size = SIZE_512KiB,
  1071. .cmd_set = P_ID_INTEL_EXT,
  1072. .nr_regions = 1,
  1073. .regions = {
  1074. ERASEINFO(0x10000,8),
  1075. }
  1076. }, {
  1077. .mfr_id = MANUFACTURER_INTEL,
  1078. .dev_id = I82802AC,
  1079. .name = "Intel 82802AC",
  1080. .devtypes = CFI_DEVICETYPE_X8,
  1081. .uaddr = MTD_UADDR_UNNECESSARY,
  1082. .dev_size = SIZE_1MiB,
  1083. .cmd_set = P_ID_INTEL_EXT,
  1084. .nr_regions = 1,
  1085. .regions = {
  1086. ERASEINFO(0x10000,16),
  1087. }
  1088. }, {
  1089. .mfr_id = MANUFACTURER_MACRONIX,
  1090. .dev_id = MX29LV040C,
  1091. .name = "Macronix MX29LV040C",
  1092. .devtypes = CFI_DEVICETYPE_X8,
  1093. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1094. .dev_size = SIZE_512KiB,
  1095. .cmd_set = P_ID_AMD_STD,
  1096. .nr_regions = 1,
  1097. .regions = {
  1098. ERASEINFO(0x10000,8),
  1099. }
  1100. }, {
  1101. .mfr_id = MANUFACTURER_MACRONIX,
  1102. .dev_id = MX29LV160T,
  1103. .name = "MXIC MX29LV160T",
  1104. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1105. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1106. .dev_size = SIZE_2MiB,
  1107. .cmd_set = P_ID_AMD_STD,
  1108. .nr_regions = 4,
  1109. .regions = {
  1110. ERASEINFO(0x10000,31),
  1111. ERASEINFO(0x08000,1),
  1112. ERASEINFO(0x02000,2),
  1113. ERASEINFO(0x04000,1)
  1114. }
  1115. }, {
  1116. .mfr_id = MANUFACTURER_NEC,
  1117. .dev_id = UPD29F064115,
  1118. .name = "NEC uPD29F064115",
  1119. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1120. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1121. .dev_size = SIZE_8MiB,
  1122. .cmd_set = P_ID_AMD_STD,
  1123. .nr_regions = 3,
  1124. .regions = {
  1125. ERASEINFO(0x2000,8),
  1126. ERASEINFO(0x10000,126),
  1127. ERASEINFO(0x2000,8),
  1128. }
  1129. }, {
  1130. .mfr_id = MANUFACTURER_MACRONIX,
  1131. .dev_id = MX29LV160B,
  1132. .name = "MXIC MX29LV160B",
  1133. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1134. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1135. .dev_size = SIZE_2MiB,
  1136. .cmd_set = P_ID_AMD_STD,
  1137. .nr_regions = 4,
  1138. .regions = {
  1139. ERASEINFO(0x04000,1),
  1140. ERASEINFO(0x02000,2),
  1141. ERASEINFO(0x08000,1),
  1142. ERASEINFO(0x10000,31)
  1143. }
  1144. }, {
  1145. .mfr_id = MANUFACTURER_MACRONIX,
  1146. .dev_id = MX29F040,
  1147. .name = "Macronix MX29F040",
  1148. .devtypes = CFI_DEVICETYPE_X8,
  1149. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1150. .dev_size = SIZE_512KiB,
  1151. .cmd_set = P_ID_AMD_STD,
  1152. .nr_regions = 1,
  1153. .regions = {
  1154. ERASEINFO(0x10000,8),
  1155. }
  1156. }, {
  1157. .mfr_id = MANUFACTURER_MACRONIX,
  1158. .dev_id = MX29F016,
  1159. .name = "Macronix MX29F016",
  1160. .devtypes = CFI_DEVICETYPE_X8,
  1161. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1162. .dev_size = SIZE_2MiB,
  1163. .cmd_set = P_ID_AMD_STD,
  1164. .nr_regions = 1,
  1165. .regions = {
  1166. ERASEINFO(0x10000,32),
  1167. }
  1168. }, {
  1169. .mfr_id = MANUFACTURER_MACRONIX,
  1170. .dev_id = MX29F004T,
  1171. .name = "Macronix MX29F004T",
  1172. .devtypes = CFI_DEVICETYPE_X8,
  1173. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1174. .dev_size = SIZE_512KiB,
  1175. .cmd_set = P_ID_AMD_STD,
  1176. .nr_regions = 4,
  1177. .regions = {
  1178. ERASEINFO(0x10000,7),
  1179. ERASEINFO(0x08000,1),
  1180. ERASEINFO(0x02000,2),
  1181. ERASEINFO(0x04000,1),
  1182. }
  1183. }, {
  1184. .mfr_id = MANUFACTURER_MACRONIX,
  1185. .dev_id = MX29F004B,
  1186. .name = "Macronix MX29F004B",
  1187. .devtypes = CFI_DEVICETYPE_X8,
  1188. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1189. .dev_size = SIZE_512KiB,
  1190. .cmd_set = P_ID_AMD_STD,
  1191. .nr_regions = 4,
  1192. .regions = {
  1193. ERASEINFO(0x04000,1),
  1194. ERASEINFO(0x02000,2),
  1195. ERASEINFO(0x08000,1),
  1196. ERASEINFO(0x10000,7),
  1197. }
  1198. }, {
  1199. .mfr_id = MANUFACTURER_MACRONIX,
  1200. .dev_id = MX29F002T,
  1201. .name = "Macronix MX29F002T",
  1202. .devtypes = CFI_DEVICETYPE_X8,
  1203. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1204. .dev_size = SIZE_256KiB,
  1205. .cmd_set = P_ID_AMD_STD,
  1206. .nr_regions = 4,
  1207. .regions = {
  1208. ERASEINFO(0x10000,3),
  1209. ERASEINFO(0x08000,1),
  1210. ERASEINFO(0x02000,2),
  1211. ERASEINFO(0x04000,1),
  1212. }
  1213. }, {
  1214. .mfr_id = MANUFACTURER_PMC,
  1215. .dev_id = PM49FL002,
  1216. .name = "PMC Pm49FL002",
  1217. .devtypes = CFI_DEVICETYPE_X8,
  1218. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1219. .dev_size = SIZE_256KiB,
  1220. .cmd_set = P_ID_AMD_STD,
  1221. .nr_regions = 1,
  1222. .regions = {
  1223. ERASEINFO( 0x01000, 64 )
  1224. }
  1225. }, {
  1226. .mfr_id = MANUFACTURER_PMC,
  1227. .dev_id = PM49FL004,
  1228. .name = "PMC Pm49FL004",
  1229. .devtypes = CFI_DEVICETYPE_X8,
  1230. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1231. .dev_size = SIZE_512KiB,
  1232. .cmd_set = P_ID_AMD_STD,
  1233. .nr_regions = 1,
  1234. .regions = {
  1235. ERASEINFO( 0x01000, 128 )
  1236. }
  1237. }, {
  1238. .mfr_id = MANUFACTURER_PMC,
  1239. .dev_id = PM49FL008,
  1240. .name = "PMC Pm49FL008",
  1241. .devtypes = CFI_DEVICETYPE_X8,
  1242. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1243. .dev_size = SIZE_1MiB,
  1244. .cmd_set = P_ID_AMD_STD,
  1245. .nr_regions = 1,
  1246. .regions = {
  1247. ERASEINFO( 0x01000, 256 )
  1248. }
  1249. }, {
  1250. .mfr_id = MANUFACTURER_SHARP,
  1251. .dev_id = LH28F640BF,
  1252. .name = "LH28F640BF",
  1253. .devtypes = CFI_DEVICETYPE_X8,
  1254. .uaddr = MTD_UADDR_UNNECESSARY,
  1255. .dev_size = SIZE_4MiB,
  1256. .cmd_set = P_ID_INTEL_STD,
  1257. .nr_regions = 1,
  1258. .regions = {
  1259. ERASEINFO(0x40000,16),
  1260. }
  1261. }, {
  1262. .mfr_id = MANUFACTURER_SST,
  1263. .dev_id = SST39LF512,
  1264. .name = "SST 39LF512",
  1265. .devtypes = CFI_DEVICETYPE_X8,
  1266. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1267. .dev_size = SIZE_64KiB,
  1268. .cmd_set = P_ID_AMD_STD,
  1269. .nr_regions = 1,
  1270. .regions = {
  1271. ERASEINFO(0x01000,16),
  1272. }
  1273. }, {
  1274. .mfr_id = MANUFACTURER_SST,
  1275. .dev_id = SST39LF010,
  1276. .name = "SST 39LF010",
  1277. .devtypes = CFI_DEVICETYPE_X8,
  1278. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1279. .dev_size = SIZE_128KiB,
  1280. .cmd_set = P_ID_AMD_STD,
  1281. .nr_regions = 1,
  1282. .regions = {
  1283. ERASEINFO(0x01000,32),
  1284. }
  1285. }, {
  1286. .mfr_id = MANUFACTURER_SST,
  1287. .dev_id = SST29EE020,
  1288. .name = "SST 29EE020",
  1289. .devtypes = CFI_DEVICETYPE_X8,
  1290. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1291. .dev_size = SIZE_256KiB,
  1292. .cmd_set = P_ID_SST_PAGE,
  1293. .nr_regions = 1,
  1294. .regions = {ERASEINFO(0x01000,64),
  1295. }
  1296. }, {
  1297. .mfr_id = MANUFACTURER_SST,
  1298. .dev_id = SST29LE020,
  1299. .name = "SST 29LE020",
  1300. .devtypes = CFI_DEVICETYPE_X8,
  1301. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1302. .dev_size = SIZE_256KiB,
  1303. .cmd_set = P_ID_SST_PAGE,
  1304. .nr_regions = 1,
  1305. .regions = {ERASEINFO(0x01000,64),
  1306. }
  1307. }, {
  1308. .mfr_id = MANUFACTURER_SST,
  1309. .dev_id = SST39LF020,
  1310. .name = "SST 39LF020",
  1311. .devtypes = CFI_DEVICETYPE_X8,
  1312. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1313. .dev_size = SIZE_256KiB,
  1314. .cmd_set = P_ID_AMD_STD,
  1315. .nr_regions = 1,
  1316. .regions = {
  1317. ERASEINFO(0x01000,64),
  1318. }
  1319. }, {
  1320. .mfr_id = MANUFACTURER_SST,
  1321. .dev_id = SST39LF040,
  1322. .name = "SST 39LF040",
  1323. .devtypes = CFI_DEVICETYPE_X8,
  1324. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1325. .dev_size = SIZE_512KiB,
  1326. .cmd_set = P_ID_AMD_STD,
  1327. .nr_regions = 1,
  1328. .regions = {
  1329. ERASEINFO(0x01000,128),
  1330. }
  1331. }, {
  1332. .mfr_id = MANUFACTURER_SST,
  1333. .dev_id = SST39SF010A,
  1334. .name = "SST 39SF010A",
  1335. .devtypes = CFI_DEVICETYPE_X8,
  1336. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1337. .dev_size = SIZE_128KiB,
  1338. .cmd_set = P_ID_AMD_STD,
  1339. .nr_regions = 1,
  1340. .regions = {
  1341. ERASEINFO(0x01000,32),
  1342. }
  1343. }, {
  1344. .mfr_id = MANUFACTURER_SST,
  1345. .dev_id = SST39SF020A,
  1346. .name = "SST 39SF020A",
  1347. .devtypes = CFI_DEVICETYPE_X8,
  1348. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1349. .dev_size = SIZE_256KiB,
  1350. .cmd_set = P_ID_AMD_STD,
  1351. .nr_regions = 1,
  1352. .regions = {
  1353. ERASEINFO(0x01000,64),
  1354. }
  1355. }, {
  1356. .mfr_id = MANUFACTURER_SST,
  1357. .dev_id = SST49LF040B,
  1358. .name = "SST 49LF040B",
  1359. .devtypes = CFI_DEVICETYPE_X8,
  1360. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1361. .dev_size = SIZE_512KiB,
  1362. .cmd_set = P_ID_AMD_STD,
  1363. .nr_regions = 1,
  1364. .regions = {
  1365. ERASEINFO(0x01000,128),
  1366. }
  1367. }, {
  1368. .mfr_id = MANUFACTURER_SST,
  1369. .dev_id = SST49LF004B,
  1370. .name = "SST 49LF004B",
  1371. .devtypes = CFI_DEVICETYPE_X8,
  1372. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1373. .dev_size = SIZE_512KiB,
  1374. .cmd_set = P_ID_AMD_STD,
  1375. .nr_regions = 1,
  1376. .regions = {
  1377. ERASEINFO(0x01000,128),
  1378. }
  1379. }, {
  1380. .mfr_id = MANUFACTURER_SST,
  1381. .dev_id = SST49LF008A,
  1382. .name = "SST 49LF008A",
  1383. .devtypes = CFI_DEVICETYPE_X8,
  1384. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1385. .dev_size = SIZE_1MiB,
  1386. .cmd_set = P_ID_AMD_STD,
  1387. .nr_regions = 1,
  1388. .regions = {
  1389. ERASEINFO(0x01000,256),
  1390. }
  1391. }, {
  1392. .mfr_id = MANUFACTURER_SST,
  1393. .dev_id = SST49LF030A,
  1394. .name = "SST 49LF030A",
  1395. .devtypes = CFI_DEVICETYPE_X8,
  1396. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1397. .dev_size = SIZE_512KiB,
  1398. .cmd_set = P_ID_AMD_STD,
  1399. .nr_regions = 1,
  1400. .regions = {
  1401. ERASEINFO(0x01000,96),
  1402. }
  1403. }, {
  1404. .mfr_id = MANUFACTURER_SST,
  1405. .dev_id = SST49LF040A,
  1406. .name = "SST 49LF040A",
  1407. .devtypes = CFI_DEVICETYPE_X8,
  1408. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1409. .dev_size = SIZE_512KiB,
  1410. .cmd_set = P_ID_AMD_STD,
  1411. .nr_regions = 1,
  1412. .regions = {
  1413. ERASEINFO(0x01000,128),
  1414. }
  1415. }, {
  1416. .mfr_id = MANUFACTURER_SST,
  1417. .dev_id = SST49LF080A,
  1418. .name = "SST 49LF080A",
  1419. .devtypes = CFI_DEVICETYPE_X8,
  1420. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1421. .dev_size = SIZE_1MiB,
  1422. .cmd_set = P_ID_AMD_STD,
  1423. .nr_regions = 1,
  1424. .regions = {
  1425. ERASEINFO(0x01000,256),
  1426. }
  1427. }, {
  1428. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1429. .dev_id = SST39LF160,
  1430. .name = "SST 39LF160",
  1431. .devtypes = CFI_DEVICETYPE_X16,
  1432. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1433. .dev_size = SIZE_2MiB,
  1434. .cmd_set = P_ID_AMD_STD,
  1435. .nr_regions = 2,
  1436. .regions = {
  1437. ERASEINFO(0x1000,256),
  1438. ERASEINFO(0x1000,256)
  1439. }
  1440. }, {
  1441. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1442. .dev_id = SST39VF1601,
  1443. .name = "SST 39VF1601",
  1444. .devtypes = CFI_DEVICETYPE_X16,
  1445. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1446. .dev_size = SIZE_2MiB,
  1447. .cmd_set = P_ID_AMD_STD,
  1448. .nr_regions = 2,
  1449. .regions = {
  1450. ERASEINFO(0x1000,256),
  1451. ERASEINFO(0x1000,256)
  1452. }
  1453. }, {
  1454. .mfr_id = MANUFACTURER_SST,
  1455. .dev_id = SST36VF3203,
  1456. .name = "SST 36VF3203",
  1457. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1458. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1459. .dev_size = SIZE_4MiB,
  1460. .cmd_set = P_ID_AMD_STD,
  1461. .nr_regions = 1,
  1462. .regions = {
  1463. ERASEINFO(0x10000,64),
  1464. }
  1465. }, {
  1466. .mfr_id = MANUFACTURER_ST,
  1467. .dev_id = M29F800AB,
  1468. .name = "ST M29F800AB",
  1469. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1470. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1471. .dev_size = SIZE_1MiB,
  1472. .cmd_set = P_ID_AMD_STD,
  1473. .nr_regions = 4,
  1474. .regions = {
  1475. ERASEINFO(0x04000,1),
  1476. ERASEINFO(0x02000,2),
  1477. ERASEINFO(0x08000,1),
  1478. ERASEINFO(0x10000,15),
  1479. }
  1480. }, {
  1481. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1482. .dev_id = M29W800DT,
  1483. .name = "ST M29W800DT",
  1484. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1485. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1486. .dev_size = SIZE_1MiB,
  1487. .cmd_set = P_ID_AMD_STD,
  1488. .nr_regions = 4,
  1489. .regions = {
  1490. ERASEINFO(0x10000,15),
  1491. ERASEINFO(0x08000,1),
  1492. ERASEINFO(0x02000,2),
  1493. ERASEINFO(0x04000,1)
  1494. }
  1495. }, {
  1496. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1497. .dev_id = M29W800DB,
  1498. .name = "ST M29W800DB",
  1499. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1500. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1501. .dev_size = SIZE_1MiB,
  1502. .cmd_set = P_ID_AMD_STD,
  1503. .nr_regions = 4,
  1504. .regions = {
  1505. ERASEINFO(0x04000,1),
  1506. ERASEINFO(0x02000,2),
  1507. ERASEINFO(0x08000,1),
  1508. ERASEINFO(0x10000,15)
  1509. }
  1510. }, {
  1511. .mfr_id = MANUFACTURER_ST,
  1512. .dev_id = M29W400DT,
  1513. .name = "ST M29W400DT",
  1514. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1515. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1516. .dev_size = SIZE_512KiB,
  1517. .cmd_set = P_ID_AMD_STD,
  1518. .nr_regions = 4,
  1519. .regions = {
  1520. ERASEINFO(0x04000,7),
  1521. ERASEINFO(0x02000,1),
  1522. ERASEINFO(0x08000,2),
  1523. ERASEINFO(0x10000,1)
  1524. }
  1525. }, {
  1526. .mfr_id = MANUFACTURER_ST,
  1527. .dev_id = M29W400DB,
  1528. .name = "ST M29W400DB",
  1529. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1530. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1531. .dev_size = SIZE_512KiB,
  1532. .cmd_set = P_ID_AMD_STD,
  1533. .nr_regions = 4,
  1534. .regions = {
  1535. ERASEINFO(0x04000,1),
  1536. ERASEINFO(0x02000,2),
  1537. ERASEINFO(0x08000,1),
  1538. ERASEINFO(0x10000,7)
  1539. }
  1540. }, {
  1541. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1542. .dev_id = M29W160DT,
  1543. .name = "ST M29W160DT",
  1544. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1545. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1546. .dev_size = SIZE_2MiB,
  1547. .cmd_set = P_ID_AMD_STD,
  1548. .nr_regions = 4,
  1549. .regions = {
  1550. ERASEINFO(0x10000,31),
  1551. ERASEINFO(0x08000,1),
  1552. ERASEINFO(0x02000,2),
  1553. ERASEINFO(0x04000,1)
  1554. }
  1555. }, {
  1556. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1557. .dev_id = M29W160DB,
  1558. .name = "ST M29W160DB",
  1559. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1560. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1561. .dev_size = SIZE_2MiB,
  1562. .cmd_set = P_ID_AMD_STD,
  1563. .nr_regions = 4,
  1564. .regions = {
  1565. ERASEINFO(0x04000,1),
  1566. ERASEINFO(0x02000,2),
  1567. ERASEINFO(0x08000,1),
  1568. ERASEINFO(0x10000,31)
  1569. }
  1570. }, {
  1571. .mfr_id = MANUFACTURER_ST,
  1572. .dev_id = M29W040B,
  1573. .name = "ST M29W040B",
  1574. .devtypes = CFI_DEVICETYPE_X8,
  1575. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1576. .dev_size = SIZE_512KiB,
  1577. .cmd_set = P_ID_AMD_STD,
  1578. .nr_regions = 1,
  1579. .regions = {
  1580. ERASEINFO(0x10000,8),
  1581. }
  1582. }, {
  1583. .mfr_id = MANUFACTURER_ST,
  1584. .dev_id = M50FW040,
  1585. .name = "ST M50FW040",
  1586. .devtypes = CFI_DEVICETYPE_X8,
  1587. .uaddr = MTD_UADDR_UNNECESSARY,
  1588. .dev_size = SIZE_512KiB,
  1589. .cmd_set = P_ID_INTEL_EXT,
  1590. .nr_regions = 1,
  1591. .regions = {
  1592. ERASEINFO(0x10000,8),
  1593. }
  1594. }, {
  1595. .mfr_id = MANUFACTURER_ST,
  1596. .dev_id = M50FW080,
  1597. .name = "ST M50FW080",
  1598. .devtypes = CFI_DEVICETYPE_X8,
  1599. .uaddr = MTD_UADDR_UNNECESSARY,
  1600. .dev_size = SIZE_1MiB,
  1601. .cmd_set = P_ID_INTEL_EXT,
  1602. .nr_regions = 1,
  1603. .regions = {
  1604. ERASEINFO(0x10000,16),
  1605. }
  1606. }, {
  1607. .mfr_id = MANUFACTURER_ST,
  1608. .dev_id = M50FW016,
  1609. .name = "ST M50FW016",
  1610. .devtypes = CFI_DEVICETYPE_X8,
  1611. .uaddr = MTD_UADDR_UNNECESSARY,
  1612. .dev_size = SIZE_2MiB,
  1613. .cmd_set = P_ID_INTEL_EXT,
  1614. .nr_regions = 1,
  1615. .regions = {
  1616. ERASEINFO(0x10000,32),
  1617. }
  1618. }, {
  1619. .mfr_id = MANUFACTURER_ST,
  1620. .dev_id = M50LPW080,
  1621. .name = "ST M50LPW080",
  1622. .devtypes = CFI_DEVICETYPE_X8,
  1623. .uaddr = MTD_UADDR_UNNECESSARY,
  1624. .dev_size = SIZE_1MiB,
  1625. .cmd_set = P_ID_INTEL_EXT,
  1626. .nr_regions = 1,
  1627. .regions = {
  1628. ERASEINFO(0x10000,16),
  1629. },
  1630. }, {
  1631. .mfr_id = MANUFACTURER_ST,
  1632. .dev_id = M50FLW080A,
  1633. .name = "ST M50FLW080A",
  1634. .devtypes = CFI_DEVICETYPE_X8,
  1635. .uaddr = MTD_UADDR_UNNECESSARY,
  1636. .dev_size = SIZE_1MiB,
  1637. .cmd_set = P_ID_INTEL_EXT,
  1638. .nr_regions = 4,
  1639. .regions = {
  1640. ERASEINFO(0x1000,16),
  1641. ERASEINFO(0x10000,13),
  1642. ERASEINFO(0x1000,16),
  1643. ERASEINFO(0x1000,16),
  1644. }
  1645. }, {
  1646. .mfr_id = MANUFACTURER_ST,
  1647. .dev_id = M50FLW080B,
  1648. .name = "ST M50FLW080B",
  1649. .devtypes = CFI_DEVICETYPE_X8,
  1650. .uaddr = MTD_UADDR_UNNECESSARY,
  1651. .dev_size = SIZE_1MiB,
  1652. .cmd_set = P_ID_INTEL_EXT,
  1653. .nr_regions = 4,
  1654. .regions = {
  1655. ERASEINFO(0x1000,16),
  1656. ERASEINFO(0x1000,16),
  1657. ERASEINFO(0x10000,13),
  1658. ERASEINFO(0x1000,16),
  1659. }
  1660. }, {
  1661. .mfr_id = MANUFACTURER_TOSHIBA,
  1662. .dev_id = TC58FVT160,
  1663. .name = "Toshiba TC58FVT160",
  1664. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1665. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1666. .dev_size = SIZE_2MiB,
  1667. .cmd_set = P_ID_AMD_STD,
  1668. .nr_regions = 4,
  1669. .regions = {
  1670. ERASEINFO(0x10000,31),
  1671. ERASEINFO(0x08000,1),
  1672. ERASEINFO(0x02000,2),
  1673. ERASEINFO(0x04000,1)
  1674. }
  1675. }, {
  1676. .mfr_id = MANUFACTURER_TOSHIBA,
  1677. .dev_id = TC58FVB160,
  1678. .name = "Toshiba TC58FVB160",
  1679. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1680. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1681. .dev_size = SIZE_2MiB,
  1682. .cmd_set = P_ID_AMD_STD,
  1683. .nr_regions = 4,
  1684. .regions = {
  1685. ERASEINFO(0x04000,1),
  1686. ERASEINFO(0x02000,2),
  1687. ERASEINFO(0x08000,1),
  1688. ERASEINFO(0x10000,31)
  1689. }
  1690. }, {
  1691. .mfr_id = MANUFACTURER_TOSHIBA,
  1692. .dev_id = TC58FVB321,
  1693. .name = "Toshiba TC58FVB321",
  1694. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1695. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1696. .dev_size = SIZE_4MiB,
  1697. .cmd_set = P_ID_AMD_STD,
  1698. .nr_regions = 2,
  1699. .regions = {
  1700. ERASEINFO(0x02000,8),
  1701. ERASEINFO(0x10000,63)
  1702. }
  1703. }, {
  1704. .mfr_id = MANUFACTURER_TOSHIBA,
  1705. .dev_id = TC58FVT321,
  1706. .name = "Toshiba TC58FVT321",
  1707. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1708. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1709. .dev_size = SIZE_4MiB,
  1710. .cmd_set = P_ID_AMD_STD,
  1711. .nr_regions = 2,
  1712. .regions = {
  1713. ERASEINFO(0x10000,63),
  1714. ERASEINFO(0x02000,8)
  1715. }
  1716. }, {
  1717. .mfr_id = MANUFACTURER_TOSHIBA,
  1718. .dev_id = TC58FVB641,
  1719. .name = "Toshiba TC58FVB641",
  1720. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1721. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1722. .dev_size = SIZE_8MiB,
  1723. .cmd_set = P_ID_AMD_STD,
  1724. .nr_regions = 2,
  1725. .regions = {
  1726. ERASEINFO(0x02000,8),
  1727. ERASEINFO(0x10000,127)
  1728. }
  1729. }, {
  1730. .mfr_id = MANUFACTURER_TOSHIBA,
  1731. .dev_id = TC58FVT641,
  1732. .name = "Toshiba TC58FVT641",
  1733. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1734. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1735. .dev_size = SIZE_8MiB,
  1736. .cmd_set = P_ID_AMD_STD,
  1737. .nr_regions = 2,
  1738. .regions = {
  1739. ERASEINFO(0x10000,127),
  1740. ERASEINFO(0x02000,8)
  1741. }
  1742. }, {
  1743. .mfr_id = MANUFACTURER_WINBOND,
  1744. .dev_id = W49V002A,
  1745. .name = "Winbond W49V002A",
  1746. .devtypes = CFI_DEVICETYPE_X8,
  1747. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1748. .dev_size = SIZE_256KiB,
  1749. .cmd_set = P_ID_AMD_STD,
  1750. .nr_regions = 4,
  1751. .regions = {
  1752. ERASEINFO(0x10000, 3),
  1753. ERASEINFO(0x08000, 1),
  1754. ERASEINFO(0x02000, 2),
  1755. ERASEINFO(0x04000, 1),
  1756. }
  1757. }
  1758. };
  1759. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1760. struct cfi_private *cfi)
  1761. {
  1762. map_word result;
  1763. unsigned long mask;
  1764. int bank = 0;
  1765. /* According to JEDEC "Standard Manufacturer's Identification Code"
  1766. * (http://www.jedec.org/download/search/jep106W.pdf)
  1767. * several first banks can contain 0x7f instead of actual ID
  1768. */
  1769. do {
  1770. uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8),
  1771. cfi_interleave(cfi),
  1772. cfi->device_type);
  1773. mask = (1 << (cfi->device_type * 8)) - 1;
  1774. result = map_read(map, base + ofs);
  1775. bank++;
  1776. } while ((result.x[0] & mask) == CONTINUATION_CODE);
  1777. return result.x[0] & mask;
  1778. }
  1779. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1780. struct cfi_private *cfi)
  1781. {
  1782. map_word result;
  1783. unsigned long mask;
  1784. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1785. mask = (1 << (cfi->device_type * 8)) -1;
  1786. result = map_read(map, base + ofs);
  1787. return result.x[0] & mask;
  1788. }
  1789. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1790. {
  1791. /* Reset */
  1792. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1793. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1794. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1795. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1796. * as they will ignore the writes and dont care what address
  1797. * the F0 is written to */
  1798. if (cfi->addr_unlock1) {
  1799. DEBUG( MTD_DEBUG_LEVEL3,
  1800. "reset unlock called %x %x \n",
  1801. cfi->addr_unlock1,cfi->addr_unlock2);
  1802. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1803. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1804. }
  1805. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1806. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1807. * so ensure we're in read mode. Send both the Intel and the AMD command
  1808. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1809. * this should be safe.
  1810. */
  1811. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1812. /* FIXME - should have reset delay before continuing */
  1813. }
  1814. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1815. {
  1816. int i,num_erase_regions;
  1817. uint8_t uaddr;
  1818. if (! (jedec_table[index].devtypes & p_cfi->device_type)) {
  1819. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1820. jedec_table[index].name, 4 * (1<<p_cfi->device_type));
  1821. return 0;
  1822. }
  1823. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1824. num_erase_regions = jedec_table[index].nr_regions;
  1825. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1826. if (!p_cfi->cfiq) {
  1827. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1828. return 0;
  1829. }
  1830. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1831. p_cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1832. p_cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1833. p_cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1834. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1835. for (i=0; i<num_erase_regions; i++){
  1836. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1837. }
  1838. p_cfi->cmdset_priv = NULL;
  1839. /* This may be redundant for some cases, but it doesn't hurt */
  1840. p_cfi->mfr = jedec_table[index].mfr_id;
  1841. p_cfi->id = jedec_table[index].dev_id;
  1842. uaddr = jedec_table[index].uaddr;
  1843. /* The table has unlock addresses in _bytes_, and we try not to let
  1844. our brains explode when we see the datasheets talking about address
  1845. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1846. in device-words according to the mode the device is connected in */
  1847. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / p_cfi->device_type;
  1848. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / p_cfi->device_type;
  1849. return 1; /* ok */
  1850. }
  1851. /*
  1852. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1853. * the mapped address, unlock addresses, and proper chip ID. This function
  1854. * attempts to minimize errors. It is doubtfull that this probe will ever
  1855. * be perfect - consequently there should be some module parameters that
  1856. * could be manually specified to force the chip info.
  1857. */
  1858. static inline int jedec_match( uint32_t base,
  1859. struct map_info *map,
  1860. struct cfi_private *cfi,
  1861. const struct amd_flash_info *finfo )
  1862. {
  1863. int rc = 0; /* failure until all tests pass */
  1864. u32 mfr, id;
  1865. uint8_t uaddr;
  1866. /*
  1867. * The IDs must match. For X16 and X32 devices operating in
  1868. * a lower width ( X8 or X16 ), the device ID's are usually just
  1869. * the lower byte(s) of the larger device ID for wider mode. If
  1870. * a part is found that doesn't fit this assumption (device id for
  1871. * smaller width mode is completely unrealated to full-width mode)
  1872. * then the jedec_table[] will have to be augmented with the IDs
  1873. * for different widths.
  1874. */
  1875. switch (cfi->device_type) {
  1876. case CFI_DEVICETYPE_X8:
  1877. mfr = (uint8_t)finfo->mfr_id;
  1878. id = (uint8_t)finfo->dev_id;
  1879. /* bjd: it seems that if we do this, we can end up
  1880. * detecting 16bit flashes as an 8bit device, even though
  1881. * there aren't.
  1882. */
  1883. if (finfo->dev_id > 0xff) {
  1884. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1885. __func__);
  1886. goto match_done;
  1887. }
  1888. break;
  1889. case CFI_DEVICETYPE_X16:
  1890. mfr = (uint16_t)finfo->mfr_id;
  1891. id = (uint16_t)finfo->dev_id;
  1892. break;
  1893. case CFI_DEVICETYPE_X32:
  1894. mfr = (uint16_t)finfo->mfr_id;
  1895. id = (uint32_t)finfo->dev_id;
  1896. break;
  1897. default:
  1898. printk(KERN_WARNING
  1899. "MTD %s(): Unsupported device type %d\n",
  1900. __func__, cfi->device_type);
  1901. goto match_done;
  1902. }
  1903. if ( cfi->mfr != mfr || cfi->id != id ) {
  1904. goto match_done;
  1905. }
  1906. /* the part size must fit in the memory window */
  1907. DEBUG( MTD_DEBUG_LEVEL3,
  1908. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1909. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  1910. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  1911. DEBUG( MTD_DEBUG_LEVEL3,
  1912. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1913. __func__, finfo->mfr_id, finfo->dev_id,
  1914. 1 << finfo->dev_size );
  1915. goto match_done;
  1916. }
  1917. if (! (finfo->devtypes & cfi->device_type))
  1918. goto match_done;
  1919. uaddr = finfo->uaddr;
  1920. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1921. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1922. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1923. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  1924. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  1925. DEBUG( MTD_DEBUG_LEVEL3,
  1926. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1927. __func__,
  1928. unlock_addrs[uaddr].addr1,
  1929. unlock_addrs[uaddr].addr2);
  1930. goto match_done;
  1931. }
  1932. /*
  1933. * Make sure the ID's dissappear when the device is taken out of
  1934. * ID mode. The only time this should fail when it should succeed
  1935. * is when the ID's are written as data to the same
  1936. * addresses. For this rare and unfortunate case the chip
  1937. * cannot be probed correctly.
  1938. * FIXME - write a driver that takes all of the chip info as
  1939. * module parameters, doesn't probe but forces a load.
  1940. */
  1941. DEBUG( MTD_DEBUG_LEVEL3,
  1942. "MTD %s(): check ID's disappear when not in ID mode\n",
  1943. __func__ );
  1944. jedec_reset( base, map, cfi );
  1945. mfr = jedec_read_mfr( map, base, cfi );
  1946. id = jedec_read_id( map, base, cfi );
  1947. if ( mfr == cfi->mfr && id == cfi->id ) {
  1948. DEBUG( MTD_DEBUG_LEVEL3,
  1949. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1950. "You might need to manually specify JEDEC parameters.\n",
  1951. __func__, cfi->mfr, cfi->id );
  1952. goto match_done;
  1953. }
  1954. /* all tests passed - mark as success */
  1955. rc = 1;
  1956. /*
  1957. * Put the device back in ID mode - only need to do this if we
  1958. * were truly frobbing a real device.
  1959. */
  1960. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1961. if (cfi->addr_unlock1) {
  1962. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1963. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1964. }
  1965. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1966. /* FIXME - should have a delay before continuing */
  1967. match_done:
  1968. return rc;
  1969. }
  1970. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1971. unsigned long *chip_map, struct cfi_private *cfi)
  1972. {
  1973. int i;
  1974. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1975. u32 probe_offset1, probe_offset2;
  1976. retry:
  1977. if (!cfi->numchips) {
  1978. uaddr_idx++;
  1979. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1980. return 0;
  1981. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  1982. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  1983. }
  1984. /* Make certain we aren't probing past the end of map */
  1985. if (base >= map->size) {
  1986. printk(KERN_NOTICE
  1987. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1988. base, map->size -1);
  1989. return 0;
  1990. }
  1991. /* Ensure the unlock addresses we try stay inside the map */
  1992. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, cfi_interleave(cfi), cfi->device_type);
  1993. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, cfi_interleave(cfi), cfi->device_type);
  1994. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1995. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1996. goto retry;
  1997. /* Reset */
  1998. jedec_reset(base, map, cfi);
  1999. /* Autoselect Mode */
  2000. if(cfi->addr_unlock1) {
  2001. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2002. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2003. }
  2004. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2005. /* FIXME - should have a delay before continuing */
  2006. if (!cfi->numchips) {
  2007. /* This is the first time we're called. Set up the CFI
  2008. stuff accordingly and return */
  2009. cfi->mfr = jedec_read_mfr(map, base, cfi);
  2010. cfi->id = jedec_read_id(map, base, cfi);
  2011. DEBUG(MTD_DEBUG_LEVEL3,
  2012. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  2013. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  2014. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  2015. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  2016. DEBUG( MTD_DEBUG_LEVEL3,
  2017. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  2018. __func__, cfi->mfr, cfi->id,
  2019. cfi->addr_unlock1, cfi->addr_unlock2 );
  2020. if (!cfi_jedec_setup(cfi, i))
  2021. return 0;
  2022. goto ok_out;
  2023. }
  2024. }
  2025. goto retry;
  2026. } else {
  2027. uint16_t mfr;
  2028. uint16_t id;
  2029. /* Make sure it is a chip of the same manufacturer and id */
  2030. mfr = jedec_read_mfr(map, base, cfi);
  2031. id = jedec_read_id(map, base, cfi);
  2032. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2033. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2034. map->name, mfr, id, base);
  2035. jedec_reset(base, map, cfi);
  2036. return 0;
  2037. }
  2038. }
  2039. /* Check each previous chip locations to see if it's an alias */
  2040. for (i=0; i < (base >> cfi->chipshift); i++) {
  2041. unsigned long start;
  2042. if(!test_bit(i, chip_map)) {
  2043. continue; /* Skip location; no valid chip at this address */
  2044. }
  2045. start = i << cfi->chipshift;
  2046. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2047. jedec_read_id(map, start, cfi) == cfi->id) {
  2048. /* Eep. This chip also looks like it's in autoselect mode.
  2049. Is it an alias for the new one? */
  2050. jedec_reset(start, map, cfi);
  2051. /* If the device IDs go away, it's an alias */
  2052. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2053. jedec_read_id(map, base, cfi) != cfi->id) {
  2054. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2055. map->name, base, start);
  2056. return 0;
  2057. }
  2058. /* Yes, it's actually got the device IDs as data. Most
  2059. * unfortunate. Stick the new chip in read mode
  2060. * too and if it's the same, assume it's an alias. */
  2061. /* FIXME: Use other modes to do a proper check */
  2062. jedec_reset(base, map, cfi);
  2063. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2064. jedec_read_id(map, base, cfi) == cfi->id) {
  2065. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2066. map->name, base, start);
  2067. return 0;
  2068. }
  2069. }
  2070. }
  2071. /* OK, if we got to here, then none of the previous chips appear to
  2072. be aliases for the current one. */
  2073. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2074. cfi->numchips++;
  2075. ok_out:
  2076. /* Put it back into Read Mode */
  2077. jedec_reset(base, map, cfi);
  2078. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2079. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2080. map->bankwidth*8);
  2081. return 1;
  2082. }
  2083. static struct chip_probe jedec_chip_probe = {
  2084. .name = "JEDEC",
  2085. .probe_chip = jedec_probe_chip
  2086. };
  2087. static struct mtd_info *jedec_probe(struct map_info *map)
  2088. {
  2089. /*
  2090. * Just use the generic probe stuff to call our CFI-specific
  2091. * chip_probe routine in all the possible permutations, etc.
  2092. */
  2093. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2094. }
  2095. static struct mtd_chip_driver jedec_chipdrv = {
  2096. .probe = jedec_probe,
  2097. .name = "jedec_probe",
  2098. .module = THIS_MODULE
  2099. };
  2100. static int __init jedec_probe_init(void)
  2101. {
  2102. register_mtd_chip_driver(&jedec_chipdrv);
  2103. return 0;
  2104. }
  2105. static void __exit jedec_probe_exit(void)
  2106. {
  2107. unregister_mtd_chip_driver(&jedec_chipdrv);
  2108. }
  2109. module_init(jedec_probe_init);
  2110. module_exit(jedec_probe_exit);
  2111. MODULE_LICENSE("GPL");
  2112. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2113. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");