sdhci.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/scatterlist.h>
  12. /*
  13. * Controller registers
  14. */
  15. #define SDHCI_DMA_ADDRESS 0x00
  16. #define SDHCI_BLOCK_SIZE 0x04
  17. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  18. #define SDHCI_BLOCK_COUNT 0x06
  19. #define SDHCI_ARGUMENT 0x08
  20. #define SDHCI_TRANSFER_MODE 0x0C
  21. #define SDHCI_TRNS_DMA 0x01
  22. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  23. #define SDHCI_TRNS_ACMD12 0x04
  24. #define SDHCI_TRNS_READ 0x10
  25. #define SDHCI_TRNS_MULTI 0x20
  26. #define SDHCI_COMMAND 0x0E
  27. #define SDHCI_CMD_RESP_MASK 0x03
  28. #define SDHCI_CMD_CRC 0x08
  29. #define SDHCI_CMD_INDEX 0x10
  30. #define SDHCI_CMD_DATA 0x20
  31. #define SDHCI_CMD_RESP_NONE 0x00
  32. #define SDHCI_CMD_RESP_LONG 0x01
  33. #define SDHCI_CMD_RESP_SHORT 0x02
  34. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  35. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  36. #define SDHCI_RESPONSE 0x10
  37. #define SDHCI_BUFFER 0x20
  38. #define SDHCI_PRESENT_STATE 0x24
  39. #define SDHCI_CMD_INHIBIT 0x00000001
  40. #define SDHCI_DATA_INHIBIT 0x00000002
  41. #define SDHCI_DOING_WRITE 0x00000100
  42. #define SDHCI_DOING_READ 0x00000200
  43. #define SDHCI_SPACE_AVAILABLE 0x00000400
  44. #define SDHCI_DATA_AVAILABLE 0x00000800
  45. #define SDHCI_CARD_PRESENT 0x00010000
  46. #define SDHCI_WRITE_PROTECT 0x00080000
  47. #define SDHCI_HOST_CONTROL 0x28
  48. #define SDHCI_CTRL_LED 0x01
  49. #define SDHCI_CTRL_4BITBUS 0x02
  50. #define SDHCI_CTRL_HISPD 0x04
  51. #define SDHCI_CTRL_DMA_MASK 0x18
  52. #define SDHCI_CTRL_SDMA 0x00
  53. #define SDHCI_CTRL_ADMA1 0x08
  54. #define SDHCI_CTRL_ADMA32 0x10
  55. #define SDHCI_CTRL_ADMA64 0x18
  56. #define SDHCI_POWER_CONTROL 0x29
  57. #define SDHCI_POWER_ON 0x01
  58. #define SDHCI_POWER_180 0x0A
  59. #define SDHCI_POWER_300 0x0C
  60. #define SDHCI_POWER_330 0x0E
  61. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  62. #define SDHCI_WAKE_UP_CONTROL 0x2B
  63. #define SDHCI_CLOCK_CONTROL 0x2C
  64. #define SDHCI_DIVIDER_SHIFT 8
  65. #define SDHCI_CLOCK_CARD_EN 0x0004
  66. #define SDHCI_CLOCK_INT_STABLE 0x0002
  67. #define SDHCI_CLOCK_INT_EN 0x0001
  68. #define SDHCI_TIMEOUT_CONTROL 0x2E
  69. #define SDHCI_SOFTWARE_RESET 0x2F
  70. #define SDHCI_RESET_ALL 0x01
  71. #define SDHCI_RESET_CMD 0x02
  72. #define SDHCI_RESET_DATA 0x04
  73. #define SDHCI_INT_STATUS 0x30
  74. #define SDHCI_INT_ENABLE 0x34
  75. #define SDHCI_SIGNAL_ENABLE 0x38
  76. #define SDHCI_INT_RESPONSE 0x00000001
  77. #define SDHCI_INT_DATA_END 0x00000002
  78. #define SDHCI_INT_DMA_END 0x00000008
  79. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  80. #define SDHCI_INT_DATA_AVAIL 0x00000020
  81. #define SDHCI_INT_CARD_INSERT 0x00000040
  82. #define SDHCI_INT_CARD_REMOVE 0x00000080
  83. #define SDHCI_INT_CARD_INT 0x00000100
  84. #define SDHCI_INT_ERROR 0x00008000
  85. #define SDHCI_INT_TIMEOUT 0x00010000
  86. #define SDHCI_INT_CRC 0x00020000
  87. #define SDHCI_INT_END_BIT 0x00040000
  88. #define SDHCI_INT_INDEX 0x00080000
  89. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  90. #define SDHCI_INT_DATA_CRC 0x00200000
  91. #define SDHCI_INT_DATA_END_BIT 0x00400000
  92. #define SDHCI_INT_BUS_POWER 0x00800000
  93. #define SDHCI_INT_ACMD12ERR 0x01000000
  94. #define SDHCI_INT_ADMA_ERROR 0x02000000
  95. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  96. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  97. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  98. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  99. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  100. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  101. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  102. SDHCI_INT_DATA_END_BIT)
  103. #define SDHCI_ACMD12_ERR 0x3C
  104. /* 3E-3F reserved */
  105. #define SDHCI_CAPABILITIES 0x40
  106. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  107. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  108. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  109. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  110. #define SDHCI_CLOCK_BASE_SHIFT 8
  111. #define SDHCI_MAX_BLOCK_MASK 0x00030000
  112. #define SDHCI_MAX_BLOCK_SHIFT 16
  113. #define SDHCI_CAN_DO_ADMA2 0x00080000
  114. #define SDHCI_CAN_DO_ADMA1 0x00100000
  115. #define SDHCI_CAN_DO_HISPD 0x00200000
  116. #define SDHCI_CAN_DO_DMA 0x00400000
  117. #define SDHCI_CAN_VDD_330 0x01000000
  118. #define SDHCI_CAN_VDD_300 0x02000000
  119. #define SDHCI_CAN_VDD_180 0x04000000
  120. #define SDHCI_CAN_64BIT 0x10000000
  121. /* 44-47 reserved for more caps */
  122. #define SDHCI_MAX_CURRENT 0x48
  123. /* 4C-4F reserved for more max current */
  124. #define SDHCI_SET_ACMD12_ERROR 0x50
  125. #define SDHCI_SET_INT_ERROR 0x52
  126. #define SDHCI_ADMA_ERROR 0x54
  127. /* 55-57 reserved */
  128. #define SDHCI_ADMA_ADDRESS 0x58
  129. /* 60-FB reserved */
  130. #define SDHCI_SLOT_INT_STATUS 0xFC
  131. #define SDHCI_HOST_VERSION 0xFE
  132. #define SDHCI_VENDOR_VER_MASK 0xFF00
  133. #define SDHCI_VENDOR_VER_SHIFT 8
  134. #define SDHCI_SPEC_VER_MASK 0x00FF
  135. #define SDHCI_SPEC_VER_SHIFT 0
  136. #define SDHCI_SPEC_100 0
  137. #define SDHCI_SPEC_200 1
  138. struct sdhci_ops;
  139. struct sdhci_host {
  140. /* Data set by hardware interface driver */
  141. const char *hw_name; /* Hardware bus name */
  142. unsigned int quirks; /* Deviations from spec. */
  143. /* Controller doesn't honor resets unless we touch the clock register */
  144. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  145. /* Controller has bad caps bits, but really supports DMA */
  146. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  147. /* Controller doesn't like to be reset when there is no card inserted. */
  148. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  149. /* Controller doesn't like clearing the power reg before a change */
  150. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  151. /* Controller has flaky internal state so reset it on each ios change */
  152. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  153. /* Controller has an unusable DMA engine */
  154. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  155. /* Controller has an unusable ADMA engine */
  156. #define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
  157. /* Controller can only DMA from 32-bit aligned addresses */
  158. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
  159. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  160. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
  161. /* Controller can only ADMA chunks that are a multiple of 32 bits */
  162. #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
  163. /* Controller needs to be reset after each request to stay stable */
  164. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
  165. /* Controller needs voltage and power writes to happen separately */
  166. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
  167. /* Controller provides an incorrect timeout value for transfers */
  168. #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
  169. /* Controller has an issue with buffer bits for small transfers */
  170. #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
  171. int irq; /* Device IRQ */
  172. void __iomem * ioaddr; /* Mapped address */
  173. const struct sdhci_ops *ops; /* Low level hw interface */
  174. /* Internal data */
  175. struct mmc_host *mmc; /* MMC structure */
  176. u64 dma_mask; /* custom DMA mask */
  177. #ifdef CONFIG_LEDS_CLASS
  178. struct led_classdev led; /* LED control */
  179. #endif
  180. spinlock_t lock; /* Mutex */
  181. int flags; /* Host attributes */
  182. #define SDHCI_USE_DMA (1<<0) /* Host is DMA capable */
  183. #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
  184. #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
  185. #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
  186. unsigned int version; /* SDHCI spec. version */
  187. unsigned int max_clk; /* Max possible freq (MHz) */
  188. unsigned int timeout_clk; /* Timeout freq (KHz) */
  189. unsigned int clock; /* Current clock (MHz) */
  190. unsigned short power; /* Current voltage */
  191. struct mmc_request *mrq; /* Current request */
  192. struct mmc_command *cmd; /* Current command */
  193. struct mmc_data *data; /* Current data request */
  194. unsigned int data_early:1; /* Data finished before cmd */
  195. struct sg_mapping_iter sg_miter; /* SG state for PIO */
  196. unsigned int blocks; /* remaining PIO blocks */
  197. int sg_count; /* Mapped sg entries */
  198. u8 *adma_desc; /* ADMA descriptor table */
  199. u8 *align_buffer; /* Bounce buffer */
  200. dma_addr_t adma_addr; /* Mapped ADMA descr. table */
  201. dma_addr_t align_addr; /* Mapped bounce buffer */
  202. struct tasklet_struct card_tasklet; /* Tasklet structures */
  203. struct tasklet_struct finish_tasklet;
  204. struct timer_list timer; /* Timer for timeouts */
  205. unsigned long private[0] ____cacheline_aligned;
  206. };
  207. struct sdhci_ops {
  208. int (*enable_dma)(struct sdhci_host *host);
  209. };
  210. extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
  211. size_t priv_size);
  212. extern void sdhci_free_host(struct sdhci_host *host);
  213. static inline void *sdhci_priv(struct sdhci_host *host)
  214. {
  215. return (void *)host->private;
  216. }
  217. extern int sdhci_add_host(struct sdhci_host *host);
  218. extern void sdhci_remove_host(struct sdhci_host *host, int dead);
  219. #ifdef CONFIG_PM
  220. extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
  221. extern int sdhci_resume_host(struct sdhci_host *host);
  222. #endif