hpilo.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * linux/drivers/char/hpilo.h
  3. *
  4. * Copyright (C) 2008 Hewlett-Packard Development Company, L.P.
  5. * David Altobelli <david.altobelli@hp.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __HPILO_H
  12. #define __HPILO_H
  13. #define ILO_NAME "hpilo"
  14. /* max number of open channel control blocks per device, hw limited to 32 */
  15. #define MAX_CCB 8
  16. /* max number of supported devices */
  17. #define MAX_ILO_DEV 1
  18. /* max number of files */
  19. #define MAX_OPEN (MAX_CCB * MAX_ILO_DEV)
  20. /*
  21. * Per device, used to track global memory allocations.
  22. */
  23. struct ilo_hwinfo {
  24. /* mmio registers on device */
  25. char __iomem *mmio_vaddr;
  26. /* doorbell registers on device */
  27. char __iomem *db_vaddr;
  28. /* shared memory on device used for channel control blocks */
  29. char __iomem *ram_vaddr;
  30. /* files corresponding to this device */
  31. struct ccb_data *ccb_alloc[MAX_CCB];
  32. struct pci_dev *ilo_dev;
  33. spinlock_t alloc_lock;
  34. spinlock_t fifo_lock;
  35. struct cdev cdev;
  36. };
  37. /* offset from mmio_vaddr */
  38. #define DB_OUT 0xD4
  39. /* DB_OUT reset bit */
  40. #define DB_RESET 26
  41. /*
  42. * Channel control block. Used to manage hardware queues.
  43. * The format must match hw's version. The hw ccb is 128 bytes,
  44. * but the context area shouldn't be touched by the driver.
  45. */
  46. #define ILOSW_CCB_SZ 64
  47. #define ILOHW_CCB_SZ 128
  48. struct ccb {
  49. union {
  50. char *send_fifobar;
  51. u64 padding1;
  52. } ccb_u1;
  53. union {
  54. char *send_desc;
  55. u64 padding2;
  56. } ccb_u2;
  57. u64 send_ctrl;
  58. union {
  59. char *recv_fifobar;
  60. u64 padding3;
  61. } ccb_u3;
  62. union {
  63. char *recv_desc;
  64. u64 padding4;
  65. } ccb_u4;
  66. u64 recv_ctrl;
  67. union {
  68. char __iomem *db_base;
  69. u64 padding5;
  70. } ccb_u5;
  71. u64 channel;
  72. /* unused context area (64 bytes) */
  73. };
  74. /* ccb queue parameters */
  75. #define SENDQ 1
  76. #define RECVQ 2
  77. #define NR_QENTRY 4
  78. #define L2_QENTRY_SZ 12
  79. /* ccb ctrl bitfields */
  80. #define CTRL_BITPOS_L2SZ 0
  81. #define CTRL_BITPOS_FIFOINDEXMASK 4
  82. #define CTRL_BITPOS_DESCLIMIT 18
  83. #define CTRL_BITPOS_A 30
  84. #define CTRL_BITPOS_G 31
  85. /* ccb doorbell macros */
  86. #define L2_DB_SIZE 14
  87. #define ONE_DB_SIZE (1 << L2_DB_SIZE)
  88. /*
  89. * Per fd structure used to track the ccb allocated to that dev file.
  90. */
  91. struct ccb_data {
  92. /* software version of ccb, using virtual addrs */
  93. struct ccb driver_ccb;
  94. /* hardware version of ccb, using physical addrs */
  95. struct ccb ilo_ccb;
  96. /* hardware ccb is written to this shared mapped device memory */
  97. struct ccb __iomem *mapped_ccb;
  98. /* dma'able memory used for send/recv queues */
  99. void *dma_va;
  100. dma_addr_t dma_pa;
  101. size_t dma_size;
  102. /* pointer to hardware device info */
  103. struct ilo_hwinfo *ilo_hw;
  104. /* usage count, to allow for shared ccb's */
  105. int ccb_cnt;
  106. /* open wanted exclusive access to this ccb */
  107. int ccb_excl;
  108. };
  109. /*
  110. * FIFO queue structure, shared with hw.
  111. */
  112. #define ILO_START_ALIGN 4096
  113. #define ILO_CACHE_SZ 128
  114. struct fifo {
  115. u64 nrents; /* user requested number of fifo entries */
  116. u64 imask; /* mask to extract valid fifo index */
  117. u64 merge; /* O/C bits to merge in during enqueue operation */
  118. u64 reset; /* set to non-zero when the target device resets */
  119. u8 pad_0[ILO_CACHE_SZ - (sizeof(u64) * 4)];
  120. u64 head;
  121. u8 pad_1[ILO_CACHE_SZ - (sizeof(u64))];
  122. u64 tail;
  123. u8 pad_2[ILO_CACHE_SZ - (sizeof(u64))];
  124. u64 fifobar[1];
  125. };
  126. /* convert between struct fifo, and the fifobar, which is saved in the ccb */
  127. #define FIFOHANDLESIZE (sizeof(struct fifo) - sizeof(u64))
  128. #define FIFOBARTOHANDLE(_fifo) \
  129. ((struct fifo *)(((char *)(_fifo)) - FIFOHANDLESIZE))
  130. /* the number of qwords to consume from the entry descriptor */
  131. #define ENTRY_BITPOS_QWORDS 0
  132. /* descriptor index number (within a specified queue) */
  133. #define ENTRY_BITPOS_DESCRIPTOR 10
  134. /* state bit, fifo entry consumed by consumer */
  135. #define ENTRY_BITPOS_C 22
  136. /* state bit, fifo entry is occupied */
  137. #define ENTRY_BITPOS_O 23
  138. #define ENTRY_BITS_QWORDS 10
  139. #define ENTRY_BITS_DESCRIPTOR 12
  140. #define ENTRY_BITS_C 1
  141. #define ENTRY_BITS_O 1
  142. #define ENTRY_BITS_TOTAL \
  143. (ENTRY_BITS_C + ENTRY_BITS_O + \
  144. ENTRY_BITS_QWORDS + ENTRY_BITS_DESCRIPTOR)
  145. /* extract various entry fields */
  146. #define ENTRY_MASK ((1 << ENTRY_BITS_TOTAL) - 1)
  147. #define ENTRY_MASK_C (((1 << ENTRY_BITS_C) - 1) << ENTRY_BITPOS_C)
  148. #define ENTRY_MASK_O (((1 << ENTRY_BITS_O) - 1) << ENTRY_BITPOS_O)
  149. #define ENTRY_MASK_QWORDS \
  150. (((1 << ENTRY_BITS_QWORDS) - 1) << ENTRY_BITPOS_QWORDS)
  151. #define ENTRY_MASK_DESCRIPTOR \
  152. (((1 << ENTRY_BITS_DESCRIPTOR) - 1) << ENTRY_BITPOS_DESCRIPTOR)
  153. #define ENTRY_MASK_NOSTATE (ENTRY_MASK >> (ENTRY_BITS_C + ENTRY_BITS_O))
  154. #endif /* __HPILO_H */