tc6393xb.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. TC6393XB_CELL_MMC,
  102. };
  103. /*--------------------------------------------------------------------------*/
  104. static int tc6393xb_nand_enable(struct platform_device *nand)
  105. {
  106. struct platform_device *dev = to_platform_device(nand->dev.parent);
  107. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  108. unsigned long flags;
  109. spin_lock_irqsave(&tc6393xb->lock, flags);
  110. /* SMD buffer on */
  111. dev_dbg(&dev->dev, "SMD buffer on\n");
  112. tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  113. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  114. return 0;
  115. }
  116. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  117. {
  118. .start = 0x1000,
  119. .end = 0x1007,
  120. .flags = IORESOURCE_MEM,
  121. },
  122. {
  123. .start = 0x0100,
  124. .end = 0x01ff,
  125. .flags = IORESOURCE_MEM,
  126. },
  127. {
  128. .start = IRQ_TC6393_NAND,
  129. .end = IRQ_TC6393_NAND,
  130. .flags = IORESOURCE_IRQ,
  131. },
  132. };
  133. static struct resource __devinitdata tc6393xb_mmc_resources[] = {
  134. {
  135. .start = 0x800,
  136. .end = 0x9ff,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. {
  140. .start = 0x200,
  141. .end = 0x2ff,
  142. .flags = IORESOURCE_MEM,
  143. },
  144. {
  145. .start = IRQ_TC6393_MMC,
  146. .end = IRQ_TC6393_MMC,
  147. .flags = IORESOURCE_IRQ,
  148. },
  149. };
  150. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  151. [TC6393XB_CELL_NAND] = {
  152. .name = "tmio-nand",
  153. .enable = tc6393xb_nand_enable,
  154. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  155. .resources = tc6393xb_nand_resources,
  156. },
  157. [TC6393XB_CELL_MMC] = {
  158. .name = "tmio-mmc",
  159. .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
  160. .resources = tc6393xb_mmc_resources,
  161. },
  162. };
  163. /*--------------------------------------------------------------------------*/
  164. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  165. unsigned offset)
  166. {
  167. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  168. /* XXX: does dsr also represent inputs? */
  169. return tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  170. & TC_GPIO_BIT(offset);
  171. }
  172. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  173. unsigned offset, int value)
  174. {
  175. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  176. u8 dsr;
  177. dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  178. if (value)
  179. dsr |= TC_GPIO_BIT(offset);
  180. else
  181. dsr &= ~TC_GPIO_BIT(offset);
  182. tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  183. }
  184. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  185. unsigned offset, int value)
  186. {
  187. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  188. unsigned long flags;
  189. spin_lock_irqsave(&tc6393xb->lock, flags);
  190. __tc6393xb_gpio_set(chip, offset, value);
  191. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  192. }
  193. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  194. unsigned offset)
  195. {
  196. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  197. unsigned long flags;
  198. u8 doecr;
  199. spin_lock_irqsave(&tc6393xb->lock, flags);
  200. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  201. doecr &= ~TC_GPIO_BIT(offset);
  202. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  203. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  204. return 0;
  205. }
  206. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  207. unsigned offset, int value)
  208. {
  209. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  210. unsigned long flags;
  211. u8 doecr;
  212. spin_lock_irqsave(&tc6393xb->lock, flags);
  213. __tc6393xb_gpio_set(chip, offset, value);
  214. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  215. doecr |= TC_GPIO_BIT(offset);
  216. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  217. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  218. return 0;
  219. }
  220. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  221. {
  222. tc6393xb->gpio.label = "tc6393xb";
  223. tc6393xb->gpio.base = gpio_base;
  224. tc6393xb->gpio.ngpio = 16;
  225. tc6393xb->gpio.set = tc6393xb_gpio_set;
  226. tc6393xb->gpio.get = tc6393xb_gpio_get;
  227. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  228. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  229. return gpiochip_add(&tc6393xb->gpio);
  230. }
  231. /*--------------------------------------------------------------------------*/
  232. static void
  233. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  234. {
  235. struct tc6393xb *tc6393xb = get_irq_data(irq);
  236. unsigned int isr;
  237. unsigned int i, irq_base;
  238. irq_base = tc6393xb->irq_base;
  239. while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
  240. ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
  241. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  242. if (isr & (1 << i))
  243. generic_handle_irq(irq_base + i);
  244. }
  245. }
  246. static void tc6393xb_irq_ack(unsigned int irq)
  247. {
  248. }
  249. static void tc6393xb_irq_mask(unsigned int irq)
  250. {
  251. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  252. unsigned long flags;
  253. u8 imr;
  254. spin_lock_irqsave(&tc6393xb->lock, flags);
  255. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  256. imr |= 1 << (irq - tc6393xb->irq_base);
  257. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  258. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  259. }
  260. static void tc6393xb_irq_unmask(unsigned int irq)
  261. {
  262. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  263. unsigned long flags;
  264. u8 imr;
  265. spin_lock_irqsave(&tc6393xb->lock, flags);
  266. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  267. imr &= ~(1 << (irq - tc6393xb->irq_base));
  268. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  269. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  270. }
  271. static struct irq_chip tc6393xb_chip = {
  272. .name = "tc6393xb",
  273. .ack = tc6393xb_irq_ack,
  274. .mask = tc6393xb_irq_mask,
  275. .unmask = tc6393xb_irq_unmask,
  276. };
  277. static void tc6393xb_attach_irq(struct platform_device *dev)
  278. {
  279. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  280. unsigned int irq, irq_base;
  281. irq_base = tc6393xb->irq_base;
  282. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  283. set_irq_chip(irq, &tc6393xb_chip);
  284. set_irq_chip_data(irq, tc6393xb);
  285. set_irq_handler(irq, handle_edge_irq);
  286. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  287. }
  288. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  289. set_irq_data(tc6393xb->irq, tc6393xb);
  290. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  291. }
  292. static void tc6393xb_detach_irq(struct platform_device *dev)
  293. {
  294. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  295. unsigned int irq, irq_base;
  296. set_irq_chained_handler(tc6393xb->irq, NULL);
  297. set_irq_data(tc6393xb->irq, NULL);
  298. irq_base = tc6393xb->irq_base;
  299. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  300. set_irq_flags(irq, 0);
  301. set_irq_chip(irq, NULL);
  302. set_irq_chip_data(irq, NULL);
  303. }
  304. }
  305. /*--------------------------------------------------------------------------*/
  306. static int tc6393xb_hw_init(struct platform_device *dev)
  307. {
  308. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  309. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  310. int i;
  311. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  312. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  313. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  314. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  315. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  316. BIT(15), tc6393xb->scr + SCR_MCR);
  317. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  318. iowrite8(0, tc6393xb->scr + SCR_IRR);
  319. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  320. for (i = 0; i < 3; i++) {
  321. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  322. tc6393xb->scr + SCR_GPO_DSR(i));
  323. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  324. tc6393xb->scr + SCR_GPO_DOECR(i));
  325. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  326. tc6393xb->scr + SCR_GPI_BCR(i));
  327. }
  328. return 0;
  329. }
  330. static int __devinit tc6393xb_probe(struct platform_device *dev)
  331. {
  332. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  333. struct tc6393xb *tc6393xb;
  334. struct resource *iomem, *rscr;
  335. int ret, temp;
  336. int i;
  337. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  338. if (!iomem)
  339. return -EINVAL;
  340. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  341. if (!tc6393xb) {
  342. ret = -ENOMEM;
  343. goto err_kzalloc;
  344. }
  345. spin_lock_init(&tc6393xb->lock);
  346. platform_set_drvdata(dev, tc6393xb);
  347. ret = platform_get_irq(dev, 0);
  348. if (ret >= 0)
  349. tc6393xb->irq = ret;
  350. else
  351. goto err_noirq;
  352. tc6393xb->iomem = iomem;
  353. tc6393xb->irq_base = tcpd->irq_base;
  354. tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
  355. if (IS_ERR(tc6393xb->clk)) {
  356. ret = PTR_ERR(tc6393xb->clk);
  357. goto err_clk_get;
  358. }
  359. rscr = &tc6393xb->rscr;
  360. rscr->name = "tc6393xb-core";
  361. rscr->start = iomem->start;
  362. rscr->end = iomem->start + 0xff;
  363. rscr->flags = IORESOURCE_MEM;
  364. ret = request_resource(iomem, rscr);
  365. if (ret)
  366. goto err_request_scr;
  367. tc6393xb->scr = ioremap(rscr->start, rscr->end - rscr->start + 1);
  368. if (!tc6393xb->scr) {
  369. ret = -ENOMEM;
  370. goto err_ioremap;
  371. }
  372. ret = clk_enable(tc6393xb->clk);
  373. if (ret)
  374. goto err_clk_enable;
  375. ret = tcpd->enable(dev);
  376. if (ret)
  377. goto err_enable;
  378. tc6393xb->suspend_state.fer = 0;
  379. for (i = 0; i < 3; i++) {
  380. tc6393xb->suspend_state.gpo_dsr[i] =
  381. (tcpd->scr_gpo_dsr >> (8 * i)) & 0xff;
  382. tc6393xb->suspend_state.gpo_doecr[i] =
  383. (tcpd->scr_gpo_doecr >> (8 * i)) & 0xff;
  384. }
  385. tc6393xb->suspend_state.ccr = SCR_CCR_UNK1 |
  386. SCR_CCR_HCLK_48;
  387. ret = tc6393xb_hw_init(dev);
  388. if (ret)
  389. goto err_hw_init;
  390. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  391. tmio_ioread8(tc6393xb->scr + SCR_REVID),
  392. (unsigned long) iomem->start, tc6393xb->irq);
  393. tc6393xb->gpio.base = -1;
  394. if (tcpd->gpio_base >= 0) {
  395. ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  396. if (ret)
  397. goto err_gpio_add;
  398. }
  399. tc6393xb_attach_irq(dev);
  400. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  401. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  402. &tc6393xb_cells[TC6393XB_CELL_NAND];
  403. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  404. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  405. tc6393xb_cells[TC6393XB_CELL_MMC].platform_data =
  406. &tc6393xb_cells[TC6393XB_CELL_MMC];
  407. tc6393xb_cells[TC6393XB_CELL_MMC].data_size =
  408. sizeof(tc6393xb_cells[TC6393XB_CELL_MMC]);
  409. ret = mfd_add_devices(&dev->dev, dev->id,
  410. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  411. iomem, tcpd->irq_base);
  412. if (!ret)
  413. return 0;
  414. tc6393xb_detach_irq(dev);
  415. err_gpio_add:
  416. if (tc6393xb->gpio.base != -1)
  417. temp = gpiochip_remove(&tc6393xb->gpio);
  418. err_hw_init:
  419. tcpd->disable(dev);
  420. err_clk_enable:
  421. clk_disable(tc6393xb->clk);
  422. err_enable:
  423. iounmap(tc6393xb->scr);
  424. err_ioremap:
  425. release_resource(&tc6393xb->rscr);
  426. err_request_scr:
  427. clk_put(tc6393xb->clk);
  428. err_noirq:
  429. err_clk_get:
  430. kfree(tc6393xb);
  431. err_kzalloc:
  432. return ret;
  433. }
  434. static int __devexit tc6393xb_remove(struct platform_device *dev)
  435. {
  436. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  437. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  438. int ret;
  439. mfd_remove_devices(&dev->dev);
  440. tc6393xb_detach_irq(dev);
  441. if (tc6393xb->gpio.base != -1) {
  442. ret = gpiochip_remove(&tc6393xb->gpio);
  443. if (ret) {
  444. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  445. return ret;
  446. }
  447. }
  448. ret = tcpd->disable(dev);
  449. clk_disable(tc6393xb->clk);
  450. iounmap(tc6393xb->scr);
  451. release_resource(&tc6393xb->rscr);
  452. platform_set_drvdata(dev, NULL);
  453. clk_put(tc6393xb->clk);
  454. kfree(tc6393xb);
  455. return ret;
  456. }
  457. #ifdef CONFIG_PM
  458. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  459. {
  460. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  461. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  462. int i, ret;
  463. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  464. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  465. for (i = 0; i < 3; i++) {
  466. tc6393xb->suspend_state.gpo_dsr[i] =
  467. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  468. tc6393xb->suspend_state.gpo_doecr[i] =
  469. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  470. tc6393xb->suspend_state.gpi_bcr[i] =
  471. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  472. }
  473. ret = tcpd->suspend(dev);
  474. clk_disable(tc6393xb->clk);
  475. return ret;
  476. }
  477. static int tc6393xb_resume(struct platform_device *dev)
  478. {
  479. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  480. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  481. int ret;
  482. clk_enable(tc6393xb->clk);
  483. ret = tcpd->resume(dev);
  484. if (ret)
  485. return ret;
  486. return tc6393xb_hw_init(dev);
  487. }
  488. #else
  489. #define tc6393xb_suspend NULL
  490. #define tc6393xb_resume NULL
  491. #endif
  492. static struct platform_driver tc6393xb_driver = {
  493. .probe = tc6393xb_probe,
  494. .remove = __devexit_p(tc6393xb_remove),
  495. .suspend = tc6393xb_suspend,
  496. .resume = tc6393xb_resume,
  497. .driver = {
  498. .name = "tc6393xb",
  499. .owner = THIS_MODULE,
  500. },
  501. };
  502. static int __init tc6393xb_init(void)
  503. {
  504. return platform_driver_register(&tc6393xb_driver);
  505. }
  506. static void __exit tc6393xb_exit(void)
  507. {
  508. platform_driver_unregister(&tc6393xb_driver);
  509. }
  510. subsys_initcall(tc6393xb_init);
  511. module_exit(tc6393xb_exit);
  512. MODULE_LICENSE("GPL v2");
  513. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  514. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  515. MODULE_ALIAS("platform:tc6393xb");