sm501.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/sm501.h>
  23. #include <linux/sm501-regs.h>
  24. #include <linux/serial_8250.h>
  25. #include <asm/io.h>
  26. struct sm501_device {
  27. struct list_head list;
  28. struct platform_device pdev;
  29. };
  30. struct sm501_gpio;
  31. #ifdef CONFIG_MFD_SM501_GPIO
  32. #include <linux/gpio.h>
  33. struct sm501_gpio_chip {
  34. struct gpio_chip gpio;
  35. struct sm501_gpio *ourgpio; /* to get back to parent. */
  36. void __iomem *regbase;
  37. };
  38. struct sm501_gpio {
  39. struct sm501_gpio_chip low;
  40. struct sm501_gpio_chip high;
  41. spinlock_t lock;
  42. unsigned int registered : 1;
  43. void __iomem *regs;
  44. struct resource *regs_res;
  45. };
  46. #else
  47. struct sm501_gpio {
  48. /* no gpio support, empty definition for sm501_devdata. */
  49. };
  50. #endif
  51. struct sm501_devdata {
  52. spinlock_t reg_lock;
  53. struct mutex clock_lock;
  54. struct list_head devices;
  55. struct sm501_gpio gpio;
  56. struct device *dev;
  57. struct resource *io_res;
  58. struct resource *mem_res;
  59. struct resource *regs_claim;
  60. struct sm501_platdata *platdata;
  61. unsigned int in_suspend;
  62. unsigned long pm_misc;
  63. int unit_power[20];
  64. unsigned int pdev_id;
  65. unsigned int irq;
  66. void __iomem *regs;
  67. unsigned int rev;
  68. };
  69. #define MHZ (1000 * 1000)
  70. #ifdef DEBUG
  71. static const unsigned int div_tab[] = {
  72. [0] = 1,
  73. [1] = 2,
  74. [2] = 4,
  75. [3] = 8,
  76. [4] = 16,
  77. [5] = 32,
  78. [6] = 64,
  79. [7] = 128,
  80. [8] = 3,
  81. [9] = 6,
  82. [10] = 12,
  83. [11] = 24,
  84. [12] = 48,
  85. [13] = 96,
  86. [14] = 192,
  87. [15] = 384,
  88. [16] = 5,
  89. [17] = 10,
  90. [18] = 20,
  91. [19] = 40,
  92. [20] = 80,
  93. [21] = 160,
  94. [22] = 320,
  95. [23] = 604,
  96. };
  97. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  98. unsigned int lshft, unsigned int selbit,
  99. unsigned long mask)
  100. {
  101. if (val & selbit)
  102. pll2 = 288 * MHZ;
  103. return pll2 / div_tab[(val >> lshft) & mask];
  104. }
  105. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  106. /* sm501_dump_clk
  107. *
  108. * Print out the current clock configuration for the device
  109. */
  110. static void sm501_dump_clk(struct sm501_devdata *sm)
  111. {
  112. unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
  113. unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  114. unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  115. unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  116. unsigned long sdclk0, sdclk1;
  117. unsigned long pll2 = 0;
  118. switch (misct & 0x30) {
  119. case 0x00:
  120. pll2 = 336 * MHZ;
  121. break;
  122. case 0x10:
  123. pll2 = 288 * MHZ;
  124. break;
  125. case 0x20:
  126. pll2 = 240 * MHZ;
  127. break;
  128. case 0x30:
  129. pll2 = 192 * MHZ;
  130. break;
  131. }
  132. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  133. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  134. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  135. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  136. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  137. misct, pm0, pm1);
  138. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  139. fmt_freq(pll2), sdclk0, sdclk1);
  140. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  141. dev_dbg(sm->dev, "PM0[%c]: "
  142. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  143. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  144. (pmc & 3 ) == 0 ? '*' : '-',
  145. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  146. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  147. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  148. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  149. dev_dbg(sm->dev, "PM1[%c]: "
  150. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  151. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  152. (pmc & 3 ) == 1 ? '*' : '-',
  153. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  154. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  155. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  156. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  157. }
  158. static void sm501_dump_regs(struct sm501_devdata *sm)
  159. {
  160. void __iomem *regs = sm->regs;
  161. dev_info(sm->dev, "System Control %08x\n",
  162. readl(regs + SM501_SYSTEM_CONTROL));
  163. dev_info(sm->dev, "Misc Control %08x\n",
  164. readl(regs + SM501_MISC_CONTROL));
  165. dev_info(sm->dev, "GPIO Control Low %08x\n",
  166. readl(regs + SM501_GPIO31_0_CONTROL));
  167. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  168. readl(regs + SM501_GPIO63_32_CONTROL));
  169. dev_info(sm->dev, "DRAM Control %08x\n",
  170. readl(regs + SM501_DRAM_CONTROL));
  171. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  172. readl(regs + SM501_ARBTRTN_CONTROL));
  173. dev_info(sm->dev, "Misc Timing %08x\n",
  174. readl(regs + SM501_MISC_TIMING));
  175. }
  176. static void sm501_dump_gate(struct sm501_devdata *sm)
  177. {
  178. dev_info(sm->dev, "CurrentGate %08x\n",
  179. readl(sm->regs + SM501_CURRENT_GATE));
  180. dev_info(sm->dev, "CurrentClock %08x\n",
  181. readl(sm->regs + SM501_CURRENT_CLOCK));
  182. dev_info(sm->dev, "PowerModeControl %08x\n",
  183. readl(sm->regs + SM501_POWER_MODE_CONTROL));
  184. }
  185. #else
  186. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  187. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  188. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  189. #endif
  190. /* sm501_sync_regs
  191. *
  192. * ensure the
  193. */
  194. static void sm501_sync_regs(struct sm501_devdata *sm)
  195. {
  196. readl(sm->regs);
  197. }
  198. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  199. {
  200. /* during suspend/resume, we are currently not allowed to sleep,
  201. * so change to using mdelay() instead of msleep() if we
  202. * are in one of these paths */
  203. if (sm->in_suspend)
  204. mdelay(delay);
  205. else
  206. msleep(delay);
  207. }
  208. /* sm501_misc_control
  209. *
  210. * alters the miscellaneous control parameters
  211. */
  212. int sm501_misc_control(struct device *dev,
  213. unsigned long set, unsigned long clear)
  214. {
  215. struct sm501_devdata *sm = dev_get_drvdata(dev);
  216. unsigned long misc;
  217. unsigned long save;
  218. unsigned long to;
  219. spin_lock_irqsave(&sm->reg_lock, save);
  220. misc = readl(sm->regs + SM501_MISC_CONTROL);
  221. to = (misc & ~clear) | set;
  222. if (to != misc) {
  223. writel(to, sm->regs + SM501_MISC_CONTROL);
  224. sm501_sync_regs(sm);
  225. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  226. }
  227. spin_unlock_irqrestore(&sm->reg_lock, save);
  228. return to;
  229. }
  230. EXPORT_SYMBOL_GPL(sm501_misc_control);
  231. /* sm501_modify_reg
  232. *
  233. * Modify a register in the SM501 which may be shared with other
  234. * drivers.
  235. */
  236. unsigned long sm501_modify_reg(struct device *dev,
  237. unsigned long reg,
  238. unsigned long set,
  239. unsigned long clear)
  240. {
  241. struct sm501_devdata *sm = dev_get_drvdata(dev);
  242. unsigned long data;
  243. unsigned long save;
  244. spin_lock_irqsave(&sm->reg_lock, save);
  245. data = readl(sm->regs + reg);
  246. data |= set;
  247. data &= ~clear;
  248. writel(data, sm->regs + reg);
  249. sm501_sync_regs(sm);
  250. spin_unlock_irqrestore(&sm->reg_lock, save);
  251. return data;
  252. }
  253. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  254. /* sm501_unit_power
  255. *
  256. * alters the power active gate to set specific units on or off
  257. */
  258. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  259. {
  260. struct sm501_devdata *sm = dev_get_drvdata(dev);
  261. unsigned long mode;
  262. unsigned long gate;
  263. unsigned long clock;
  264. mutex_lock(&sm->clock_lock);
  265. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  266. gate = readl(sm->regs + SM501_CURRENT_GATE);
  267. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  268. mode &= 3; /* get current power mode */
  269. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  270. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  271. goto already;
  272. }
  273. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  274. sm->unit_power[unit], to);
  275. if (to == 0 && sm->unit_power[unit] == 0) {
  276. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  277. goto already;
  278. }
  279. sm->unit_power[unit] += to ? 1 : -1;
  280. to = sm->unit_power[unit] ? 1 : 0;
  281. if (to) {
  282. if (gate & (1 << unit))
  283. goto already;
  284. gate |= (1 << unit);
  285. } else {
  286. if (!(gate & (1 << unit)))
  287. goto already;
  288. gate &= ~(1 << unit);
  289. }
  290. switch (mode) {
  291. case 1:
  292. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  293. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  294. mode = 0;
  295. break;
  296. case 2:
  297. case 0:
  298. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  299. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  300. mode = 1;
  301. break;
  302. default:
  303. return -1;
  304. }
  305. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  306. sm501_sync_regs(sm);
  307. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  308. gate, clock, mode);
  309. sm501_mdelay(sm, 16);
  310. already:
  311. mutex_unlock(&sm->clock_lock);
  312. return gate;
  313. }
  314. EXPORT_SYMBOL_GPL(sm501_unit_power);
  315. /* Perform a rounded division. */
  316. static long sm501fb_round_div(long num, long denom)
  317. {
  318. /* n / d + 1 / 2 = (2n + d) / 2d */
  319. return (2 * num + denom) / (2 * denom);
  320. }
  321. /* clock value structure. */
  322. struct sm501_clock {
  323. unsigned long mclk;
  324. int divider;
  325. int shift;
  326. unsigned int m, n, k;
  327. };
  328. /* sm501_calc_clock
  329. *
  330. * Calculates the nearest discrete clock frequency that
  331. * can be achieved with the specified input clock.
  332. * the maximum divisor is 3 or 5
  333. */
  334. static int sm501_calc_clock(unsigned long freq,
  335. struct sm501_clock *clock,
  336. int max_div,
  337. unsigned long mclk,
  338. long *best_diff)
  339. {
  340. int ret = 0;
  341. int divider;
  342. int shift;
  343. long diff;
  344. /* try dividers 1 and 3 for CRT and for panel,
  345. try divider 5 for panel only.*/
  346. for (divider = 1; divider <= max_div; divider += 2) {
  347. /* try all 8 shift values.*/
  348. for (shift = 0; shift < 8; shift++) {
  349. /* Calculate difference to requested clock */
  350. diff = sm501fb_round_div(mclk, divider << shift) - freq;
  351. if (diff < 0)
  352. diff = -diff;
  353. /* If it is less than the current, use it */
  354. if (diff < *best_diff) {
  355. *best_diff = diff;
  356. clock->mclk = mclk;
  357. clock->divider = divider;
  358. clock->shift = shift;
  359. ret = 1;
  360. }
  361. }
  362. }
  363. return ret;
  364. }
  365. /* sm501_calc_pll
  366. *
  367. * Calculates the nearest discrete clock frequency that can be
  368. * achieved using the programmable PLL.
  369. * the maximum divisor is 3 or 5
  370. */
  371. static unsigned long sm501_calc_pll(unsigned long freq,
  372. struct sm501_clock *clock,
  373. int max_div)
  374. {
  375. unsigned long mclk;
  376. unsigned int m, n, k;
  377. long best_diff = 999999999;
  378. /*
  379. * The SM502 datasheet doesn't specify the min/max values for M and N.
  380. * N = 1 at least doesn't work in practice.
  381. */
  382. for (m = 2; m <= 255; m++) {
  383. for (n = 2; n <= 127; n++) {
  384. for (k = 0; k <= 1; k++) {
  385. mclk = (24000000UL * m / n) >> k;
  386. if (sm501_calc_clock(freq, clock, max_div,
  387. mclk, &best_diff)) {
  388. clock->m = m;
  389. clock->n = n;
  390. clock->k = k;
  391. }
  392. }
  393. }
  394. }
  395. /* Return best clock. */
  396. return clock->mclk / (clock->divider << clock->shift);
  397. }
  398. /* sm501_select_clock
  399. *
  400. * Calculates the nearest discrete clock frequency that can be
  401. * achieved using the 288MHz and 336MHz PLLs.
  402. * the maximum divisor is 3 or 5
  403. */
  404. static unsigned long sm501_select_clock(unsigned long freq,
  405. struct sm501_clock *clock,
  406. int max_div)
  407. {
  408. unsigned long mclk;
  409. long best_diff = 999999999;
  410. /* Try 288MHz and 336MHz clocks. */
  411. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  412. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  413. }
  414. /* Return best clock. */
  415. return clock->mclk / (clock->divider << clock->shift);
  416. }
  417. /* sm501_set_clock
  418. *
  419. * set one of the four clock sources to the closest available frequency to
  420. * the one specified
  421. */
  422. unsigned long sm501_set_clock(struct device *dev,
  423. int clksrc,
  424. unsigned long req_freq)
  425. {
  426. struct sm501_devdata *sm = dev_get_drvdata(dev);
  427. unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  428. unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
  429. unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  430. unsigned char reg;
  431. unsigned int pll_reg = 0;
  432. unsigned long sm501_freq; /* the actual frequency acheived */
  433. struct sm501_clock to;
  434. /* find achivable discrete frequency and setup register value
  435. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  436. * has an extra bit for the divider */
  437. switch (clksrc) {
  438. case SM501_CLOCK_P2XCLK:
  439. /* This clock is divided in half so to achive the
  440. * requested frequency the value must be multiplied by
  441. * 2. This clock also has an additional pre divisor */
  442. if (sm->rev >= 0xC0) {
  443. /* SM502 -> use the programmable PLL */
  444. sm501_freq = (sm501_calc_pll(2 * req_freq,
  445. &to, 5) / 2);
  446. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  447. if (to.divider == 3)
  448. reg |= 0x08; /* /3 divider required */
  449. else if (to.divider == 5)
  450. reg |= 0x10; /* /5 divider required */
  451. reg |= 0x40; /* select the programmable PLL */
  452. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  453. } else {
  454. sm501_freq = (sm501_select_clock(2 * req_freq,
  455. &to, 5) / 2);
  456. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  457. if (to.divider == 3)
  458. reg |= 0x08; /* /3 divider required */
  459. else if (to.divider == 5)
  460. reg |= 0x10; /* /5 divider required */
  461. if (to.mclk != 288000000)
  462. reg |= 0x20; /* which mclk pll is source */
  463. }
  464. break;
  465. case SM501_CLOCK_V2XCLK:
  466. /* This clock is divided in half so to achive the
  467. * requested frequency the value must be multiplied by 2. */
  468. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  469. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  470. if (to.divider == 3)
  471. reg |= 0x08; /* /3 divider required */
  472. if (to.mclk != 288000000)
  473. reg |= 0x10; /* which mclk pll is source */
  474. break;
  475. case SM501_CLOCK_MCLK:
  476. case SM501_CLOCK_M1XCLK:
  477. /* These clocks are the same and not further divided */
  478. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  479. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  480. if (to.divider == 3)
  481. reg |= 0x08; /* /3 divider required */
  482. if (to.mclk != 288000000)
  483. reg |= 0x10; /* which mclk pll is source */
  484. break;
  485. default:
  486. return 0; /* this is bad */
  487. }
  488. mutex_lock(&sm->clock_lock);
  489. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  490. gate = readl(sm->regs + SM501_CURRENT_GATE);
  491. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  492. clock = clock & ~(0xFF << clksrc);
  493. clock |= reg<<clksrc;
  494. mode &= 3; /* find current mode */
  495. switch (mode) {
  496. case 1:
  497. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  498. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  499. mode = 0;
  500. break;
  501. case 2:
  502. case 0:
  503. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  504. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  505. mode = 1;
  506. break;
  507. default:
  508. mutex_unlock(&sm->clock_lock);
  509. return -1;
  510. }
  511. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  512. if (pll_reg)
  513. writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  514. sm501_sync_regs(sm);
  515. dev_info(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  516. gate, clock, mode);
  517. sm501_mdelay(sm, 16);
  518. mutex_unlock(&sm->clock_lock);
  519. sm501_dump_clk(sm);
  520. return sm501_freq;
  521. }
  522. EXPORT_SYMBOL_GPL(sm501_set_clock);
  523. /* sm501_find_clock
  524. *
  525. * finds the closest available frequency for a given clock
  526. */
  527. unsigned long sm501_find_clock(struct device *dev,
  528. int clksrc,
  529. unsigned long req_freq)
  530. {
  531. struct sm501_devdata *sm = dev_get_drvdata(dev);
  532. unsigned long sm501_freq; /* the frequency achiveable by the 501 */
  533. struct sm501_clock to;
  534. switch (clksrc) {
  535. case SM501_CLOCK_P2XCLK:
  536. if (sm->rev >= 0xC0) {
  537. /* SM502 -> use the programmable PLL */
  538. sm501_freq = (sm501_calc_pll(2 * req_freq,
  539. &to, 5) / 2);
  540. } else {
  541. sm501_freq = (sm501_select_clock(2 * req_freq,
  542. &to, 5) / 2);
  543. }
  544. break;
  545. case SM501_CLOCK_V2XCLK:
  546. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  547. break;
  548. case SM501_CLOCK_MCLK:
  549. case SM501_CLOCK_M1XCLK:
  550. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  551. break;
  552. default:
  553. sm501_freq = 0; /* error */
  554. }
  555. return sm501_freq;
  556. }
  557. EXPORT_SYMBOL_GPL(sm501_find_clock);
  558. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  559. {
  560. return container_of(pdev, struct sm501_device, pdev);
  561. }
  562. /* sm501_device_release
  563. *
  564. * A release function for the platform devices we create to allow us to
  565. * free any items we allocated
  566. */
  567. static void sm501_device_release(struct device *dev)
  568. {
  569. kfree(to_sm_device(to_platform_device(dev)));
  570. }
  571. /* sm501_create_subdev
  572. *
  573. * Create a skeleton platform device with resources for passing to a
  574. * sub-driver
  575. */
  576. static struct platform_device *
  577. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  578. unsigned int res_count, unsigned int platform_data_size)
  579. {
  580. struct sm501_device *smdev;
  581. smdev = kzalloc(sizeof(struct sm501_device) +
  582. (sizeof(struct resource) * res_count) +
  583. platform_data_size, GFP_KERNEL);
  584. if (!smdev)
  585. return NULL;
  586. smdev->pdev.dev.release = sm501_device_release;
  587. smdev->pdev.name = name;
  588. smdev->pdev.id = sm->pdev_id;
  589. smdev->pdev.dev.parent = sm->dev;
  590. if (res_count) {
  591. smdev->pdev.resource = (struct resource *)(smdev+1);
  592. smdev->pdev.num_resources = res_count;
  593. }
  594. if (platform_data_size)
  595. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  596. return &smdev->pdev;
  597. }
  598. /* sm501_register_device
  599. *
  600. * Register a platform device created with sm501_create_subdev()
  601. */
  602. static int sm501_register_device(struct sm501_devdata *sm,
  603. struct platform_device *pdev)
  604. {
  605. struct sm501_device *smdev = to_sm_device(pdev);
  606. int ptr;
  607. int ret;
  608. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  609. printk("%s[%d] flags %08lx: %08llx..%08llx\n",
  610. pdev->name, ptr,
  611. pdev->resource[ptr].flags,
  612. (unsigned long long)pdev->resource[ptr].start,
  613. (unsigned long long)pdev->resource[ptr].end);
  614. }
  615. ret = platform_device_register(pdev);
  616. if (ret >= 0) {
  617. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  618. list_add_tail(&smdev->list, &sm->devices);
  619. } else
  620. dev_err(sm->dev, "error registering %s (%d)\n",
  621. pdev->name, ret);
  622. return ret;
  623. }
  624. /* sm501_create_subio
  625. *
  626. * Fill in an IO resource for a sub device
  627. */
  628. static void sm501_create_subio(struct sm501_devdata *sm,
  629. struct resource *res,
  630. resource_size_t offs,
  631. resource_size_t size)
  632. {
  633. res->flags = IORESOURCE_MEM;
  634. res->parent = sm->io_res;
  635. res->start = sm->io_res->start + offs;
  636. res->end = res->start + size - 1;
  637. }
  638. /* sm501_create_mem
  639. *
  640. * Fill in an MEM resource for a sub device
  641. */
  642. static void sm501_create_mem(struct sm501_devdata *sm,
  643. struct resource *res,
  644. resource_size_t *offs,
  645. resource_size_t size)
  646. {
  647. *offs -= size; /* adjust memory size */
  648. res->flags = IORESOURCE_MEM;
  649. res->parent = sm->mem_res;
  650. res->start = sm->mem_res->start + *offs;
  651. res->end = res->start + size - 1;
  652. }
  653. /* sm501_create_irq
  654. *
  655. * Fill in an IRQ resource for a sub device
  656. */
  657. static void sm501_create_irq(struct sm501_devdata *sm,
  658. struct resource *res)
  659. {
  660. res->flags = IORESOURCE_IRQ;
  661. res->parent = NULL;
  662. res->start = res->end = sm->irq;
  663. }
  664. static int sm501_register_usbhost(struct sm501_devdata *sm,
  665. resource_size_t *mem_avail)
  666. {
  667. struct platform_device *pdev;
  668. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  669. if (!pdev)
  670. return -ENOMEM;
  671. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  672. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  673. sm501_create_irq(sm, &pdev->resource[2]);
  674. return sm501_register_device(sm, pdev);
  675. }
  676. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  677. struct plat_serial8250_port *uart_data,
  678. unsigned int offset)
  679. {
  680. uart_data->membase = sm->regs + offset;
  681. uart_data->mapbase = sm->io_res->start + offset;
  682. uart_data->iotype = UPIO_MEM;
  683. uart_data->irq = sm->irq;
  684. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  685. uart_data->regshift = 2;
  686. uart_data->uartclk = (9600 * 16);
  687. }
  688. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  689. {
  690. struct platform_device *pdev;
  691. struct plat_serial8250_port *uart_data;
  692. pdev = sm501_create_subdev(sm, "serial8250", 0,
  693. sizeof(struct plat_serial8250_port) * 3);
  694. if (!pdev)
  695. return -ENOMEM;
  696. uart_data = pdev->dev.platform_data;
  697. if (devices & SM501_USE_UART0) {
  698. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  699. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  700. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  701. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  702. }
  703. if (devices & SM501_USE_UART1) {
  704. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  705. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  706. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  707. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  708. }
  709. pdev->id = PLAT8250_DEV_SM501;
  710. return sm501_register_device(sm, pdev);
  711. }
  712. static int sm501_register_display(struct sm501_devdata *sm,
  713. resource_size_t *mem_avail)
  714. {
  715. struct platform_device *pdev;
  716. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  717. if (!pdev)
  718. return -ENOMEM;
  719. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  720. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  721. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  722. sm501_create_irq(sm, &pdev->resource[3]);
  723. return sm501_register_device(sm, pdev);
  724. }
  725. #ifdef CONFIG_MFD_SM501_GPIO
  726. static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
  727. {
  728. return container_of(gc, struct sm501_gpio_chip, gpio);
  729. }
  730. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  731. {
  732. return container_of(gpio, struct sm501_devdata, gpio);
  733. }
  734. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  735. {
  736. struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
  737. unsigned long result;
  738. result = readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  739. result >>= offset;
  740. return result & 1UL;
  741. }
  742. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  743. {
  744. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  745. struct sm501_gpio *smgpio = smchip->ourgpio;
  746. unsigned long bit = 1 << offset;
  747. void __iomem *regs = smchip->regbase;
  748. unsigned long save;
  749. unsigned long val;
  750. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  751. __func__, chip, offset);
  752. spin_lock_irqsave(&smgpio->lock, save);
  753. val = readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  754. if (value)
  755. val |= bit;
  756. writel(val, regs);
  757. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  758. spin_unlock_irqrestore(&smgpio->lock, save);
  759. }
  760. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  761. {
  762. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  763. struct sm501_gpio *smgpio = smchip->ourgpio;
  764. void __iomem *regs = smchip->regbase;
  765. unsigned long bit = 1 << offset;
  766. unsigned long save;
  767. unsigned long ddr;
  768. dev_info(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  769. __func__, chip, offset);
  770. spin_lock_irqsave(&smgpio->lock, save);
  771. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  772. writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  773. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  774. spin_unlock_irqrestore(&smgpio->lock, save);
  775. return 0;
  776. }
  777. static int sm501_gpio_output(struct gpio_chip *chip,
  778. unsigned offset, int value)
  779. {
  780. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  781. struct sm501_gpio *smgpio = smchip->ourgpio;
  782. unsigned long bit = 1 << offset;
  783. void __iomem *regs = smchip->regbase;
  784. unsigned long save;
  785. unsigned long val;
  786. unsigned long ddr;
  787. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  788. __func__, chip, offset, value);
  789. spin_lock_irqsave(&smgpio->lock, save);
  790. val = readl(regs + SM501_GPIO_DATA_LOW);
  791. if (value)
  792. val |= bit;
  793. else
  794. val &= ~bit;
  795. writel(val, regs);
  796. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  797. writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  798. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  799. writel(val, regs + SM501_GPIO_DATA_LOW);
  800. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  801. spin_unlock_irqrestore(&smgpio->lock, save);
  802. return 0;
  803. }
  804. static struct gpio_chip gpio_chip_template = {
  805. .ngpio = 32,
  806. .direction_input = sm501_gpio_input,
  807. .direction_output = sm501_gpio_output,
  808. .set = sm501_gpio_set,
  809. .get = sm501_gpio_get,
  810. };
  811. static int __devinit sm501_gpio_register_chip(struct sm501_devdata *sm,
  812. struct sm501_gpio *gpio,
  813. struct sm501_gpio_chip *chip)
  814. {
  815. struct sm501_platdata *pdata = sm->platdata;
  816. struct gpio_chip *gchip = &chip->gpio;
  817. int base = pdata->gpio_base;
  818. chip->gpio = gpio_chip_template;
  819. if (chip == &gpio->high) {
  820. if (base > 0)
  821. base += 32;
  822. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  823. gchip->label = "SM501-HIGH";
  824. } else {
  825. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  826. gchip->label = "SM501-LOW";
  827. }
  828. gchip->base = base;
  829. chip->ourgpio = gpio;
  830. return gpiochip_add(gchip);
  831. }
  832. static int sm501_register_gpio(struct sm501_devdata *sm)
  833. {
  834. struct sm501_gpio *gpio = &sm->gpio;
  835. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  836. int ret;
  837. int tmp;
  838. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  839. (unsigned long long)iobase);
  840. spin_lock_init(&gpio->lock);
  841. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  842. if (gpio->regs_res == NULL) {
  843. dev_err(sm->dev, "gpio: failed to request region\n");
  844. return -ENXIO;
  845. }
  846. gpio->regs = ioremap(iobase, 0x20);
  847. if (gpio->regs == NULL) {
  848. dev_err(sm->dev, "gpio: failed to remap registers\n");
  849. ret = -ENXIO;
  850. goto err_claimed;
  851. }
  852. /* Register both our chips. */
  853. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  854. if (ret) {
  855. dev_err(sm->dev, "failed to add low chip\n");
  856. goto err_mapped;
  857. }
  858. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  859. if (ret) {
  860. dev_err(sm->dev, "failed to add high chip\n");
  861. goto err_low_chip;
  862. }
  863. gpio->registered = 1;
  864. return 0;
  865. err_low_chip:
  866. tmp = gpiochip_remove(&gpio->low.gpio);
  867. if (tmp) {
  868. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  869. return ret;
  870. }
  871. err_mapped:
  872. iounmap(gpio->regs);
  873. err_claimed:
  874. release_resource(gpio->regs_res);
  875. kfree(gpio->regs_res);
  876. return ret;
  877. }
  878. static void sm501_gpio_remove(struct sm501_devdata *sm)
  879. {
  880. struct sm501_gpio *gpio = &sm->gpio;
  881. int ret;
  882. if (!sm->gpio.registered)
  883. return;
  884. ret = gpiochip_remove(&gpio->low.gpio);
  885. if (ret)
  886. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  887. ret = gpiochip_remove(&gpio->high.gpio);
  888. if (ret)
  889. dev_err(sm->dev, "cannot remove high chip, cannot tidy up\n");
  890. iounmap(gpio->regs);
  891. release_resource(gpio->regs_res);
  892. kfree(gpio->regs_res);
  893. }
  894. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  895. {
  896. struct sm501_gpio *gpio = &sm->gpio;
  897. int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
  898. return (pin % 32) + base;
  899. }
  900. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  901. {
  902. return sm->gpio.registered;
  903. }
  904. #else
  905. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  906. {
  907. return 0;
  908. }
  909. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  910. {
  911. }
  912. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  913. {
  914. return -1;
  915. }
  916. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  917. {
  918. return 0;
  919. }
  920. #endif
  921. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  922. struct sm501_platdata_gpio_i2c *iic)
  923. {
  924. struct i2c_gpio_platform_data *icd;
  925. struct platform_device *pdev;
  926. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  927. sizeof(struct i2c_gpio_platform_data));
  928. if (!pdev)
  929. return -ENOMEM;
  930. icd = pdev->dev.platform_data;
  931. /* We keep the pin_sda and pin_scl fields relative in case the
  932. * same platform data is passed to >1 SM501.
  933. */
  934. icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
  935. icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
  936. icd->timeout = iic->timeout;
  937. icd->udelay = iic->udelay;
  938. /* note, we can't use either of the pin numbers, as the i2c-gpio
  939. * driver uses the platform.id field to generate the bus number
  940. * to register with the i2c core; The i2c core doesn't have enough
  941. * entries to deal with anything we currently use.
  942. */
  943. pdev->id = iic->bus_num;
  944. dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
  945. iic->bus_num,
  946. icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
  947. return sm501_register_device(sm, pdev);
  948. }
  949. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  950. struct sm501_platdata *pdata)
  951. {
  952. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  953. int index;
  954. int ret;
  955. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  956. ret = sm501_register_gpio_i2c_instance(sm, iic);
  957. if (ret < 0)
  958. return ret;
  959. }
  960. return 0;
  961. }
  962. /* sm501_dbg_regs
  963. *
  964. * Debug attribute to attach to parent device to show core registers
  965. */
  966. static ssize_t sm501_dbg_regs(struct device *dev,
  967. struct device_attribute *attr, char *buff)
  968. {
  969. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  970. unsigned int reg;
  971. char *ptr = buff;
  972. int ret;
  973. for (reg = 0x00; reg < 0x70; reg += 4) {
  974. ret = sprintf(ptr, "%08x = %08x\n",
  975. reg, readl(sm->regs + reg));
  976. ptr += ret;
  977. }
  978. return ptr - buff;
  979. }
  980. static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
  981. /* sm501_init_reg
  982. *
  983. * Helper function for the init code to setup a register
  984. *
  985. * clear the bits which are set in r->mask, and then set
  986. * the bits set in r->set.
  987. */
  988. static inline void sm501_init_reg(struct sm501_devdata *sm,
  989. unsigned long reg,
  990. struct sm501_reg_init *r)
  991. {
  992. unsigned long tmp;
  993. tmp = readl(sm->regs + reg);
  994. tmp &= ~r->mask;
  995. tmp |= r->set;
  996. writel(tmp, sm->regs + reg);
  997. }
  998. /* sm501_init_regs
  999. *
  1000. * Setup core register values
  1001. */
  1002. static void sm501_init_regs(struct sm501_devdata *sm,
  1003. struct sm501_initdata *init)
  1004. {
  1005. sm501_misc_control(sm->dev,
  1006. init->misc_control.set,
  1007. init->misc_control.mask);
  1008. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1009. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1010. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1011. if (init->m1xclk) {
  1012. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1013. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1014. }
  1015. if (init->mclk) {
  1016. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1017. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1018. }
  1019. }
  1020. /* Check the PLL sources for the M1CLK and M1XCLK
  1021. *
  1022. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1023. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1024. * function. If this happens, then it is likely the SM501 will
  1025. * hang the system.
  1026. */
  1027. static int sm501_check_clocks(struct sm501_devdata *sm)
  1028. {
  1029. unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
  1030. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1031. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1032. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1033. }
  1034. static unsigned int sm501_mem_local[] = {
  1035. [0] = 4*1024*1024,
  1036. [1] = 8*1024*1024,
  1037. [2] = 16*1024*1024,
  1038. [3] = 32*1024*1024,
  1039. [4] = 64*1024*1024,
  1040. [5] = 2*1024*1024,
  1041. };
  1042. /* sm501_init_dev
  1043. *
  1044. * Common init code for an SM501
  1045. */
  1046. static int sm501_init_dev(struct sm501_devdata *sm)
  1047. {
  1048. struct sm501_initdata *idata;
  1049. struct sm501_platdata *pdata;
  1050. resource_size_t mem_avail;
  1051. unsigned long dramctrl;
  1052. unsigned long devid;
  1053. int ret;
  1054. mutex_init(&sm->clock_lock);
  1055. spin_lock_init(&sm->reg_lock);
  1056. INIT_LIST_HEAD(&sm->devices);
  1057. devid = readl(sm->regs + SM501_DEVICEID);
  1058. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1059. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1060. return -EINVAL;
  1061. }
  1062. /* disable irqs */
  1063. writel(0, sm->regs + SM501_IRQ_MASK);
  1064. dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
  1065. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1066. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1067. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1068. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1069. sm501_dump_gate(sm);
  1070. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1071. if (ret)
  1072. dev_err(sm->dev, "failed to create debug regs file\n");
  1073. sm501_dump_clk(sm);
  1074. /* check to see if we have some device initialisation */
  1075. pdata = sm->platdata;
  1076. idata = pdata ? pdata->init : NULL;
  1077. if (idata) {
  1078. sm501_init_regs(sm, idata);
  1079. if (idata->devices & SM501_USE_USB_HOST)
  1080. sm501_register_usbhost(sm, &mem_avail);
  1081. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1082. sm501_register_uart(sm, idata->devices);
  1083. if (idata->devices & SM501_USE_GPIO)
  1084. sm501_register_gpio(sm);
  1085. }
  1086. if (pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
  1087. if (!sm501_gpio_isregistered(sm))
  1088. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1089. else
  1090. sm501_register_gpio_i2c(sm, pdata);
  1091. }
  1092. ret = sm501_check_clocks(sm);
  1093. if (ret) {
  1094. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1095. "PLLs\n");
  1096. return -EINVAL;
  1097. }
  1098. /* always create a framebuffer */
  1099. sm501_register_display(sm, &mem_avail);
  1100. return 0;
  1101. }
  1102. static int sm501_plat_probe(struct platform_device *dev)
  1103. {
  1104. struct sm501_devdata *sm;
  1105. int err;
  1106. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1107. if (sm == NULL) {
  1108. dev_err(&dev->dev, "no memory for device data\n");
  1109. err = -ENOMEM;
  1110. goto err1;
  1111. }
  1112. sm->dev = &dev->dev;
  1113. sm->pdev_id = dev->id;
  1114. sm->irq = platform_get_irq(dev, 0);
  1115. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1116. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1117. sm->platdata = dev->dev.platform_data;
  1118. if (sm->irq < 0) {
  1119. dev_err(&dev->dev, "failed to get irq resource\n");
  1120. err = sm->irq;
  1121. goto err_res;
  1122. }
  1123. if (sm->io_res == NULL || sm->mem_res == NULL) {
  1124. dev_err(&dev->dev, "failed to get IO resource\n");
  1125. err = -ENOENT;
  1126. goto err_res;
  1127. }
  1128. sm->regs_claim = request_mem_region(sm->io_res->start,
  1129. 0x100, "sm501");
  1130. if (sm->regs_claim == NULL) {
  1131. dev_err(&dev->dev, "cannot claim registers\n");
  1132. err= -EBUSY;
  1133. goto err_res;
  1134. }
  1135. platform_set_drvdata(dev, sm);
  1136. sm->regs = ioremap(sm->io_res->start,
  1137. (sm->io_res->end - sm->io_res->start) - 1);
  1138. if (sm->regs == NULL) {
  1139. dev_err(&dev->dev, "cannot remap registers\n");
  1140. err = -EIO;
  1141. goto err_claim;
  1142. }
  1143. return sm501_init_dev(sm);
  1144. err_claim:
  1145. release_resource(sm->regs_claim);
  1146. kfree(sm->regs_claim);
  1147. err_res:
  1148. kfree(sm);
  1149. err1:
  1150. return err;
  1151. }
  1152. #ifdef CONFIG_PM
  1153. /* power management support */
  1154. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1155. {
  1156. struct sm501_platdata *pd = sm->platdata;
  1157. if (pd == NULL)
  1158. return;
  1159. if (pd->get_power) {
  1160. if (pd->get_power(sm->dev) == on) {
  1161. dev_dbg(sm->dev, "is already %d\n", on);
  1162. return;
  1163. }
  1164. }
  1165. if (pd->set_power) {
  1166. dev_dbg(sm->dev, "setting power to %d\n", on);
  1167. pd->set_power(sm->dev, on);
  1168. sm501_mdelay(sm, 10);
  1169. }
  1170. }
  1171. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1172. {
  1173. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1174. sm->in_suspend = 1;
  1175. sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
  1176. sm501_dump_regs(sm);
  1177. if (sm->platdata) {
  1178. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1179. sm501_set_power(sm, 0);
  1180. }
  1181. return 0;
  1182. }
  1183. static int sm501_plat_resume(struct platform_device *pdev)
  1184. {
  1185. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1186. sm501_set_power(sm, 1);
  1187. sm501_dump_regs(sm);
  1188. sm501_dump_gate(sm);
  1189. sm501_dump_clk(sm);
  1190. /* check to see if we are in the same state as when suspended */
  1191. if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1192. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1193. writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1194. /* our suspend causes the controller state to change,
  1195. * either by something attempting setup, power loss,
  1196. * or an external reset event on power change */
  1197. if (sm->platdata && sm->platdata->init) {
  1198. sm501_init_regs(sm, sm->platdata->init);
  1199. }
  1200. }
  1201. /* dump our state from resume */
  1202. sm501_dump_regs(sm);
  1203. sm501_dump_clk(sm);
  1204. sm->in_suspend = 0;
  1205. return 0;
  1206. }
  1207. #else
  1208. #define sm501_plat_suspend NULL
  1209. #define sm501_plat_resume NULL
  1210. #endif
  1211. /* Initialisation data for PCI devices */
  1212. static struct sm501_initdata sm501_pci_initdata = {
  1213. .gpio_high = {
  1214. .set = 0x3F000000, /* 24bit panel */
  1215. .mask = 0x0,
  1216. },
  1217. .misc_timing = {
  1218. .set = 0x010100, /* SDRAM timing */
  1219. .mask = 0x1F1F00,
  1220. },
  1221. .misc_control = {
  1222. .set = SM501_MISC_PNL_24BIT,
  1223. .mask = 0,
  1224. },
  1225. .devices = SM501_USE_ALL,
  1226. /* Errata AB-3 says that 72MHz is the fastest available
  1227. * for 33MHZ PCI with proper bus-mastering operation */
  1228. .mclk = 72 * MHZ,
  1229. .m1xclk = 144 * MHZ,
  1230. };
  1231. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1232. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1233. SM501FB_FLAG_USE_HWCURSOR |
  1234. SM501FB_FLAG_USE_HWACCEL |
  1235. SM501FB_FLAG_DISABLE_AT_EXIT),
  1236. };
  1237. static struct sm501_platdata_fb sm501_fb_pdata = {
  1238. .fb_route = SM501_FB_OWN,
  1239. .fb_crt = &sm501_pdata_fbsub,
  1240. .fb_pnl = &sm501_pdata_fbsub,
  1241. };
  1242. static struct sm501_platdata sm501_pci_platdata = {
  1243. .init = &sm501_pci_initdata,
  1244. .fb = &sm501_fb_pdata,
  1245. .gpio_base = -1,
  1246. };
  1247. static int sm501_pci_probe(struct pci_dev *dev,
  1248. const struct pci_device_id *id)
  1249. {
  1250. struct sm501_devdata *sm;
  1251. int err;
  1252. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1253. if (sm == NULL) {
  1254. dev_err(&dev->dev, "no memory for device data\n");
  1255. err = -ENOMEM;
  1256. goto err1;
  1257. }
  1258. /* set a default set of platform data */
  1259. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1260. /* set a hopefully unique id for our child platform devices */
  1261. sm->pdev_id = 32 + dev->devfn;
  1262. pci_set_drvdata(dev, sm);
  1263. err = pci_enable_device(dev);
  1264. if (err) {
  1265. dev_err(&dev->dev, "cannot enable device\n");
  1266. goto err2;
  1267. }
  1268. sm->dev = &dev->dev;
  1269. sm->irq = dev->irq;
  1270. #ifdef __BIG_ENDIAN
  1271. /* if the system is big-endian, we most probably have a
  1272. * translation in the IO layer making the PCI bus little endian
  1273. * so make the framebuffer swapped pixels */
  1274. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1275. #endif
  1276. /* check our resources */
  1277. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1278. dev_err(&dev->dev, "region #0 is not memory?\n");
  1279. err = -EINVAL;
  1280. goto err3;
  1281. }
  1282. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1283. dev_err(&dev->dev, "region #1 is not memory?\n");
  1284. err = -EINVAL;
  1285. goto err3;
  1286. }
  1287. /* make our resources ready for sharing */
  1288. sm->io_res = &dev->resource[1];
  1289. sm->mem_res = &dev->resource[0];
  1290. sm->regs_claim = request_mem_region(sm->io_res->start,
  1291. 0x100, "sm501");
  1292. if (sm->regs_claim == NULL) {
  1293. dev_err(&dev->dev, "cannot claim registers\n");
  1294. err= -EBUSY;
  1295. goto err3;
  1296. }
  1297. sm->regs = ioremap(pci_resource_start(dev, 1),
  1298. pci_resource_len(dev, 1));
  1299. if (sm->regs == NULL) {
  1300. dev_err(&dev->dev, "cannot remap registers\n");
  1301. err = -EIO;
  1302. goto err4;
  1303. }
  1304. sm501_init_dev(sm);
  1305. return 0;
  1306. err4:
  1307. release_resource(sm->regs_claim);
  1308. kfree(sm->regs_claim);
  1309. err3:
  1310. pci_disable_device(dev);
  1311. err2:
  1312. pci_set_drvdata(dev, NULL);
  1313. kfree(sm);
  1314. err1:
  1315. return err;
  1316. }
  1317. static void sm501_remove_sub(struct sm501_devdata *sm,
  1318. struct sm501_device *smdev)
  1319. {
  1320. list_del(&smdev->list);
  1321. platform_device_unregister(&smdev->pdev);
  1322. }
  1323. static void sm501_dev_remove(struct sm501_devdata *sm)
  1324. {
  1325. struct sm501_device *smdev, *tmp;
  1326. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1327. sm501_remove_sub(sm, smdev);
  1328. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1329. sm501_gpio_remove(sm);
  1330. }
  1331. static void sm501_pci_remove(struct pci_dev *dev)
  1332. {
  1333. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1334. sm501_dev_remove(sm);
  1335. iounmap(sm->regs);
  1336. release_resource(sm->regs_claim);
  1337. kfree(sm->regs_claim);
  1338. pci_set_drvdata(dev, NULL);
  1339. pci_disable_device(dev);
  1340. }
  1341. static int sm501_plat_remove(struct platform_device *dev)
  1342. {
  1343. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1344. sm501_dev_remove(sm);
  1345. iounmap(sm->regs);
  1346. release_resource(sm->regs_claim);
  1347. kfree(sm->regs_claim);
  1348. return 0;
  1349. }
  1350. static struct pci_device_id sm501_pci_tbl[] = {
  1351. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1352. { 0, },
  1353. };
  1354. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1355. static struct pci_driver sm501_pci_drv = {
  1356. .name = "sm501",
  1357. .id_table = sm501_pci_tbl,
  1358. .probe = sm501_pci_probe,
  1359. .remove = sm501_pci_remove,
  1360. };
  1361. MODULE_ALIAS("platform:sm501");
  1362. static struct platform_driver sm501_plat_drv = {
  1363. .driver = {
  1364. .name = "sm501",
  1365. .owner = THIS_MODULE,
  1366. },
  1367. .probe = sm501_plat_probe,
  1368. .remove = sm501_plat_remove,
  1369. .suspend = sm501_plat_suspend,
  1370. .resume = sm501_plat_resume,
  1371. };
  1372. static int __init sm501_base_init(void)
  1373. {
  1374. platform_driver_register(&sm501_plat_drv);
  1375. return pci_register_driver(&sm501_pci_drv);
  1376. }
  1377. static void __exit sm501_base_exit(void)
  1378. {
  1379. platform_driver_unregister(&sm501_plat_drv);
  1380. pci_unregister_driver(&sm501_pci_drv);
  1381. }
  1382. module_init(sm501_base_init);
  1383. module_exit(sm501_base_exit);
  1384. MODULE_DESCRIPTION("SM501 Core Driver");
  1385. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1386. MODULE_LICENSE("GPL v2");