asic3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/irq.h>
  20. #include <linux/gpio.h>
  21. #include <linux/io.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/mfd/asic3.h>
  25. struct asic3 {
  26. void __iomem *mapping;
  27. unsigned int bus_shift;
  28. unsigned int irq_nr;
  29. unsigned int irq_base;
  30. spinlock_t lock;
  31. u16 irq_bothedge[4];
  32. struct gpio_chip gpio;
  33. struct device *dev;
  34. };
  35. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  36. static inline void asic3_write_register(struct asic3 *asic,
  37. unsigned int reg, u32 value)
  38. {
  39. iowrite16(value, asic->mapping +
  40. (reg >> asic->bus_shift));
  41. }
  42. static inline u32 asic3_read_register(struct asic3 *asic,
  43. unsigned int reg)
  44. {
  45. return ioread16(asic->mapping +
  46. (reg >> asic->bus_shift));
  47. }
  48. /* IRQs */
  49. #define MAX_ASIC_ISR_LOOPS 20
  50. #define ASIC3_GPIO_BASE_INCR \
  51. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  52. static void asic3_irq_flip_edge(struct asic3 *asic,
  53. u32 base, int bit)
  54. {
  55. u16 edge;
  56. unsigned long flags;
  57. spin_lock_irqsave(&asic->lock, flags);
  58. edge = asic3_read_register(asic,
  59. base + ASIC3_GPIO_EDGE_TRIGGER);
  60. edge ^= bit;
  61. asic3_write_register(asic,
  62. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  63. spin_unlock_irqrestore(&asic->lock, flags);
  64. }
  65. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  66. {
  67. int iter, i;
  68. unsigned long flags;
  69. struct asic3 *asic;
  70. desc->chip->ack(irq);
  71. asic = desc->handler_data;
  72. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  73. u32 status;
  74. int bank;
  75. spin_lock_irqsave(&asic->lock, flags);
  76. status = asic3_read_register(asic,
  77. ASIC3_OFFSET(INTR, P_INT_STAT));
  78. spin_unlock_irqrestore(&asic->lock, flags);
  79. /* Check all ten register bits */
  80. if ((status & 0x3ff) == 0)
  81. break;
  82. /* Handle GPIO IRQs */
  83. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  84. if (status & (1 << bank)) {
  85. unsigned long base, istat;
  86. base = ASIC3_GPIO_A_BASE
  87. + bank * ASIC3_GPIO_BASE_INCR;
  88. spin_lock_irqsave(&asic->lock, flags);
  89. istat = asic3_read_register(asic,
  90. base +
  91. ASIC3_GPIO_INT_STATUS);
  92. /* Clearing IntStatus */
  93. asic3_write_register(asic,
  94. base +
  95. ASIC3_GPIO_INT_STATUS, 0);
  96. spin_unlock_irqrestore(&asic->lock, flags);
  97. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  98. int bit = (1 << i);
  99. unsigned int irqnr;
  100. if (!(istat & bit))
  101. continue;
  102. irqnr = asic->irq_base +
  103. (ASIC3_GPIOS_PER_BANK * bank)
  104. + i;
  105. desc = irq_desc + irqnr;
  106. desc->handle_irq(irqnr, desc);
  107. if (asic->irq_bothedge[bank] & bit)
  108. asic3_irq_flip_edge(asic, base,
  109. bit);
  110. }
  111. }
  112. }
  113. /* Handle remaining IRQs in the status register */
  114. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  115. /* They start at bit 4 and go up */
  116. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  117. desc = irq_desc + asic->irq_base + i;
  118. desc->handle_irq(asic->irq_base + i,
  119. desc);
  120. }
  121. }
  122. }
  123. if (iter >= MAX_ASIC_ISR_LOOPS)
  124. dev_err(asic->dev, "interrupt processing overrun\n");
  125. }
  126. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  127. {
  128. int n;
  129. n = (irq - asic->irq_base) >> 4;
  130. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  131. }
  132. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  133. {
  134. return (irq - asic->irq_base) & 0xf;
  135. }
  136. static void asic3_mask_gpio_irq(unsigned int irq)
  137. {
  138. struct asic3 *asic = get_irq_chip_data(irq);
  139. u32 val, bank, index;
  140. unsigned long flags;
  141. bank = asic3_irq_to_bank(asic, irq);
  142. index = asic3_irq_to_index(asic, irq);
  143. spin_lock_irqsave(&asic->lock, flags);
  144. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  145. val |= 1 << index;
  146. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  147. spin_unlock_irqrestore(&asic->lock, flags);
  148. }
  149. static void asic3_mask_irq(unsigned int irq)
  150. {
  151. struct asic3 *asic = get_irq_chip_data(irq);
  152. int regval;
  153. unsigned long flags;
  154. spin_lock_irqsave(&asic->lock, flags);
  155. regval = asic3_read_register(asic,
  156. ASIC3_INTR_BASE +
  157. ASIC3_INTR_INT_MASK);
  158. regval &= ~(ASIC3_INTMASK_MASK0 <<
  159. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  160. asic3_write_register(asic,
  161. ASIC3_INTR_BASE +
  162. ASIC3_INTR_INT_MASK,
  163. regval);
  164. spin_unlock_irqrestore(&asic->lock, flags);
  165. }
  166. static void asic3_unmask_gpio_irq(unsigned int irq)
  167. {
  168. struct asic3 *asic = get_irq_chip_data(irq);
  169. u32 val, bank, index;
  170. unsigned long flags;
  171. bank = asic3_irq_to_bank(asic, irq);
  172. index = asic3_irq_to_index(asic, irq);
  173. spin_lock_irqsave(&asic->lock, flags);
  174. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  175. val &= ~(1 << index);
  176. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  177. spin_unlock_irqrestore(&asic->lock, flags);
  178. }
  179. static void asic3_unmask_irq(unsigned int irq)
  180. {
  181. struct asic3 *asic = get_irq_chip_data(irq);
  182. int regval;
  183. unsigned long flags;
  184. spin_lock_irqsave(&asic->lock, flags);
  185. regval = asic3_read_register(asic,
  186. ASIC3_INTR_BASE +
  187. ASIC3_INTR_INT_MASK);
  188. regval |= (ASIC3_INTMASK_MASK0 <<
  189. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  190. asic3_write_register(asic,
  191. ASIC3_INTR_BASE +
  192. ASIC3_INTR_INT_MASK,
  193. regval);
  194. spin_unlock_irqrestore(&asic->lock, flags);
  195. }
  196. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  197. {
  198. struct asic3 *asic = get_irq_chip_data(irq);
  199. u32 bank, index;
  200. u16 trigger, level, edge, bit;
  201. unsigned long flags;
  202. bank = asic3_irq_to_bank(asic, irq);
  203. index = asic3_irq_to_index(asic, irq);
  204. bit = 1<<index;
  205. spin_lock_irqsave(&asic->lock, flags);
  206. level = asic3_read_register(asic,
  207. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  208. edge = asic3_read_register(asic,
  209. bank + ASIC3_GPIO_EDGE_TRIGGER);
  210. trigger = asic3_read_register(asic,
  211. bank + ASIC3_GPIO_TRIGGER_TYPE);
  212. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  213. if (type == IRQ_TYPE_EDGE_RISING) {
  214. trigger |= bit;
  215. edge |= bit;
  216. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  217. trigger |= bit;
  218. edge &= ~bit;
  219. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  220. trigger |= bit;
  221. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  222. edge &= ~bit;
  223. else
  224. edge |= bit;
  225. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  226. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  227. trigger &= ~bit;
  228. level &= ~bit;
  229. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  230. trigger &= ~bit;
  231. level |= bit;
  232. } else {
  233. /*
  234. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  235. * be careful to not unmask them if mask was also called.
  236. * Probably need internal state for mask.
  237. */
  238. dev_notice(asic->dev, "irq type not changed\n");
  239. }
  240. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  241. level);
  242. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  243. edge);
  244. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  245. trigger);
  246. spin_unlock_irqrestore(&asic->lock, flags);
  247. return 0;
  248. }
  249. static struct irq_chip asic3_gpio_irq_chip = {
  250. .name = "ASIC3-GPIO",
  251. .ack = asic3_mask_gpio_irq,
  252. .mask = asic3_mask_gpio_irq,
  253. .unmask = asic3_unmask_gpio_irq,
  254. .set_type = asic3_gpio_irq_type,
  255. };
  256. static struct irq_chip asic3_irq_chip = {
  257. .name = "ASIC3",
  258. .ack = asic3_mask_irq,
  259. .mask = asic3_mask_irq,
  260. .unmask = asic3_unmask_irq,
  261. };
  262. static int __init asic3_irq_probe(struct platform_device *pdev)
  263. {
  264. struct asic3 *asic = platform_get_drvdata(pdev);
  265. unsigned long clksel = 0;
  266. unsigned int irq, irq_base;
  267. int ret;
  268. ret = platform_get_irq(pdev, 0);
  269. if (ret < 0)
  270. return ret;
  271. asic->irq_nr = ret;
  272. /* turn on clock to IRQ controller */
  273. clksel |= CLOCK_SEL_CX;
  274. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  275. clksel);
  276. irq_base = asic->irq_base;
  277. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  278. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  279. set_irq_chip(irq, &asic3_gpio_irq_chip);
  280. else
  281. set_irq_chip(irq, &asic3_irq_chip);
  282. set_irq_chip_data(irq, asic);
  283. set_irq_handler(irq, handle_level_irq);
  284. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  285. }
  286. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  287. ASIC3_INTMASK_GINTMASK);
  288. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  289. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  290. set_irq_data(asic->irq_nr, asic);
  291. return 0;
  292. }
  293. static void asic3_irq_remove(struct platform_device *pdev)
  294. {
  295. struct asic3 *asic = platform_get_drvdata(pdev);
  296. unsigned int irq, irq_base;
  297. irq_base = asic->irq_base;
  298. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  299. set_irq_flags(irq, 0);
  300. set_irq_handler(irq, NULL);
  301. set_irq_chip(irq, NULL);
  302. set_irq_chip_data(irq, NULL);
  303. }
  304. set_irq_chained_handler(asic->irq_nr, NULL);
  305. }
  306. /* GPIOs */
  307. static int asic3_gpio_direction(struct gpio_chip *chip,
  308. unsigned offset, int out)
  309. {
  310. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  311. unsigned int gpio_base;
  312. unsigned long flags;
  313. struct asic3 *asic;
  314. asic = container_of(chip, struct asic3, gpio);
  315. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  316. if (gpio_base > ASIC3_GPIO_D_BASE) {
  317. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  318. gpio_base, offset);
  319. return -EINVAL;
  320. }
  321. spin_lock_irqsave(&asic->lock, flags);
  322. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  323. /* Input is 0, Output is 1 */
  324. if (out)
  325. out_reg |= mask;
  326. else
  327. out_reg &= ~mask;
  328. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  329. spin_unlock_irqrestore(&asic->lock, flags);
  330. return 0;
  331. }
  332. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  333. unsigned offset)
  334. {
  335. return asic3_gpio_direction(chip, offset, 0);
  336. }
  337. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  338. unsigned offset, int value)
  339. {
  340. return asic3_gpio_direction(chip, offset, 1);
  341. }
  342. static int asic3_gpio_get(struct gpio_chip *chip,
  343. unsigned offset)
  344. {
  345. unsigned int gpio_base;
  346. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  347. struct asic3 *asic;
  348. asic = container_of(chip, struct asic3, gpio);
  349. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  350. if (gpio_base > ASIC3_GPIO_D_BASE) {
  351. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  352. gpio_base, offset);
  353. return -EINVAL;
  354. }
  355. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  356. }
  357. static void asic3_gpio_set(struct gpio_chip *chip,
  358. unsigned offset, int value)
  359. {
  360. u32 mask, out_reg;
  361. unsigned int gpio_base;
  362. unsigned long flags;
  363. struct asic3 *asic;
  364. asic = container_of(chip, struct asic3, gpio);
  365. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  366. if (gpio_base > ASIC3_GPIO_D_BASE) {
  367. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  368. gpio_base, offset);
  369. return;
  370. }
  371. mask = ASIC3_GPIO_TO_MASK(offset);
  372. spin_lock_irqsave(&asic->lock, flags);
  373. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  374. if (value)
  375. out_reg |= mask;
  376. else
  377. out_reg &= ~mask;
  378. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  379. spin_unlock_irqrestore(&asic->lock, flags);
  380. return;
  381. }
  382. static __init int asic3_gpio_probe(struct platform_device *pdev,
  383. u16 *gpio_config, int num)
  384. {
  385. struct asic3 *asic = platform_get_drvdata(pdev);
  386. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  387. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  388. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  389. int i;
  390. memzero(alt_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  391. memzero(out_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  392. memzero(dir_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  393. /* Enable all GPIOs */
  394. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  395. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  396. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  397. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  398. for (i = 0; i < num; i++) {
  399. u8 alt, pin, dir, init, bank_num, bit_num;
  400. u16 config = gpio_config[i];
  401. pin = ASIC3_CONFIG_GPIO_PIN(config);
  402. alt = ASIC3_CONFIG_GPIO_ALT(config);
  403. dir = ASIC3_CONFIG_GPIO_DIR(config);
  404. init = ASIC3_CONFIG_GPIO_INIT(config);
  405. bank_num = ASIC3_GPIO_TO_BANK(pin);
  406. bit_num = ASIC3_GPIO_TO_BIT(pin);
  407. alt_reg[bank_num] |= (alt << bit_num);
  408. out_reg[bank_num] |= (init << bit_num);
  409. dir_reg[bank_num] |= (dir << bit_num);
  410. }
  411. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  412. asic3_write_register(asic,
  413. ASIC3_BANK_TO_BASE(i) +
  414. ASIC3_GPIO_DIRECTION,
  415. dir_reg[i]);
  416. asic3_write_register(asic,
  417. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  418. out_reg[i]);
  419. asic3_write_register(asic,
  420. ASIC3_BANK_TO_BASE(i) +
  421. ASIC3_GPIO_ALT_FUNCTION,
  422. alt_reg[i]);
  423. }
  424. return gpiochip_add(&asic->gpio);
  425. }
  426. static int asic3_gpio_remove(struct platform_device *pdev)
  427. {
  428. struct asic3 *asic = platform_get_drvdata(pdev);
  429. return gpiochip_remove(&asic->gpio);
  430. }
  431. /* Core */
  432. static int __init asic3_probe(struct platform_device *pdev)
  433. {
  434. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  435. struct asic3 *asic;
  436. struct resource *mem;
  437. unsigned long clksel;
  438. int map_size;
  439. int ret = 0;
  440. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  441. if (asic == NULL) {
  442. printk(KERN_ERR "kzalloc failed\n");
  443. return -ENOMEM;
  444. }
  445. spin_lock_init(&asic->lock);
  446. platform_set_drvdata(pdev, asic);
  447. asic->dev = &pdev->dev;
  448. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  449. if (!mem) {
  450. ret = -ENOMEM;
  451. dev_err(asic->dev, "no MEM resource\n");
  452. goto out_free;
  453. }
  454. map_size = mem->end - mem->start + 1;
  455. asic->mapping = ioremap(mem->start, map_size);
  456. if (!asic->mapping) {
  457. ret = -ENOMEM;
  458. dev_err(asic->dev, "Couldn't ioremap\n");
  459. goto out_free;
  460. }
  461. asic->irq_base = pdata->irq_base;
  462. /* calculate bus shift from mem resource */
  463. asic->bus_shift = 2 - (map_size >> 12);
  464. clksel = 0;
  465. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  466. ret = asic3_irq_probe(pdev);
  467. if (ret < 0) {
  468. dev_err(asic->dev, "Couldn't probe IRQs\n");
  469. goto out_unmap;
  470. }
  471. asic->gpio.base = pdata->gpio_base;
  472. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  473. asic->gpio.get = asic3_gpio_get;
  474. asic->gpio.set = asic3_gpio_set;
  475. asic->gpio.direction_input = asic3_gpio_direction_input;
  476. asic->gpio.direction_output = asic3_gpio_direction_output;
  477. ret = asic3_gpio_probe(pdev,
  478. pdata->gpio_config,
  479. pdata->gpio_config_num);
  480. if (ret < 0) {
  481. dev_err(asic->dev, "GPIO probe failed\n");
  482. goto out_irq;
  483. }
  484. dev_info(asic->dev, "ASIC3 Core driver\n");
  485. return 0;
  486. out_irq:
  487. asic3_irq_remove(pdev);
  488. out_unmap:
  489. iounmap(asic->mapping);
  490. out_free:
  491. kfree(asic);
  492. return ret;
  493. }
  494. static int asic3_remove(struct platform_device *pdev)
  495. {
  496. int ret;
  497. struct asic3 *asic = platform_get_drvdata(pdev);
  498. ret = asic3_gpio_remove(pdev);
  499. if (ret < 0)
  500. return ret;
  501. asic3_irq_remove(pdev);
  502. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  503. iounmap(asic->mapping);
  504. kfree(asic);
  505. return 0;
  506. }
  507. static void asic3_shutdown(struct platform_device *pdev)
  508. {
  509. }
  510. static struct platform_driver asic3_device_driver = {
  511. .driver = {
  512. .name = "asic3",
  513. },
  514. .remove = __devexit_p(asic3_remove),
  515. .shutdown = asic3_shutdown,
  516. };
  517. static int __init asic3_init(void)
  518. {
  519. int retval = 0;
  520. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  521. return retval;
  522. }
  523. subsys_initcall(asic3_init);