isac.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /* $Id: isac.c,v 1.31.2.3 2004/01/13 14:31:25 keil Exp $
  2. *
  3. * ISAC specific routines
  4. *
  5. * Author Karsten Keil
  6. * Copyright by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. * For changes and modifications please read
  12. * Documentation/isdn/HiSax.cert
  13. *
  14. */
  15. #include "hisax.h"
  16. #include "isac.h"
  17. #include "arcofi.h"
  18. #include "isdnl1.h"
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #define DBUSY_TIMER_VALUE 80
  22. #define ARCOFI_USE 1
  23. static char *ISACVer[] __devinitdata =
  24. {"2086/2186 V1.1", "2085 B1", "2085 B2",
  25. "2085 V2.3"};
  26. void __devinit ISACVersion(struct IsdnCardState *cs, char *s)
  27. {
  28. int val;
  29. val = cs->readisac(cs, ISAC_RBCH);
  30. printk(KERN_INFO "%s ISAC version (%x): %s\n", s, val, ISACVer[(val >> 5) & 3]);
  31. }
  32. static void
  33. ph_command(struct IsdnCardState *cs, unsigned int command)
  34. {
  35. if (cs->debug & L1_DEB_ISAC)
  36. debugl1(cs, "ph_command %x", command);
  37. cs->writeisac(cs, ISAC_CIX0, (command << 2) | 3);
  38. }
  39. static void
  40. isac_new_ph(struct IsdnCardState *cs)
  41. {
  42. switch (cs->dc.isac.ph_state) {
  43. case (ISAC_IND_RS):
  44. case (ISAC_IND_EI):
  45. ph_command(cs, ISAC_CMD_DUI);
  46. l1_msg(cs, HW_RESET | INDICATION, NULL);
  47. break;
  48. case (ISAC_IND_DID):
  49. l1_msg(cs, HW_DEACTIVATE | CONFIRM, NULL);
  50. break;
  51. case (ISAC_IND_DR):
  52. l1_msg(cs, HW_DEACTIVATE | INDICATION, NULL);
  53. break;
  54. case (ISAC_IND_PU):
  55. l1_msg(cs, HW_POWERUP | CONFIRM, NULL);
  56. break;
  57. case (ISAC_IND_RSY):
  58. l1_msg(cs, HW_RSYNC | INDICATION, NULL);
  59. break;
  60. case (ISAC_IND_ARD):
  61. l1_msg(cs, HW_INFO2 | INDICATION, NULL);
  62. break;
  63. case (ISAC_IND_AI8):
  64. l1_msg(cs, HW_INFO4_P8 | INDICATION, NULL);
  65. break;
  66. case (ISAC_IND_AI10):
  67. l1_msg(cs, HW_INFO4_P10 | INDICATION, NULL);
  68. break;
  69. default:
  70. break;
  71. }
  72. }
  73. static void
  74. isac_bh(struct work_struct *work)
  75. {
  76. struct IsdnCardState *cs =
  77. container_of(work, struct IsdnCardState, tqueue);
  78. struct PStack *stptr;
  79. if (!cs)
  80. return;
  81. if (test_and_clear_bit(D_CLEARBUSY, &cs->event)) {
  82. if (cs->debug)
  83. debugl1(cs, "D-Channel Busy cleared");
  84. stptr = cs->stlist;
  85. while (stptr != NULL) {
  86. stptr->l1.l1l2(stptr, PH_PAUSE | CONFIRM, NULL);
  87. stptr = stptr->next;
  88. }
  89. }
  90. if (test_and_clear_bit(D_L1STATECHANGE, &cs->event))
  91. isac_new_ph(cs);
  92. if (test_and_clear_bit(D_RCVBUFREADY, &cs->event))
  93. DChannel_proc_rcv(cs);
  94. if (test_and_clear_bit(D_XMTBUFREADY, &cs->event))
  95. DChannel_proc_xmt(cs);
  96. #if ARCOFI_USE
  97. if (!test_bit(HW_ARCOFI, &cs->HW_Flags))
  98. return;
  99. if (test_and_clear_bit(D_RX_MON1, &cs->event))
  100. arcofi_fsm(cs, ARCOFI_RX_END, NULL);
  101. if (test_and_clear_bit(D_TX_MON1, &cs->event))
  102. arcofi_fsm(cs, ARCOFI_TX_END, NULL);
  103. #endif
  104. }
  105. static void
  106. isac_empty_fifo(struct IsdnCardState *cs, int count)
  107. {
  108. u_char *ptr;
  109. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  110. debugl1(cs, "isac_empty_fifo");
  111. if ((cs->rcvidx + count) >= MAX_DFRAME_LEN_L1) {
  112. if (cs->debug & L1_DEB_WARN)
  113. debugl1(cs, "isac_empty_fifo overrun %d",
  114. cs->rcvidx + count);
  115. cs->writeisac(cs, ISAC_CMDR, 0x80);
  116. cs->rcvidx = 0;
  117. return;
  118. }
  119. ptr = cs->rcvbuf + cs->rcvidx;
  120. cs->rcvidx += count;
  121. cs->readisacfifo(cs, ptr, count);
  122. cs->writeisac(cs, ISAC_CMDR, 0x80);
  123. if (cs->debug & L1_DEB_ISAC_FIFO) {
  124. char *t = cs->dlog;
  125. t += sprintf(t, "isac_empty_fifo cnt %d", count);
  126. QuickHex(t, ptr, count);
  127. debugl1(cs, cs->dlog);
  128. }
  129. }
  130. static void
  131. isac_fill_fifo(struct IsdnCardState *cs)
  132. {
  133. int count, more;
  134. u_char *ptr;
  135. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  136. debugl1(cs, "isac_fill_fifo");
  137. if (!cs->tx_skb)
  138. return;
  139. count = cs->tx_skb->len;
  140. if (count <= 0)
  141. return;
  142. more = 0;
  143. if (count > 32) {
  144. more = !0;
  145. count = 32;
  146. }
  147. ptr = cs->tx_skb->data;
  148. skb_pull(cs->tx_skb, count);
  149. cs->tx_cnt += count;
  150. cs->writeisacfifo(cs, ptr, count);
  151. cs->writeisac(cs, ISAC_CMDR, more ? 0x8 : 0xa);
  152. if (test_and_set_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  153. debugl1(cs, "isac_fill_fifo dbusytimer running");
  154. del_timer(&cs->dbusytimer);
  155. }
  156. init_timer(&cs->dbusytimer);
  157. cs->dbusytimer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000);
  158. add_timer(&cs->dbusytimer);
  159. if (cs->debug & L1_DEB_ISAC_FIFO) {
  160. char *t = cs->dlog;
  161. t += sprintf(t, "isac_fill_fifo cnt %d", count);
  162. QuickHex(t, ptr, count);
  163. debugl1(cs, cs->dlog);
  164. }
  165. }
  166. void
  167. isac_interrupt(struct IsdnCardState *cs, u_char val)
  168. {
  169. u_char exval, v1;
  170. struct sk_buff *skb;
  171. unsigned int count;
  172. if (cs->debug & L1_DEB_ISAC)
  173. debugl1(cs, "ISAC interrupt %x", val);
  174. if (val & 0x80) { /* RME */
  175. exval = cs->readisac(cs, ISAC_RSTA);
  176. if ((exval & 0x70) != 0x20) {
  177. if (exval & 0x40) {
  178. if (cs->debug & L1_DEB_WARN)
  179. debugl1(cs, "ISAC RDO");
  180. #ifdef ERROR_STATISTIC
  181. cs->err_rx++;
  182. #endif
  183. }
  184. if (!(exval & 0x20)) {
  185. if (cs->debug & L1_DEB_WARN)
  186. debugl1(cs, "ISAC CRC error");
  187. #ifdef ERROR_STATISTIC
  188. cs->err_crc++;
  189. #endif
  190. }
  191. cs->writeisac(cs, ISAC_CMDR, 0x80);
  192. } else {
  193. count = cs->readisac(cs, ISAC_RBCL) & 0x1f;
  194. if (count == 0)
  195. count = 32;
  196. isac_empty_fifo(cs, count);
  197. if ((count = cs->rcvidx) > 0) {
  198. cs->rcvidx = 0;
  199. if (!(skb = alloc_skb(count, GFP_ATOMIC)))
  200. printk(KERN_WARNING "HiSax: D receive out of memory\n");
  201. else {
  202. memcpy(skb_put(skb, count), cs->rcvbuf, count);
  203. skb_queue_tail(&cs->rq, skb);
  204. }
  205. }
  206. }
  207. cs->rcvidx = 0;
  208. schedule_event(cs, D_RCVBUFREADY);
  209. }
  210. if (val & 0x40) { /* RPF */
  211. isac_empty_fifo(cs, 32);
  212. }
  213. if (val & 0x20) { /* RSC */
  214. /* never */
  215. if (cs->debug & L1_DEB_WARN)
  216. debugl1(cs, "ISAC RSC interrupt");
  217. }
  218. if (val & 0x10) { /* XPR */
  219. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  220. del_timer(&cs->dbusytimer);
  221. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  222. schedule_event(cs, D_CLEARBUSY);
  223. if (cs->tx_skb) {
  224. if (cs->tx_skb->len) {
  225. isac_fill_fifo(cs);
  226. goto afterXPR;
  227. } else {
  228. dev_kfree_skb_irq(cs->tx_skb);
  229. cs->tx_cnt = 0;
  230. cs->tx_skb = NULL;
  231. }
  232. }
  233. if ((cs->tx_skb = skb_dequeue(&cs->sq))) {
  234. cs->tx_cnt = 0;
  235. isac_fill_fifo(cs);
  236. } else
  237. schedule_event(cs, D_XMTBUFREADY);
  238. }
  239. afterXPR:
  240. if (val & 0x04) { /* CISQ */
  241. exval = cs->readisac(cs, ISAC_CIR0);
  242. if (cs->debug & L1_DEB_ISAC)
  243. debugl1(cs, "ISAC CIR0 %02X", exval );
  244. if (exval & 2) {
  245. cs->dc.isac.ph_state = (exval >> 2) & 0xf;
  246. if (cs->debug & L1_DEB_ISAC)
  247. debugl1(cs, "ph_state change %x", cs->dc.isac.ph_state);
  248. schedule_event(cs, D_L1STATECHANGE);
  249. }
  250. if (exval & 1) {
  251. exval = cs->readisac(cs, ISAC_CIR1);
  252. if (cs->debug & L1_DEB_ISAC)
  253. debugl1(cs, "ISAC CIR1 %02X", exval );
  254. }
  255. }
  256. if (val & 0x02) { /* SIN */
  257. /* never */
  258. if (cs->debug & L1_DEB_WARN)
  259. debugl1(cs, "ISAC SIN interrupt");
  260. }
  261. if (val & 0x01) { /* EXI */
  262. exval = cs->readisac(cs, ISAC_EXIR);
  263. if (cs->debug & L1_DEB_WARN)
  264. debugl1(cs, "ISAC EXIR %02x", exval);
  265. if (exval & 0x80) { /* XMR */
  266. debugl1(cs, "ISAC XMR");
  267. printk(KERN_WARNING "HiSax: ISAC XMR\n");
  268. }
  269. if (exval & 0x40) { /* XDU */
  270. debugl1(cs, "ISAC XDU");
  271. printk(KERN_WARNING "HiSax: ISAC XDU\n");
  272. #ifdef ERROR_STATISTIC
  273. cs->err_tx++;
  274. #endif
  275. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  276. del_timer(&cs->dbusytimer);
  277. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  278. schedule_event(cs, D_CLEARBUSY);
  279. if (cs->tx_skb) { /* Restart frame */
  280. skb_push(cs->tx_skb, cs->tx_cnt);
  281. cs->tx_cnt = 0;
  282. isac_fill_fifo(cs);
  283. } else {
  284. printk(KERN_WARNING "HiSax: ISAC XDU no skb\n");
  285. debugl1(cs, "ISAC XDU no skb");
  286. }
  287. }
  288. if (exval & 0x04) { /* MOS */
  289. v1 = cs->readisac(cs, ISAC_MOSR);
  290. if (cs->debug & L1_DEB_MONITOR)
  291. debugl1(cs, "ISAC MOSR %02x", v1);
  292. #if ARCOFI_USE
  293. if (v1 & 0x08) {
  294. if (!cs->dc.isac.mon_rx) {
  295. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  296. if (cs->debug & L1_DEB_WARN)
  297. debugl1(cs, "ISAC MON RX out of memory!");
  298. cs->dc.isac.mocr &= 0xf0;
  299. cs->dc.isac.mocr |= 0x0a;
  300. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  301. goto afterMONR0;
  302. } else
  303. cs->dc.isac.mon_rxp = 0;
  304. }
  305. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  306. cs->dc.isac.mocr &= 0xf0;
  307. cs->dc.isac.mocr |= 0x0a;
  308. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  309. cs->dc.isac.mon_rxp = 0;
  310. if (cs->debug & L1_DEB_WARN)
  311. debugl1(cs, "ISAC MON RX overflow!");
  312. goto afterMONR0;
  313. }
  314. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR0);
  315. if (cs->debug & L1_DEB_MONITOR)
  316. debugl1(cs, "ISAC MOR0 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  317. if (cs->dc.isac.mon_rxp == 1) {
  318. cs->dc.isac.mocr |= 0x04;
  319. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  320. }
  321. }
  322. afterMONR0:
  323. if (v1 & 0x80) {
  324. if (!cs->dc.isac.mon_rx) {
  325. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  326. if (cs->debug & L1_DEB_WARN)
  327. debugl1(cs, "ISAC MON RX out of memory!");
  328. cs->dc.isac.mocr &= 0x0f;
  329. cs->dc.isac.mocr |= 0xa0;
  330. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  331. goto afterMONR1;
  332. } else
  333. cs->dc.isac.mon_rxp = 0;
  334. }
  335. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  336. cs->dc.isac.mocr &= 0x0f;
  337. cs->dc.isac.mocr |= 0xa0;
  338. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  339. cs->dc.isac.mon_rxp = 0;
  340. if (cs->debug & L1_DEB_WARN)
  341. debugl1(cs, "ISAC MON RX overflow!");
  342. goto afterMONR1;
  343. }
  344. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR1);
  345. if (cs->debug & L1_DEB_MONITOR)
  346. debugl1(cs, "ISAC MOR1 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  347. cs->dc.isac.mocr |= 0x40;
  348. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  349. }
  350. afterMONR1:
  351. if (v1 & 0x04) {
  352. cs->dc.isac.mocr &= 0xf0;
  353. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  354. cs->dc.isac.mocr |= 0x0a;
  355. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  356. schedule_event(cs, D_RX_MON0);
  357. }
  358. if (v1 & 0x40) {
  359. cs->dc.isac.mocr &= 0x0f;
  360. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  361. cs->dc.isac.mocr |= 0xa0;
  362. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  363. schedule_event(cs, D_RX_MON1);
  364. }
  365. if (v1 & 0x02) {
  366. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  367. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  368. !(v1 & 0x08))) {
  369. cs->dc.isac.mocr &= 0xf0;
  370. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  371. cs->dc.isac.mocr |= 0x0a;
  372. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  373. if (cs->dc.isac.mon_txc &&
  374. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  375. schedule_event(cs, D_TX_MON0);
  376. goto AfterMOX0;
  377. }
  378. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  379. schedule_event(cs, D_TX_MON0);
  380. goto AfterMOX0;
  381. }
  382. cs->writeisac(cs, ISAC_MOX0,
  383. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  384. if (cs->debug & L1_DEB_MONITOR)
  385. debugl1(cs, "ISAC %02x -> MOX0", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  386. }
  387. AfterMOX0:
  388. if (v1 & 0x20) {
  389. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  390. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  391. !(v1 & 0x80))) {
  392. cs->dc.isac.mocr &= 0x0f;
  393. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  394. cs->dc.isac.mocr |= 0xa0;
  395. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  396. if (cs->dc.isac.mon_txc &&
  397. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  398. schedule_event(cs, D_TX_MON1);
  399. goto AfterMOX1;
  400. }
  401. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  402. schedule_event(cs, D_TX_MON1);
  403. goto AfterMOX1;
  404. }
  405. cs->writeisac(cs, ISAC_MOX1,
  406. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  407. if (cs->debug & L1_DEB_MONITOR)
  408. debugl1(cs, "ISAC %02x -> MOX1", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  409. }
  410. AfterMOX1:;
  411. #endif
  412. }
  413. }
  414. }
  415. static void
  416. ISAC_l1hw(struct PStack *st, int pr, void *arg)
  417. {
  418. struct IsdnCardState *cs = (struct IsdnCardState *) st->l1.hardware;
  419. struct sk_buff *skb = arg;
  420. u_long flags;
  421. int val;
  422. switch (pr) {
  423. case (PH_DATA |REQUEST):
  424. if (cs->debug & DEB_DLOG_HEX)
  425. LogFrame(cs, skb->data, skb->len);
  426. if (cs->debug & DEB_DLOG_VERBOSE)
  427. dlogframe(cs, skb, 0);
  428. spin_lock_irqsave(&cs->lock, flags);
  429. if (cs->tx_skb) {
  430. skb_queue_tail(&cs->sq, skb);
  431. #ifdef L2FRAME_DEBUG /* psa */
  432. if (cs->debug & L1_DEB_LAPD)
  433. Logl2Frame(cs, skb, "PH_DATA Queued", 0);
  434. #endif
  435. } else {
  436. cs->tx_skb = skb;
  437. cs->tx_cnt = 0;
  438. #ifdef L2FRAME_DEBUG /* psa */
  439. if (cs->debug & L1_DEB_LAPD)
  440. Logl2Frame(cs, skb, "PH_DATA", 0);
  441. #endif
  442. isac_fill_fifo(cs);
  443. }
  444. spin_unlock_irqrestore(&cs->lock, flags);
  445. break;
  446. case (PH_PULL |INDICATION):
  447. spin_lock_irqsave(&cs->lock, flags);
  448. if (cs->tx_skb) {
  449. if (cs->debug & L1_DEB_WARN)
  450. debugl1(cs, " l2l1 tx_skb exist this shouldn't happen");
  451. skb_queue_tail(&cs->sq, skb);
  452. } else {
  453. if (cs->debug & DEB_DLOG_HEX)
  454. LogFrame(cs, skb->data, skb->len);
  455. if (cs->debug & DEB_DLOG_VERBOSE)
  456. dlogframe(cs, skb, 0);
  457. cs->tx_skb = skb;
  458. cs->tx_cnt = 0;
  459. #ifdef L2FRAME_DEBUG /* psa */
  460. if (cs->debug & L1_DEB_LAPD)
  461. Logl2Frame(cs, skb, "PH_DATA_PULLED", 0);
  462. #endif
  463. isac_fill_fifo(cs);
  464. }
  465. spin_unlock_irqrestore(&cs->lock, flags);
  466. break;
  467. case (PH_PULL | REQUEST):
  468. #ifdef L2FRAME_DEBUG /* psa */
  469. if (cs->debug & L1_DEB_LAPD)
  470. debugl1(cs, "-> PH_REQUEST_PULL");
  471. #endif
  472. if (!cs->tx_skb) {
  473. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  474. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  475. } else
  476. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  477. break;
  478. case (HW_RESET | REQUEST):
  479. spin_lock_irqsave(&cs->lock, flags);
  480. if ((cs->dc.isac.ph_state == ISAC_IND_EI) ||
  481. (cs->dc.isac.ph_state == ISAC_IND_DR) ||
  482. (cs->dc.isac.ph_state == ISAC_IND_RS))
  483. ph_command(cs, ISAC_CMD_TIM);
  484. else
  485. ph_command(cs, ISAC_CMD_RS);
  486. spin_unlock_irqrestore(&cs->lock, flags);
  487. break;
  488. case (HW_ENABLE | REQUEST):
  489. spin_lock_irqsave(&cs->lock, flags);
  490. ph_command(cs, ISAC_CMD_TIM);
  491. spin_unlock_irqrestore(&cs->lock, flags);
  492. break;
  493. case (HW_INFO3 | REQUEST):
  494. spin_lock_irqsave(&cs->lock, flags);
  495. ph_command(cs, ISAC_CMD_AR8);
  496. spin_unlock_irqrestore(&cs->lock, flags);
  497. break;
  498. case (HW_TESTLOOP | REQUEST):
  499. spin_lock_irqsave(&cs->lock, flags);
  500. val = 0;
  501. if (1 & (long) arg)
  502. val |= 0x0c;
  503. if (2 & (long) arg)
  504. val |= 0x3;
  505. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  506. /* IOM 1 Mode */
  507. if (!val) {
  508. cs->writeisac(cs, ISAC_SPCR, 0xa);
  509. cs->writeisac(cs, ISAC_ADF1, 0x2);
  510. } else {
  511. cs->writeisac(cs, ISAC_SPCR, val);
  512. cs->writeisac(cs, ISAC_ADF1, 0xa);
  513. }
  514. } else {
  515. /* IOM 2 Mode */
  516. cs->writeisac(cs, ISAC_SPCR, val);
  517. if (val)
  518. cs->writeisac(cs, ISAC_ADF1, 0x8);
  519. else
  520. cs->writeisac(cs, ISAC_ADF1, 0x0);
  521. }
  522. spin_unlock_irqrestore(&cs->lock, flags);
  523. break;
  524. case (HW_DEACTIVATE | RESPONSE):
  525. skb_queue_purge(&cs->rq);
  526. skb_queue_purge(&cs->sq);
  527. if (cs->tx_skb) {
  528. dev_kfree_skb_any(cs->tx_skb);
  529. cs->tx_skb = NULL;
  530. }
  531. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  532. del_timer(&cs->dbusytimer);
  533. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  534. schedule_event(cs, D_CLEARBUSY);
  535. break;
  536. default:
  537. if (cs->debug & L1_DEB_WARN)
  538. debugl1(cs, "isac_l1hw unknown %04x", pr);
  539. break;
  540. }
  541. }
  542. static void
  543. setstack_isac(struct PStack *st, struct IsdnCardState *cs)
  544. {
  545. st->l1.l1hw = ISAC_l1hw;
  546. }
  547. static void
  548. DC_Close_isac(struct IsdnCardState *cs)
  549. {
  550. kfree(cs->dc.isac.mon_rx);
  551. cs->dc.isac.mon_rx = NULL;
  552. kfree(cs->dc.isac.mon_tx);
  553. cs->dc.isac.mon_tx = NULL;
  554. }
  555. static void
  556. dbusy_timer_handler(struct IsdnCardState *cs)
  557. {
  558. struct PStack *stptr;
  559. int rbch, star;
  560. if (test_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  561. rbch = cs->readisac(cs, ISAC_RBCH);
  562. star = cs->readisac(cs, ISAC_STAR);
  563. if (cs->debug)
  564. debugl1(cs, "D-Channel Busy RBCH %02x STAR %02x",
  565. rbch, star);
  566. if (rbch & ISAC_RBCH_XAC) { /* D-Channel Busy */
  567. test_and_set_bit(FLG_L1_DBUSY, &cs->HW_Flags);
  568. stptr = cs->stlist;
  569. while (stptr != NULL) {
  570. stptr->l1.l1l2(stptr, PH_PAUSE | INDICATION, NULL);
  571. stptr = stptr->next;
  572. }
  573. } else {
  574. /* discard frame; reset transceiver */
  575. test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags);
  576. if (cs->tx_skb) {
  577. dev_kfree_skb_any(cs->tx_skb);
  578. cs->tx_cnt = 0;
  579. cs->tx_skb = NULL;
  580. } else {
  581. printk(KERN_WARNING "HiSax: ISAC D-Channel Busy no skb\n");
  582. debugl1(cs, "D-Channel Busy no skb");
  583. }
  584. cs->writeisac(cs, ISAC_CMDR, 0x01); /* Transmitter reset */
  585. cs->irq_func(cs->irq, cs);
  586. }
  587. }
  588. }
  589. void initisac(struct IsdnCardState *cs)
  590. {
  591. cs->setstack_d = setstack_isac;
  592. cs->DC_Close = DC_Close_isac;
  593. cs->dc.isac.mon_tx = NULL;
  594. cs->dc.isac.mon_rx = NULL;
  595. cs->writeisac(cs, ISAC_MASK, 0xff);
  596. cs->dc.isac.mocr = 0xaa;
  597. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  598. /* IOM 1 Mode */
  599. cs->writeisac(cs, ISAC_ADF2, 0x0);
  600. cs->writeisac(cs, ISAC_SPCR, 0xa);
  601. cs->writeisac(cs, ISAC_ADF1, 0x2);
  602. cs->writeisac(cs, ISAC_STCR, 0x70);
  603. cs->writeisac(cs, ISAC_MODE, 0xc9);
  604. } else {
  605. /* IOM 2 Mode */
  606. if (!cs->dc.isac.adf2)
  607. cs->dc.isac.adf2 = 0x80;
  608. cs->writeisac(cs, ISAC_ADF2, cs->dc.isac.adf2);
  609. cs->writeisac(cs, ISAC_SQXR, 0x2f);
  610. cs->writeisac(cs, ISAC_SPCR, 0x00);
  611. cs->writeisac(cs, ISAC_STCR, 0x70);
  612. cs->writeisac(cs, ISAC_MODE, 0xc9);
  613. cs->writeisac(cs, ISAC_TIMR, 0x00);
  614. cs->writeisac(cs, ISAC_ADF1, 0x00);
  615. }
  616. ph_command(cs, ISAC_CMD_RS);
  617. cs->writeisac(cs, ISAC_MASK, 0x0);
  618. }
  619. void clear_pending_isac_ints(struct IsdnCardState *cs)
  620. {
  621. int val, eval;
  622. val = cs->readisac(cs, ISAC_STAR);
  623. debugl1(cs, "ISAC STAR %x", val);
  624. val = cs->readisac(cs, ISAC_MODE);
  625. debugl1(cs, "ISAC MODE %x", val);
  626. val = cs->readisac(cs, ISAC_ADF2);
  627. debugl1(cs, "ISAC ADF2 %x", val);
  628. val = cs->readisac(cs, ISAC_ISTA);
  629. debugl1(cs, "ISAC ISTA %x", val);
  630. if (val & 0x01) {
  631. eval = cs->readisac(cs, ISAC_EXIR);
  632. debugl1(cs, "ISAC EXIR %x", eval);
  633. }
  634. val = cs->readisac(cs, ISAC_CIR0);
  635. debugl1(cs, "ISAC CIR0 %x", val);
  636. cs->dc.isac.ph_state = (val >> 2) & 0xf;
  637. schedule_event(cs, D_L1STATECHANGE);
  638. /* Disable all IRQ */
  639. cs->writeisac(cs, ISAC_MASK, 0xFF);
  640. }
  641. void __devinit
  642. setup_isac(struct IsdnCardState *cs)
  643. {
  644. INIT_WORK(&cs->tqueue, isac_bh);
  645. cs->dbusytimer.function = (void *) dbusy_timer_handler;
  646. cs->dbusytimer.data = (long) cs;
  647. init_timer(&cs->dbusytimer);
  648. }