mthca_cq.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems, Inc. All rights reserved.
  5. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #include <linux/hardirq.h>
  37. #include <linux/sched.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_pack.h>
  40. #include "mthca_dev.h"
  41. #include "mthca_cmd.h"
  42. #include "mthca_memfree.h"
  43. enum {
  44. MTHCA_MAX_DIRECT_CQ_SIZE = 4 * PAGE_SIZE
  45. };
  46. enum {
  47. MTHCA_CQ_ENTRY_SIZE = 0x20
  48. };
  49. enum {
  50. MTHCA_ATOMIC_BYTE_LEN = 8
  51. };
  52. /*
  53. * Must be packed because start is 64 bits but only aligned to 32 bits.
  54. */
  55. struct mthca_cq_context {
  56. __be32 flags;
  57. __be64 start;
  58. __be32 logsize_usrpage;
  59. __be32 error_eqn; /* Tavor only */
  60. __be32 comp_eqn;
  61. __be32 pd;
  62. __be32 lkey;
  63. __be32 last_notified_index;
  64. __be32 solicit_producer_index;
  65. __be32 consumer_index;
  66. __be32 producer_index;
  67. __be32 cqn;
  68. __be32 ci_db; /* Arbel only */
  69. __be32 state_db; /* Arbel only */
  70. u32 reserved;
  71. } __attribute__((packed));
  72. #define MTHCA_CQ_STATUS_OK ( 0 << 28)
  73. #define MTHCA_CQ_STATUS_OVERFLOW ( 9 << 28)
  74. #define MTHCA_CQ_STATUS_WRITE_FAIL (10 << 28)
  75. #define MTHCA_CQ_FLAG_TR ( 1 << 18)
  76. #define MTHCA_CQ_FLAG_OI ( 1 << 17)
  77. #define MTHCA_CQ_STATE_DISARMED ( 0 << 8)
  78. #define MTHCA_CQ_STATE_ARMED ( 1 << 8)
  79. #define MTHCA_CQ_STATE_ARMED_SOL ( 4 << 8)
  80. #define MTHCA_EQ_STATE_FIRED (10 << 8)
  81. enum {
  82. MTHCA_ERROR_CQE_OPCODE_MASK = 0xfe
  83. };
  84. enum {
  85. SYNDROME_LOCAL_LENGTH_ERR = 0x01,
  86. SYNDROME_LOCAL_QP_OP_ERR = 0x02,
  87. SYNDROME_LOCAL_EEC_OP_ERR = 0x03,
  88. SYNDROME_LOCAL_PROT_ERR = 0x04,
  89. SYNDROME_WR_FLUSH_ERR = 0x05,
  90. SYNDROME_MW_BIND_ERR = 0x06,
  91. SYNDROME_BAD_RESP_ERR = 0x10,
  92. SYNDROME_LOCAL_ACCESS_ERR = 0x11,
  93. SYNDROME_REMOTE_INVAL_REQ_ERR = 0x12,
  94. SYNDROME_REMOTE_ACCESS_ERR = 0x13,
  95. SYNDROME_REMOTE_OP_ERR = 0x14,
  96. SYNDROME_RETRY_EXC_ERR = 0x15,
  97. SYNDROME_RNR_RETRY_EXC_ERR = 0x16,
  98. SYNDROME_LOCAL_RDD_VIOL_ERR = 0x20,
  99. SYNDROME_REMOTE_INVAL_RD_REQ_ERR = 0x21,
  100. SYNDROME_REMOTE_ABORTED_ERR = 0x22,
  101. SYNDROME_INVAL_EECN_ERR = 0x23,
  102. SYNDROME_INVAL_EEC_STATE_ERR = 0x24
  103. };
  104. struct mthca_cqe {
  105. __be32 my_qpn;
  106. __be32 my_ee;
  107. __be32 rqpn;
  108. u8 sl_ipok;
  109. u8 g_mlpath;
  110. __be16 rlid;
  111. __be32 imm_etype_pkey_eec;
  112. __be32 byte_cnt;
  113. __be32 wqe;
  114. u8 opcode;
  115. u8 is_send;
  116. u8 reserved;
  117. u8 owner;
  118. };
  119. struct mthca_err_cqe {
  120. __be32 my_qpn;
  121. u32 reserved1[3];
  122. u8 syndrome;
  123. u8 vendor_err;
  124. __be16 db_cnt;
  125. u32 reserved2;
  126. __be32 wqe;
  127. u8 opcode;
  128. u8 reserved3[2];
  129. u8 owner;
  130. };
  131. #define MTHCA_CQ_ENTRY_OWNER_SW (0 << 7)
  132. #define MTHCA_CQ_ENTRY_OWNER_HW (1 << 7)
  133. #define MTHCA_TAVOR_CQ_DB_INC_CI (1 << 24)
  134. #define MTHCA_TAVOR_CQ_DB_REQ_NOT (2 << 24)
  135. #define MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL (3 << 24)
  136. #define MTHCA_TAVOR_CQ_DB_SET_CI (4 << 24)
  137. #define MTHCA_TAVOR_CQ_DB_REQ_NOT_MULT (5 << 24)
  138. #define MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL (1 << 24)
  139. #define MTHCA_ARBEL_CQ_DB_REQ_NOT (2 << 24)
  140. #define MTHCA_ARBEL_CQ_DB_REQ_NOT_MULT (3 << 24)
  141. static inline struct mthca_cqe *get_cqe_from_buf(struct mthca_cq_buf *buf,
  142. int entry)
  143. {
  144. if (buf->is_direct)
  145. return buf->queue.direct.buf + (entry * MTHCA_CQ_ENTRY_SIZE);
  146. else
  147. return buf->queue.page_list[entry * MTHCA_CQ_ENTRY_SIZE / PAGE_SIZE].buf
  148. + (entry * MTHCA_CQ_ENTRY_SIZE) % PAGE_SIZE;
  149. }
  150. static inline struct mthca_cqe *get_cqe(struct mthca_cq *cq, int entry)
  151. {
  152. return get_cqe_from_buf(&cq->buf, entry);
  153. }
  154. static inline struct mthca_cqe *cqe_sw(struct mthca_cqe *cqe)
  155. {
  156. return MTHCA_CQ_ENTRY_OWNER_HW & cqe->owner ? NULL : cqe;
  157. }
  158. static inline struct mthca_cqe *next_cqe_sw(struct mthca_cq *cq)
  159. {
  160. return cqe_sw(get_cqe(cq, cq->cons_index & cq->ibcq.cqe));
  161. }
  162. static inline void set_cqe_hw(struct mthca_cqe *cqe)
  163. {
  164. cqe->owner = MTHCA_CQ_ENTRY_OWNER_HW;
  165. }
  166. static void dump_cqe(struct mthca_dev *dev, void *cqe_ptr)
  167. {
  168. __be32 *cqe = cqe_ptr;
  169. (void) cqe; /* avoid warning if mthca_dbg compiled away... */
  170. mthca_dbg(dev, "CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
  171. be32_to_cpu(cqe[0]), be32_to_cpu(cqe[1]), be32_to_cpu(cqe[2]),
  172. be32_to_cpu(cqe[3]), be32_to_cpu(cqe[4]), be32_to_cpu(cqe[5]),
  173. be32_to_cpu(cqe[6]), be32_to_cpu(cqe[7]));
  174. }
  175. /*
  176. * incr is ignored in native Arbel (mem-free) mode, so cq->cons_index
  177. * should be correct before calling update_cons_index().
  178. */
  179. static inline void update_cons_index(struct mthca_dev *dev, struct mthca_cq *cq,
  180. int incr)
  181. {
  182. if (mthca_is_memfree(dev)) {
  183. *cq->set_ci_db = cpu_to_be32(cq->cons_index);
  184. wmb();
  185. } else {
  186. mthca_write64(MTHCA_TAVOR_CQ_DB_INC_CI | cq->cqn, incr - 1,
  187. dev->kar + MTHCA_CQ_DOORBELL,
  188. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  189. /*
  190. * Make sure doorbells don't leak out of CQ spinlock
  191. * and reach the HCA out of order:
  192. */
  193. mmiowb();
  194. }
  195. }
  196. void mthca_cq_completion(struct mthca_dev *dev, u32 cqn)
  197. {
  198. struct mthca_cq *cq;
  199. cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
  200. if (!cq) {
  201. mthca_warn(dev, "Completion event for bogus CQ %08x\n", cqn);
  202. return;
  203. }
  204. ++cq->arm_sn;
  205. cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
  206. }
  207. void mthca_cq_event(struct mthca_dev *dev, u32 cqn,
  208. enum ib_event_type event_type)
  209. {
  210. struct mthca_cq *cq;
  211. struct ib_event event;
  212. spin_lock(&dev->cq_table.lock);
  213. cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
  214. if (cq)
  215. ++cq->refcount;
  216. spin_unlock(&dev->cq_table.lock);
  217. if (!cq) {
  218. mthca_warn(dev, "Async event for bogus CQ %08x\n", cqn);
  219. return;
  220. }
  221. event.device = &dev->ib_dev;
  222. event.event = event_type;
  223. event.element.cq = &cq->ibcq;
  224. if (cq->ibcq.event_handler)
  225. cq->ibcq.event_handler(&event, cq->ibcq.cq_context);
  226. spin_lock(&dev->cq_table.lock);
  227. if (!--cq->refcount)
  228. wake_up(&cq->wait);
  229. spin_unlock(&dev->cq_table.lock);
  230. }
  231. static inline int is_recv_cqe(struct mthca_cqe *cqe)
  232. {
  233. if ((cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
  234. MTHCA_ERROR_CQE_OPCODE_MASK)
  235. return !(cqe->opcode & 0x01);
  236. else
  237. return !(cqe->is_send & 0x80);
  238. }
  239. void mthca_cq_clean(struct mthca_dev *dev, struct mthca_cq *cq, u32 qpn,
  240. struct mthca_srq *srq)
  241. {
  242. struct mthca_cqe *cqe;
  243. u32 prod_index;
  244. int i, nfreed = 0;
  245. spin_lock_irq(&cq->lock);
  246. /*
  247. * First we need to find the current producer index, so we
  248. * know where to start cleaning from. It doesn't matter if HW
  249. * adds new entries after this loop -- the QP we're worried
  250. * about is already in RESET, so the new entries won't come
  251. * from our QP and therefore don't need to be checked.
  252. */
  253. for (prod_index = cq->cons_index;
  254. cqe_sw(get_cqe(cq, prod_index & cq->ibcq.cqe));
  255. ++prod_index)
  256. if (prod_index == cq->cons_index + cq->ibcq.cqe)
  257. break;
  258. if (0)
  259. mthca_dbg(dev, "Cleaning QPN %06x from CQN %06x; ci %d, pi %d\n",
  260. qpn, cq->cqn, cq->cons_index, prod_index);
  261. /*
  262. * Now sweep backwards through the CQ, removing CQ entries
  263. * that match our QP by copying older entries on top of them.
  264. */
  265. while ((int) --prod_index - (int) cq->cons_index >= 0) {
  266. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  267. if (cqe->my_qpn == cpu_to_be32(qpn)) {
  268. if (srq && is_recv_cqe(cqe))
  269. mthca_free_srq_wqe(srq, be32_to_cpu(cqe->wqe));
  270. ++nfreed;
  271. } else if (nfreed)
  272. memcpy(get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe),
  273. cqe, MTHCA_CQ_ENTRY_SIZE);
  274. }
  275. if (nfreed) {
  276. for (i = 0; i < nfreed; ++i)
  277. set_cqe_hw(get_cqe(cq, (cq->cons_index + i) & cq->ibcq.cqe));
  278. wmb();
  279. cq->cons_index += nfreed;
  280. update_cons_index(dev, cq, nfreed);
  281. }
  282. spin_unlock_irq(&cq->lock);
  283. }
  284. void mthca_cq_resize_copy_cqes(struct mthca_cq *cq)
  285. {
  286. int i;
  287. /*
  288. * In Tavor mode, the hardware keeps the consumer and producer
  289. * indices mod the CQ size. Since we might be making the CQ
  290. * bigger, we need to deal with the case where the producer
  291. * index wrapped around before the CQ was resized.
  292. */
  293. if (!mthca_is_memfree(to_mdev(cq->ibcq.device)) &&
  294. cq->ibcq.cqe < cq->resize_buf->cqe) {
  295. cq->cons_index &= cq->ibcq.cqe;
  296. if (cqe_sw(get_cqe(cq, cq->ibcq.cqe)))
  297. cq->cons_index -= cq->ibcq.cqe + 1;
  298. }
  299. for (i = cq->cons_index; cqe_sw(get_cqe(cq, i & cq->ibcq.cqe)); ++i)
  300. memcpy(get_cqe_from_buf(&cq->resize_buf->buf,
  301. i & cq->resize_buf->cqe),
  302. get_cqe(cq, i & cq->ibcq.cqe), MTHCA_CQ_ENTRY_SIZE);
  303. }
  304. int mthca_alloc_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int nent)
  305. {
  306. int ret;
  307. int i;
  308. ret = mthca_buf_alloc(dev, nent * MTHCA_CQ_ENTRY_SIZE,
  309. MTHCA_MAX_DIRECT_CQ_SIZE,
  310. &buf->queue, &buf->is_direct,
  311. &dev->driver_pd, 1, &buf->mr);
  312. if (ret)
  313. return ret;
  314. for (i = 0; i < nent; ++i)
  315. set_cqe_hw(get_cqe_from_buf(buf, i));
  316. return 0;
  317. }
  318. void mthca_free_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int cqe)
  319. {
  320. mthca_buf_free(dev, (cqe + 1) * MTHCA_CQ_ENTRY_SIZE, &buf->queue,
  321. buf->is_direct, &buf->mr);
  322. }
  323. static void handle_error_cqe(struct mthca_dev *dev, struct mthca_cq *cq,
  324. struct mthca_qp *qp, int wqe_index, int is_send,
  325. struct mthca_err_cqe *cqe,
  326. struct ib_wc *entry, int *free_cqe)
  327. {
  328. int dbd;
  329. __be32 new_wqe;
  330. if (cqe->syndrome == SYNDROME_LOCAL_QP_OP_ERR) {
  331. mthca_dbg(dev, "local QP operation err "
  332. "(QPN %06x, WQE @ %08x, CQN %06x, index %d)\n",
  333. be32_to_cpu(cqe->my_qpn), be32_to_cpu(cqe->wqe),
  334. cq->cqn, cq->cons_index);
  335. dump_cqe(dev, cqe);
  336. }
  337. /*
  338. * For completions in error, only work request ID, status, vendor error
  339. * (and freed resource count for RD) have to be set.
  340. */
  341. switch (cqe->syndrome) {
  342. case SYNDROME_LOCAL_LENGTH_ERR:
  343. entry->status = IB_WC_LOC_LEN_ERR;
  344. break;
  345. case SYNDROME_LOCAL_QP_OP_ERR:
  346. entry->status = IB_WC_LOC_QP_OP_ERR;
  347. break;
  348. case SYNDROME_LOCAL_EEC_OP_ERR:
  349. entry->status = IB_WC_LOC_EEC_OP_ERR;
  350. break;
  351. case SYNDROME_LOCAL_PROT_ERR:
  352. entry->status = IB_WC_LOC_PROT_ERR;
  353. break;
  354. case SYNDROME_WR_FLUSH_ERR:
  355. entry->status = IB_WC_WR_FLUSH_ERR;
  356. break;
  357. case SYNDROME_MW_BIND_ERR:
  358. entry->status = IB_WC_MW_BIND_ERR;
  359. break;
  360. case SYNDROME_BAD_RESP_ERR:
  361. entry->status = IB_WC_BAD_RESP_ERR;
  362. break;
  363. case SYNDROME_LOCAL_ACCESS_ERR:
  364. entry->status = IB_WC_LOC_ACCESS_ERR;
  365. break;
  366. case SYNDROME_REMOTE_INVAL_REQ_ERR:
  367. entry->status = IB_WC_REM_INV_REQ_ERR;
  368. break;
  369. case SYNDROME_REMOTE_ACCESS_ERR:
  370. entry->status = IB_WC_REM_ACCESS_ERR;
  371. break;
  372. case SYNDROME_REMOTE_OP_ERR:
  373. entry->status = IB_WC_REM_OP_ERR;
  374. break;
  375. case SYNDROME_RETRY_EXC_ERR:
  376. entry->status = IB_WC_RETRY_EXC_ERR;
  377. break;
  378. case SYNDROME_RNR_RETRY_EXC_ERR:
  379. entry->status = IB_WC_RNR_RETRY_EXC_ERR;
  380. break;
  381. case SYNDROME_LOCAL_RDD_VIOL_ERR:
  382. entry->status = IB_WC_LOC_RDD_VIOL_ERR;
  383. break;
  384. case SYNDROME_REMOTE_INVAL_RD_REQ_ERR:
  385. entry->status = IB_WC_REM_INV_RD_REQ_ERR;
  386. break;
  387. case SYNDROME_REMOTE_ABORTED_ERR:
  388. entry->status = IB_WC_REM_ABORT_ERR;
  389. break;
  390. case SYNDROME_INVAL_EECN_ERR:
  391. entry->status = IB_WC_INV_EECN_ERR;
  392. break;
  393. case SYNDROME_INVAL_EEC_STATE_ERR:
  394. entry->status = IB_WC_INV_EEC_STATE_ERR;
  395. break;
  396. default:
  397. entry->status = IB_WC_GENERAL_ERR;
  398. break;
  399. }
  400. entry->vendor_err = cqe->vendor_err;
  401. /*
  402. * Mem-free HCAs always generate one CQE per WQE, even in the
  403. * error case, so we don't have to check the doorbell count, etc.
  404. */
  405. if (mthca_is_memfree(dev))
  406. return;
  407. mthca_free_err_wqe(dev, qp, is_send, wqe_index, &dbd, &new_wqe);
  408. /*
  409. * If we're at the end of the WQE chain, or we've used up our
  410. * doorbell count, free the CQE. Otherwise just update it for
  411. * the next poll operation.
  412. */
  413. if (!(new_wqe & cpu_to_be32(0x3f)) || (!cqe->db_cnt && dbd))
  414. return;
  415. be16_add_cpu(&cqe->db_cnt, -dbd);
  416. cqe->wqe = new_wqe;
  417. cqe->syndrome = SYNDROME_WR_FLUSH_ERR;
  418. *free_cqe = 0;
  419. }
  420. static inline int mthca_poll_one(struct mthca_dev *dev,
  421. struct mthca_cq *cq,
  422. struct mthca_qp **cur_qp,
  423. int *freed,
  424. struct ib_wc *entry)
  425. {
  426. struct mthca_wq *wq;
  427. struct mthca_cqe *cqe;
  428. int wqe_index;
  429. int is_error;
  430. int is_send;
  431. int free_cqe = 1;
  432. int err = 0;
  433. u16 checksum;
  434. cqe = next_cqe_sw(cq);
  435. if (!cqe)
  436. return -EAGAIN;
  437. /*
  438. * Make sure we read CQ entry contents after we've checked the
  439. * ownership bit.
  440. */
  441. rmb();
  442. if (0) {
  443. mthca_dbg(dev, "%x/%d: CQE -> QPN %06x, WQE @ %08x\n",
  444. cq->cqn, cq->cons_index, be32_to_cpu(cqe->my_qpn),
  445. be32_to_cpu(cqe->wqe));
  446. dump_cqe(dev, cqe);
  447. }
  448. is_error = (cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
  449. MTHCA_ERROR_CQE_OPCODE_MASK;
  450. is_send = is_error ? cqe->opcode & 0x01 : cqe->is_send & 0x80;
  451. if (!*cur_qp || be32_to_cpu(cqe->my_qpn) != (*cur_qp)->qpn) {
  452. /*
  453. * We do not have to take the QP table lock here,
  454. * because CQs will be locked while QPs are removed
  455. * from the table.
  456. */
  457. *cur_qp = mthca_array_get(&dev->qp_table.qp,
  458. be32_to_cpu(cqe->my_qpn) &
  459. (dev->limits.num_qps - 1));
  460. if (!*cur_qp) {
  461. mthca_warn(dev, "CQ entry for unknown QP %06x\n",
  462. be32_to_cpu(cqe->my_qpn) & 0xffffff);
  463. err = -EINVAL;
  464. goto out;
  465. }
  466. }
  467. entry->qp = &(*cur_qp)->ibqp;
  468. if (is_send) {
  469. wq = &(*cur_qp)->sq;
  470. wqe_index = ((be32_to_cpu(cqe->wqe) - (*cur_qp)->send_wqe_offset)
  471. >> wq->wqe_shift);
  472. entry->wr_id = (*cur_qp)->wrid[wqe_index +
  473. (*cur_qp)->rq.max];
  474. } else if ((*cur_qp)->ibqp.srq) {
  475. struct mthca_srq *srq = to_msrq((*cur_qp)->ibqp.srq);
  476. u32 wqe = be32_to_cpu(cqe->wqe);
  477. wq = NULL;
  478. wqe_index = wqe >> srq->wqe_shift;
  479. entry->wr_id = srq->wrid[wqe_index];
  480. mthca_free_srq_wqe(srq, wqe);
  481. } else {
  482. s32 wqe;
  483. wq = &(*cur_qp)->rq;
  484. wqe = be32_to_cpu(cqe->wqe);
  485. wqe_index = wqe >> wq->wqe_shift;
  486. /*
  487. * WQE addr == base - 1 might be reported in receive completion
  488. * with error instead of (rq size - 1) by Sinai FW 1.0.800 and
  489. * Arbel FW 5.1.400. This bug should be fixed in later FW revs.
  490. */
  491. if (unlikely(wqe_index < 0))
  492. wqe_index = wq->max - 1;
  493. entry->wr_id = (*cur_qp)->wrid[wqe_index];
  494. }
  495. if (wq) {
  496. if (wq->last_comp < wqe_index)
  497. wq->tail += wqe_index - wq->last_comp;
  498. else
  499. wq->tail += wqe_index + wq->max - wq->last_comp;
  500. wq->last_comp = wqe_index;
  501. }
  502. if (is_error) {
  503. handle_error_cqe(dev, cq, *cur_qp, wqe_index, is_send,
  504. (struct mthca_err_cqe *) cqe,
  505. entry, &free_cqe);
  506. goto out;
  507. }
  508. if (is_send) {
  509. entry->wc_flags = 0;
  510. switch (cqe->opcode) {
  511. case MTHCA_OPCODE_RDMA_WRITE:
  512. entry->opcode = IB_WC_RDMA_WRITE;
  513. break;
  514. case MTHCA_OPCODE_RDMA_WRITE_IMM:
  515. entry->opcode = IB_WC_RDMA_WRITE;
  516. entry->wc_flags |= IB_WC_WITH_IMM;
  517. break;
  518. case MTHCA_OPCODE_SEND:
  519. entry->opcode = IB_WC_SEND;
  520. break;
  521. case MTHCA_OPCODE_SEND_IMM:
  522. entry->opcode = IB_WC_SEND;
  523. entry->wc_flags |= IB_WC_WITH_IMM;
  524. break;
  525. case MTHCA_OPCODE_RDMA_READ:
  526. entry->opcode = IB_WC_RDMA_READ;
  527. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  528. break;
  529. case MTHCA_OPCODE_ATOMIC_CS:
  530. entry->opcode = IB_WC_COMP_SWAP;
  531. entry->byte_len = MTHCA_ATOMIC_BYTE_LEN;
  532. break;
  533. case MTHCA_OPCODE_ATOMIC_FA:
  534. entry->opcode = IB_WC_FETCH_ADD;
  535. entry->byte_len = MTHCA_ATOMIC_BYTE_LEN;
  536. break;
  537. case MTHCA_OPCODE_BIND_MW:
  538. entry->opcode = IB_WC_BIND_MW;
  539. break;
  540. default:
  541. entry->opcode = MTHCA_OPCODE_INVALID;
  542. break;
  543. }
  544. } else {
  545. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  546. switch (cqe->opcode & 0x1f) {
  547. case IB_OPCODE_SEND_LAST_WITH_IMMEDIATE:
  548. case IB_OPCODE_SEND_ONLY_WITH_IMMEDIATE:
  549. entry->wc_flags = IB_WC_WITH_IMM;
  550. entry->ex.imm_data = cqe->imm_etype_pkey_eec;
  551. entry->opcode = IB_WC_RECV;
  552. break;
  553. case IB_OPCODE_RDMA_WRITE_LAST_WITH_IMMEDIATE:
  554. case IB_OPCODE_RDMA_WRITE_ONLY_WITH_IMMEDIATE:
  555. entry->wc_flags = IB_WC_WITH_IMM;
  556. entry->ex.imm_data = cqe->imm_etype_pkey_eec;
  557. entry->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  558. break;
  559. default:
  560. entry->wc_flags = 0;
  561. entry->opcode = IB_WC_RECV;
  562. break;
  563. }
  564. entry->slid = be16_to_cpu(cqe->rlid);
  565. entry->sl = cqe->sl_ipok >> 4;
  566. entry->src_qp = be32_to_cpu(cqe->rqpn) & 0xffffff;
  567. entry->dlid_path_bits = cqe->g_mlpath & 0x7f;
  568. entry->pkey_index = be32_to_cpu(cqe->imm_etype_pkey_eec) >> 16;
  569. entry->wc_flags |= cqe->g_mlpath & 0x80 ? IB_WC_GRH : 0;
  570. checksum = (be32_to_cpu(cqe->rqpn) >> 24) |
  571. ((be32_to_cpu(cqe->my_ee) >> 16) & 0xff00);
  572. entry->csum_ok = (cqe->sl_ipok & 1 && checksum == 0xffff);
  573. }
  574. entry->status = IB_WC_SUCCESS;
  575. out:
  576. if (likely(free_cqe)) {
  577. set_cqe_hw(cqe);
  578. ++(*freed);
  579. ++cq->cons_index;
  580. }
  581. return err;
  582. }
  583. int mthca_poll_cq(struct ib_cq *ibcq, int num_entries,
  584. struct ib_wc *entry)
  585. {
  586. struct mthca_dev *dev = to_mdev(ibcq->device);
  587. struct mthca_cq *cq = to_mcq(ibcq);
  588. struct mthca_qp *qp = NULL;
  589. unsigned long flags;
  590. int err = 0;
  591. int freed = 0;
  592. int npolled;
  593. spin_lock_irqsave(&cq->lock, flags);
  594. npolled = 0;
  595. repoll:
  596. while (npolled < num_entries) {
  597. err = mthca_poll_one(dev, cq, &qp,
  598. &freed, entry + npolled);
  599. if (err)
  600. break;
  601. ++npolled;
  602. }
  603. if (freed) {
  604. wmb();
  605. update_cons_index(dev, cq, freed);
  606. }
  607. /*
  608. * If a CQ resize is in progress and we discovered that the
  609. * old buffer is empty, then peek in the new buffer, and if
  610. * it's not empty, switch to the new buffer and continue
  611. * polling there.
  612. */
  613. if (unlikely(err == -EAGAIN && cq->resize_buf &&
  614. cq->resize_buf->state == CQ_RESIZE_READY)) {
  615. /*
  616. * In Tavor mode, the hardware keeps the producer
  617. * index modulo the CQ size. Since we might be making
  618. * the CQ bigger, we need to mask our consumer index
  619. * using the size of the old CQ buffer before looking
  620. * in the new CQ buffer.
  621. */
  622. if (!mthca_is_memfree(dev))
  623. cq->cons_index &= cq->ibcq.cqe;
  624. if (cqe_sw(get_cqe_from_buf(&cq->resize_buf->buf,
  625. cq->cons_index & cq->resize_buf->cqe))) {
  626. struct mthca_cq_buf tbuf;
  627. int tcqe;
  628. tbuf = cq->buf;
  629. tcqe = cq->ibcq.cqe;
  630. cq->buf = cq->resize_buf->buf;
  631. cq->ibcq.cqe = cq->resize_buf->cqe;
  632. cq->resize_buf->buf = tbuf;
  633. cq->resize_buf->cqe = tcqe;
  634. cq->resize_buf->state = CQ_RESIZE_SWAPPED;
  635. goto repoll;
  636. }
  637. }
  638. spin_unlock_irqrestore(&cq->lock, flags);
  639. return err == 0 || err == -EAGAIN ? npolled : err;
  640. }
  641. int mthca_tavor_arm_cq(struct ib_cq *cq, enum ib_cq_notify_flags flags)
  642. {
  643. u32 dbhi = ((flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  644. MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL :
  645. MTHCA_TAVOR_CQ_DB_REQ_NOT) |
  646. to_mcq(cq)->cqn;
  647. mthca_write64(dbhi, 0xffffffff, to_mdev(cq->device)->kar + MTHCA_CQ_DOORBELL,
  648. MTHCA_GET_DOORBELL_LOCK(&to_mdev(cq->device)->doorbell_lock));
  649. return 0;
  650. }
  651. int mthca_arbel_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  652. {
  653. struct mthca_cq *cq = to_mcq(ibcq);
  654. __be32 db_rec[2];
  655. u32 dbhi;
  656. u32 sn = cq->arm_sn & 3;
  657. db_rec[0] = cpu_to_be32(cq->cons_index);
  658. db_rec[1] = cpu_to_be32((cq->cqn << 8) | (2 << 5) | (sn << 3) |
  659. ((flags & IB_CQ_SOLICITED_MASK) ==
  660. IB_CQ_SOLICITED ? 1 : 2));
  661. mthca_write_db_rec(db_rec, cq->arm_db);
  662. /*
  663. * Make sure that the doorbell record in host memory is
  664. * written before ringing the doorbell via PCI MMIO.
  665. */
  666. wmb();
  667. dbhi = (sn << 28) |
  668. ((flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  669. MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL :
  670. MTHCA_ARBEL_CQ_DB_REQ_NOT) | cq->cqn;
  671. mthca_write64(dbhi, cq->cons_index,
  672. to_mdev(ibcq->device)->kar + MTHCA_CQ_DOORBELL,
  673. MTHCA_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->doorbell_lock));
  674. return 0;
  675. }
  676. int mthca_init_cq(struct mthca_dev *dev, int nent,
  677. struct mthca_ucontext *ctx, u32 pdn,
  678. struct mthca_cq *cq)
  679. {
  680. struct mthca_mailbox *mailbox;
  681. struct mthca_cq_context *cq_context;
  682. int err = -ENOMEM;
  683. u8 status;
  684. cq->ibcq.cqe = nent - 1;
  685. cq->is_kernel = !ctx;
  686. cq->cqn = mthca_alloc(&dev->cq_table.alloc);
  687. if (cq->cqn == -1)
  688. return -ENOMEM;
  689. if (mthca_is_memfree(dev)) {
  690. err = mthca_table_get(dev, dev->cq_table.table, cq->cqn);
  691. if (err)
  692. goto err_out;
  693. if (cq->is_kernel) {
  694. cq->arm_sn = 1;
  695. err = -ENOMEM;
  696. cq->set_ci_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_SET_CI,
  697. cq->cqn, &cq->set_ci_db);
  698. if (cq->set_ci_db_index < 0)
  699. goto err_out_icm;
  700. cq->arm_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_ARM,
  701. cq->cqn, &cq->arm_db);
  702. if (cq->arm_db_index < 0)
  703. goto err_out_ci;
  704. }
  705. }
  706. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  707. if (IS_ERR(mailbox))
  708. goto err_out_arm;
  709. cq_context = mailbox->buf;
  710. if (cq->is_kernel) {
  711. err = mthca_alloc_cq_buf(dev, &cq->buf, nent);
  712. if (err)
  713. goto err_out_mailbox;
  714. }
  715. spin_lock_init(&cq->lock);
  716. cq->refcount = 1;
  717. init_waitqueue_head(&cq->wait);
  718. mutex_init(&cq->mutex);
  719. memset(cq_context, 0, sizeof *cq_context);
  720. cq_context->flags = cpu_to_be32(MTHCA_CQ_STATUS_OK |
  721. MTHCA_CQ_STATE_DISARMED |
  722. MTHCA_CQ_FLAG_TR);
  723. cq_context->logsize_usrpage = cpu_to_be32((ffs(nent) - 1) << 24);
  724. if (ctx)
  725. cq_context->logsize_usrpage |= cpu_to_be32(ctx->uar.index);
  726. else
  727. cq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
  728. cq_context->error_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn);
  729. cq_context->comp_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_COMP].eqn);
  730. cq_context->pd = cpu_to_be32(pdn);
  731. cq_context->lkey = cpu_to_be32(cq->buf.mr.ibmr.lkey);
  732. cq_context->cqn = cpu_to_be32(cq->cqn);
  733. if (mthca_is_memfree(dev)) {
  734. cq_context->ci_db = cpu_to_be32(cq->set_ci_db_index);
  735. cq_context->state_db = cpu_to_be32(cq->arm_db_index);
  736. }
  737. err = mthca_SW2HW_CQ(dev, mailbox, cq->cqn, &status);
  738. if (err) {
  739. mthca_warn(dev, "SW2HW_CQ failed (%d)\n", err);
  740. goto err_out_free_mr;
  741. }
  742. if (status) {
  743. mthca_warn(dev, "SW2HW_CQ returned status 0x%02x\n",
  744. status);
  745. err = -EINVAL;
  746. goto err_out_free_mr;
  747. }
  748. spin_lock_irq(&dev->cq_table.lock);
  749. if (mthca_array_set(&dev->cq_table.cq,
  750. cq->cqn & (dev->limits.num_cqs - 1),
  751. cq)) {
  752. spin_unlock_irq(&dev->cq_table.lock);
  753. goto err_out_free_mr;
  754. }
  755. spin_unlock_irq(&dev->cq_table.lock);
  756. cq->cons_index = 0;
  757. mthca_free_mailbox(dev, mailbox);
  758. return 0;
  759. err_out_free_mr:
  760. if (cq->is_kernel)
  761. mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  762. err_out_mailbox:
  763. mthca_free_mailbox(dev, mailbox);
  764. err_out_arm:
  765. if (cq->is_kernel && mthca_is_memfree(dev))
  766. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
  767. err_out_ci:
  768. if (cq->is_kernel && mthca_is_memfree(dev))
  769. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
  770. err_out_icm:
  771. mthca_table_put(dev, dev->cq_table.table, cq->cqn);
  772. err_out:
  773. mthca_free(&dev->cq_table.alloc, cq->cqn);
  774. return err;
  775. }
  776. static inline int get_cq_refcount(struct mthca_dev *dev, struct mthca_cq *cq)
  777. {
  778. int c;
  779. spin_lock_irq(&dev->cq_table.lock);
  780. c = cq->refcount;
  781. spin_unlock_irq(&dev->cq_table.lock);
  782. return c;
  783. }
  784. void mthca_free_cq(struct mthca_dev *dev,
  785. struct mthca_cq *cq)
  786. {
  787. struct mthca_mailbox *mailbox;
  788. int err;
  789. u8 status;
  790. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  791. if (IS_ERR(mailbox)) {
  792. mthca_warn(dev, "No memory for mailbox to free CQ.\n");
  793. return;
  794. }
  795. err = mthca_HW2SW_CQ(dev, mailbox, cq->cqn, &status);
  796. if (err)
  797. mthca_warn(dev, "HW2SW_CQ failed (%d)\n", err);
  798. else if (status)
  799. mthca_warn(dev, "HW2SW_CQ returned status 0x%02x\n", status);
  800. if (0) {
  801. __be32 *ctx = mailbox->buf;
  802. int j;
  803. printk(KERN_ERR "context for CQN %x (cons index %x, next sw %d)\n",
  804. cq->cqn, cq->cons_index,
  805. cq->is_kernel ? !!next_cqe_sw(cq) : 0);
  806. for (j = 0; j < 16; ++j)
  807. printk(KERN_ERR "[%2x] %08x\n", j * 4, be32_to_cpu(ctx[j]));
  808. }
  809. spin_lock_irq(&dev->cq_table.lock);
  810. mthca_array_clear(&dev->cq_table.cq,
  811. cq->cqn & (dev->limits.num_cqs - 1));
  812. --cq->refcount;
  813. spin_unlock_irq(&dev->cq_table.lock);
  814. if (dev->mthca_flags & MTHCA_FLAG_MSI_X)
  815. synchronize_irq(dev->eq_table.eq[MTHCA_EQ_COMP].msi_x_vector);
  816. else
  817. synchronize_irq(dev->pdev->irq);
  818. wait_event(cq->wait, !get_cq_refcount(dev, cq));
  819. if (cq->is_kernel) {
  820. mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  821. if (mthca_is_memfree(dev)) {
  822. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
  823. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
  824. }
  825. }
  826. mthca_table_put(dev, dev->cq_table.table, cq->cqn);
  827. mthca_free(&dev->cq_table.alloc, cq->cqn);
  828. mthca_free_mailbox(dev, mailbox);
  829. }
  830. int mthca_init_cq_table(struct mthca_dev *dev)
  831. {
  832. int err;
  833. spin_lock_init(&dev->cq_table.lock);
  834. err = mthca_alloc_init(&dev->cq_table.alloc,
  835. dev->limits.num_cqs,
  836. (1 << 24) - 1,
  837. dev->limits.reserved_cqs);
  838. if (err)
  839. return err;
  840. err = mthca_array_init(&dev->cq_table.cq,
  841. dev->limits.num_cqs);
  842. if (err)
  843. mthca_alloc_cleanup(&dev->cq_table.alloc);
  844. return err;
  845. }
  846. void mthca_cleanup_cq_table(struct mthca_dev *dev)
  847. {
  848. mthca_array_cleanup(&dev->cq_table.cq, dev->limits.num_cqs);
  849. mthca_alloc_cleanup(&dev->cq_table.alloc);
  850. }