qp.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/log2.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_pack.h>
  36. #include <linux/mlx4/qp.h>
  37. #include "mlx4_ib.h"
  38. #include "user.h"
  39. enum {
  40. MLX4_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  45. };
  46. enum {
  47. /*
  48. * Largest possible UD header: send with GRH and immediate data.
  49. */
  50. MLX4_IB_UD_HEADER_SIZE = 72
  51. };
  52. struct mlx4_ib_sqp {
  53. struct mlx4_ib_qp qp;
  54. int pkey_index;
  55. u32 qkey;
  56. u32 send_psn;
  57. struct ib_ud_header ud_header;
  58. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  59. };
  60. enum {
  61. MLX4_IB_MIN_SQ_STRIDE = 6
  62. };
  63. static const __be32 mlx4_ib_opcode[] = {
  64. [IB_WR_SEND] = __constant_cpu_to_be32(MLX4_OPCODE_SEND),
  65. [IB_WR_LSO] = __constant_cpu_to_be32(MLX4_OPCODE_LSO),
  66. [IB_WR_SEND_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  67. [IB_WR_RDMA_WRITE] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  68. [IB_WR_RDMA_WRITE_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  69. [IB_WR_RDMA_READ] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  70. [IB_WR_ATOMIC_CMP_AND_SWP] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  71. [IB_WR_ATOMIC_FETCH_AND_ADD] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  72. [IB_WR_SEND_WITH_INV] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
  73. [IB_WR_LOCAL_INV] = __constant_cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
  74. [IB_WR_FAST_REG_MR] = __constant_cpu_to_be32(MLX4_OPCODE_FMR),
  75. };
  76. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  77. {
  78. return container_of(mqp, struct mlx4_ib_sqp, qp);
  79. }
  80. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  81. {
  82. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  83. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  84. }
  85. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  86. {
  87. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  88. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  89. }
  90. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  91. {
  92. return mlx4_buf_offset(&qp->buf, offset);
  93. }
  94. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  95. {
  96. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  97. }
  98. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  99. {
  100. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  101. }
  102. /*
  103. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  104. * first four bytes of every 64 byte chunk with
  105. * 0x7FFFFFF | (invalid_ownership_value << 31).
  106. *
  107. * When the max work request size is less than or equal to the WQE
  108. * basic block size, as an optimization, we can stamp all WQEs with
  109. * 0xffffffff, and skip the very first chunk of each WQE.
  110. */
  111. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
  112. {
  113. __be32 *wqe;
  114. int i;
  115. int s;
  116. int ind;
  117. void *buf;
  118. __be32 stamp;
  119. struct mlx4_wqe_ctrl_seg *ctrl;
  120. if (qp->sq_max_wqes_per_wr > 1) {
  121. s = roundup(size, 1U << qp->sq.wqe_shift);
  122. for (i = 0; i < s; i += 64) {
  123. ind = (i >> qp->sq.wqe_shift) + n;
  124. stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
  125. cpu_to_be32(0xffffffff);
  126. buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  127. wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
  128. *wqe = stamp;
  129. }
  130. } else {
  131. ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  132. s = (ctrl->fence_size & 0x3f) << 4;
  133. for (i = 64; i < s; i += 64) {
  134. wqe = buf + i;
  135. *wqe = cpu_to_be32(0xffffffff);
  136. }
  137. }
  138. }
  139. static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
  140. {
  141. struct mlx4_wqe_ctrl_seg *ctrl;
  142. struct mlx4_wqe_inline_seg *inl;
  143. void *wqe;
  144. int s;
  145. ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  146. s = sizeof(struct mlx4_wqe_ctrl_seg);
  147. if (qp->ibqp.qp_type == IB_QPT_UD) {
  148. struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
  149. struct mlx4_av *av = (struct mlx4_av *)dgram->av;
  150. memset(dgram, 0, sizeof *dgram);
  151. av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
  152. s += sizeof(struct mlx4_wqe_datagram_seg);
  153. }
  154. /* Pad the remainder of the WQE with an inline data segment. */
  155. if (size > s) {
  156. inl = wqe + s;
  157. inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
  158. }
  159. ctrl->srcrb_flags = 0;
  160. ctrl->fence_size = size / 16;
  161. /*
  162. * Make sure descriptor is fully written before setting ownership bit
  163. * (because HW can start executing as soon as we do).
  164. */
  165. wmb();
  166. ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
  167. (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  168. stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
  169. }
  170. /* Post NOP WQE to prevent wrap-around in the middle of WR */
  171. static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
  172. {
  173. unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
  174. if (unlikely(s < qp->sq_max_wqes_per_wr)) {
  175. post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
  176. ind += s;
  177. }
  178. return ind;
  179. }
  180. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  181. {
  182. struct ib_event event;
  183. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  184. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  185. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  186. if (ibqp->event_handler) {
  187. event.device = ibqp->device;
  188. event.element.qp = ibqp;
  189. switch (type) {
  190. case MLX4_EVENT_TYPE_PATH_MIG:
  191. event.event = IB_EVENT_PATH_MIG;
  192. break;
  193. case MLX4_EVENT_TYPE_COMM_EST:
  194. event.event = IB_EVENT_COMM_EST;
  195. break;
  196. case MLX4_EVENT_TYPE_SQ_DRAINED:
  197. event.event = IB_EVENT_SQ_DRAINED;
  198. break;
  199. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  200. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  201. break;
  202. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  203. event.event = IB_EVENT_QP_FATAL;
  204. break;
  205. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  206. event.event = IB_EVENT_PATH_MIG_ERR;
  207. break;
  208. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  209. event.event = IB_EVENT_QP_REQ_ERR;
  210. break;
  211. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  212. event.event = IB_EVENT_QP_ACCESS_ERR;
  213. break;
  214. default:
  215. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  216. "on QP %06x\n", type, qp->qpn);
  217. return;
  218. }
  219. ibqp->event_handler(&event, ibqp->qp_context);
  220. }
  221. }
  222. static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
  223. {
  224. /*
  225. * UD WQEs must have a datagram segment.
  226. * RC and UC WQEs might have a remote address segment.
  227. * MLX WQEs need two extra inline data segments (for the UD
  228. * header and space for the ICRC).
  229. */
  230. switch (type) {
  231. case IB_QPT_UD:
  232. return sizeof (struct mlx4_wqe_ctrl_seg) +
  233. sizeof (struct mlx4_wqe_datagram_seg) +
  234. ((flags & MLX4_IB_QP_LSO) ? 64 : 0);
  235. case IB_QPT_UC:
  236. return sizeof (struct mlx4_wqe_ctrl_seg) +
  237. sizeof (struct mlx4_wqe_raddr_seg);
  238. case IB_QPT_RC:
  239. return sizeof (struct mlx4_wqe_ctrl_seg) +
  240. sizeof (struct mlx4_wqe_atomic_seg) +
  241. sizeof (struct mlx4_wqe_raddr_seg);
  242. case IB_QPT_SMI:
  243. case IB_QPT_GSI:
  244. return sizeof (struct mlx4_wqe_ctrl_seg) +
  245. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  246. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  247. MLX4_INLINE_ALIGN) *
  248. sizeof (struct mlx4_wqe_inline_seg),
  249. sizeof (struct mlx4_wqe_data_seg)) +
  250. ALIGN(4 +
  251. sizeof (struct mlx4_wqe_inline_seg),
  252. sizeof (struct mlx4_wqe_data_seg));
  253. default:
  254. return sizeof (struct mlx4_wqe_ctrl_seg);
  255. }
  256. }
  257. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  258. int is_user, int has_srq, struct mlx4_ib_qp *qp)
  259. {
  260. /* Sanity check RQ size before proceeding */
  261. if (cap->max_recv_wr > dev->dev->caps.max_wqes ||
  262. cap->max_recv_sge > dev->dev->caps.max_rq_sg)
  263. return -EINVAL;
  264. if (has_srq) {
  265. /* QPs attached to an SRQ should have no RQ */
  266. if (cap->max_recv_wr)
  267. return -EINVAL;
  268. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  269. } else {
  270. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  271. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  272. return -EINVAL;
  273. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  274. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  275. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  276. }
  277. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  278. cap->max_recv_sge = qp->rq.max_gs;
  279. return 0;
  280. }
  281. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  282. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  283. {
  284. int s;
  285. /* Sanity check SQ size before proceeding */
  286. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  287. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  288. cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
  289. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  290. return -EINVAL;
  291. /*
  292. * For MLX transport we need 2 extra S/G entries:
  293. * one for the header and one for the checksum at the end
  294. */
  295. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  296. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  297. return -EINVAL;
  298. s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
  299. cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
  300. send_wqe_overhead(type, qp->flags);
  301. if (s > dev->dev->caps.max_sq_desc_sz)
  302. return -EINVAL;
  303. /*
  304. * Hermon supports shrinking WQEs, such that a single work
  305. * request can include multiple units of 1 << wqe_shift. This
  306. * way, work requests can differ in size, and do not have to
  307. * be a power of 2 in size, saving memory and speeding up send
  308. * WR posting. Unfortunately, if we do this then the
  309. * wqe_index field in CQEs can't be used to look up the WR ID
  310. * anymore, so we do this only if selective signaling is off.
  311. *
  312. * Further, on 32-bit platforms, we can't use vmap() to make
  313. * the QP buffer virtually contigious. Thus we have to use
  314. * constant-sized WRs to make sure a WR is always fully within
  315. * a single page-sized chunk.
  316. *
  317. * Finally, we use NOP work requests to pad the end of the
  318. * work queue, to avoid wrap-around in the middle of WR. We
  319. * set NEC bit to avoid getting completions with error for
  320. * these NOP WRs, but since NEC is only supported starting
  321. * with firmware 2.2.232, we use constant-sized WRs for older
  322. * firmware.
  323. *
  324. * And, since MLX QPs only support SEND, we use constant-sized
  325. * WRs in this case.
  326. *
  327. * We look for the smallest value of wqe_shift such that the
  328. * resulting number of wqes does not exceed device
  329. * capabilities.
  330. *
  331. * We set WQE size to at least 64 bytes, this way stamping
  332. * invalidates each WQE.
  333. */
  334. if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
  335. qp->sq_signal_bits && BITS_PER_LONG == 64 &&
  336. type != IB_QPT_SMI && type != IB_QPT_GSI)
  337. qp->sq.wqe_shift = ilog2(64);
  338. else
  339. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
  340. for (;;) {
  341. qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
  342. /*
  343. * We need to leave 2 KB + 1 WR of headroom in the SQ to
  344. * allow HW to prefetch.
  345. */
  346. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
  347. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
  348. qp->sq_max_wqes_per_wr +
  349. qp->sq_spare_wqes);
  350. if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
  351. break;
  352. if (qp->sq_max_wqes_per_wr <= 1)
  353. return -EINVAL;
  354. ++qp->sq.wqe_shift;
  355. }
  356. qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
  357. (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
  358. send_wqe_overhead(type, qp->flags)) /
  359. sizeof (struct mlx4_wqe_data_seg);
  360. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  361. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  362. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  363. qp->rq.offset = 0;
  364. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  365. } else {
  366. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  367. qp->sq.offset = 0;
  368. }
  369. cap->max_send_wr = qp->sq.max_post =
  370. (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
  371. cap->max_send_sge = min(qp->sq.max_gs,
  372. min(dev->dev->caps.max_sq_sg,
  373. dev->dev->caps.max_rq_sg));
  374. /* We don't support inline sends for kernel QPs (yet) */
  375. cap->max_inline_data = 0;
  376. return 0;
  377. }
  378. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  379. struct mlx4_ib_qp *qp,
  380. struct mlx4_ib_create_qp *ucmd)
  381. {
  382. /* Sanity check SQ size before proceeding */
  383. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  384. ucmd->log_sq_stride >
  385. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  386. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  387. return -EINVAL;
  388. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  389. qp->sq.wqe_shift = ucmd->log_sq_stride;
  390. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  391. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  392. return 0;
  393. }
  394. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  395. struct ib_qp_init_attr *init_attr,
  396. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  397. {
  398. int err;
  399. mutex_init(&qp->mutex);
  400. spin_lock_init(&qp->sq.lock);
  401. spin_lock_init(&qp->rq.lock);
  402. qp->state = IB_QPS_RESET;
  403. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  404. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  405. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, !!init_attr->srq, qp);
  406. if (err)
  407. goto err;
  408. if (pd->uobject) {
  409. struct mlx4_ib_create_qp ucmd;
  410. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  411. err = -EFAULT;
  412. goto err;
  413. }
  414. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  415. err = set_user_sq_size(dev, qp, &ucmd);
  416. if (err)
  417. goto err;
  418. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  419. qp->buf_size, 0, 0);
  420. if (IS_ERR(qp->umem)) {
  421. err = PTR_ERR(qp->umem);
  422. goto err;
  423. }
  424. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  425. ilog2(qp->umem->page_size), &qp->mtt);
  426. if (err)
  427. goto err_buf;
  428. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  429. if (err)
  430. goto err_mtt;
  431. if (!init_attr->srq) {
  432. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  433. ucmd.db_addr, &qp->db);
  434. if (err)
  435. goto err_mtt;
  436. }
  437. } else {
  438. qp->sq_no_prefetch = 0;
  439. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  440. qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  441. if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  442. qp->flags |= MLX4_IB_QP_LSO;
  443. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  444. if (err)
  445. goto err;
  446. if (!init_attr->srq) {
  447. err = mlx4_db_alloc(dev->dev, &qp->db, 0);
  448. if (err)
  449. goto err;
  450. *qp->db.db = 0;
  451. }
  452. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  453. err = -ENOMEM;
  454. goto err_db;
  455. }
  456. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  457. &qp->mtt);
  458. if (err)
  459. goto err_buf;
  460. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  461. if (err)
  462. goto err_mtt;
  463. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  464. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  465. if (!qp->sq.wrid || !qp->rq.wrid) {
  466. err = -ENOMEM;
  467. goto err_wrid;
  468. }
  469. }
  470. err = mlx4_qp_alloc(dev->dev, sqpn, &qp->mqp);
  471. if (err)
  472. goto err_wrid;
  473. /*
  474. * Hardware wants QPN written in big-endian order (after
  475. * shifting) for send doorbell. Precompute this value to save
  476. * a little bit when posting sends.
  477. */
  478. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  479. qp->mqp.event = mlx4_ib_qp_event;
  480. return 0;
  481. err_wrid:
  482. if (pd->uobject) {
  483. if (!init_attr->srq)
  484. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context),
  485. &qp->db);
  486. } else {
  487. kfree(qp->sq.wrid);
  488. kfree(qp->rq.wrid);
  489. }
  490. err_mtt:
  491. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  492. err_buf:
  493. if (pd->uobject)
  494. ib_umem_release(qp->umem);
  495. else
  496. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  497. err_db:
  498. if (!pd->uobject && !init_attr->srq)
  499. mlx4_db_free(dev->dev, &qp->db);
  500. err:
  501. return err;
  502. }
  503. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  504. {
  505. switch (state) {
  506. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  507. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  508. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  509. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  510. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  511. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  512. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  513. default: return -1;
  514. }
  515. }
  516. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  517. {
  518. if (send_cq == recv_cq)
  519. spin_lock_irq(&send_cq->lock);
  520. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  521. spin_lock_irq(&send_cq->lock);
  522. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  523. } else {
  524. spin_lock_irq(&recv_cq->lock);
  525. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  526. }
  527. }
  528. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  529. {
  530. if (send_cq == recv_cq)
  531. spin_unlock_irq(&send_cq->lock);
  532. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  533. spin_unlock(&recv_cq->lock);
  534. spin_unlock_irq(&send_cq->lock);
  535. } else {
  536. spin_unlock(&send_cq->lock);
  537. spin_unlock_irq(&recv_cq->lock);
  538. }
  539. }
  540. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  541. int is_user)
  542. {
  543. struct mlx4_ib_cq *send_cq, *recv_cq;
  544. if (qp->state != IB_QPS_RESET)
  545. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  546. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  547. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  548. qp->mqp.qpn);
  549. send_cq = to_mcq(qp->ibqp.send_cq);
  550. recv_cq = to_mcq(qp->ibqp.recv_cq);
  551. mlx4_ib_lock_cqs(send_cq, recv_cq);
  552. if (!is_user) {
  553. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  554. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  555. if (send_cq != recv_cq)
  556. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  557. }
  558. mlx4_qp_remove(dev->dev, &qp->mqp);
  559. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  560. mlx4_qp_free(dev->dev, &qp->mqp);
  561. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  562. if (is_user) {
  563. if (!qp->ibqp.srq)
  564. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  565. &qp->db);
  566. ib_umem_release(qp->umem);
  567. } else {
  568. kfree(qp->sq.wrid);
  569. kfree(qp->rq.wrid);
  570. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  571. if (!qp->ibqp.srq)
  572. mlx4_db_free(dev->dev, &qp->db);
  573. }
  574. }
  575. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  576. struct ib_qp_init_attr *init_attr,
  577. struct ib_udata *udata)
  578. {
  579. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  580. struct mlx4_ib_sqp *sqp;
  581. struct mlx4_ib_qp *qp;
  582. int err;
  583. /*
  584. * We only support LSO and multicast loopback blocking, and
  585. * only for kernel UD QPs.
  586. */
  587. if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
  588. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  589. return ERR_PTR(-EINVAL);
  590. if (init_attr->create_flags &&
  591. (pd->uobject || init_attr->qp_type != IB_QPT_UD))
  592. return ERR_PTR(-EINVAL);
  593. switch (init_attr->qp_type) {
  594. case IB_QPT_RC:
  595. case IB_QPT_UC:
  596. case IB_QPT_UD:
  597. {
  598. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  599. if (!qp)
  600. return ERR_PTR(-ENOMEM);
  601. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  602. if (err) {
  603. kfree(qp);
  604. return ERR_PTR(err);
  605. }
  606. qp->ibqp.qp_num = qp->mqp.qpn;
  607. break;
  608. }
  609. case IB_QPT_SMI:
  610. case IB_QPT_GSI:
  611. {
  612. /* Userspace is not allowed to create special QPs: */
  613. if (pd->uobject)
  614. return ERR_PTR(-EINVAL);
  615. sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
  616. if (!sqp)
  617. return ERR_PTR(-ENOMEM);
  618. qp = &sqp->qp;
  619. err = create_qp_common(dev, pd, init_attr, udata,
  620. dev->dev->caps.sqp_start +
  621. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  622. init_attr->port_num - 1,
  623. qp);
  624. if (err) {
  625. kfree(sqp);
  626. return ERR_PTR(err);
  627. }
  628. qp->port = init_attr->port_num;
  629. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  630. break;
  631. }
  632. default:
  633. /* Don't support raw QPs */
  634. return ERR_PTR(-EINVAL);
  635. }
  636. return &qp->ibqp;
  637. }
  638. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  639. {
  640. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  641. struct mlx4_ib_qp *mqp = to_mqp(qp);
  642. if (is_qp0(dev, mqp))
  643. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  644. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  645. if (is_sqp(dev, mqp))
  646. kfree(to_msqp(mqp));
  647. else
  648. kfree(mqp);
  649. return 0;
  650. }
  651. static int to_mlx4_st(enum ib_qp_type type)
  652. {
  653. switch (type) {
  654. case IB_QPT_RC: return MLX4_QP_ST_RC;
  655. case IB_QPT_UC: return MLX4_QP_ST_UC;
  656. case IB_QPT_UD: return MLX4_QP_ST_UD;
  657. case IB_QPT_SMI:
  658. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  659. default: return -1;
  660. }
  661. }
  662. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  663. int attr_mask)
  664. {
  665. u8 dest_rd_atomic;
  666. u32 access_flags;
  667. u32 hw_access_flags = 0;
  668. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  669. dest_rd_atomic = attr->max_dest_rd_atomic;
  670. else
  671. dest_rd_atomic = qp->resp_depth;
  672. if (attr_mask & IB_QP_ACCESS_FLAGS)
  673. access_flags = attr->qp_access_flags;
  674. else
  675. access_flags = qp->atomic_rd_en;
  676. if (!dest_rd_atomic)
  677. access_flags &= IB_ACCESS_REMOTE_WRITE;
  678. if (access_flags & IB_ACCESS_REMOTE_READ)
  679. hw_access_flags |= MLX4_QP_BIT_RRE;
  680. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  681. hw_access_flags |= MLX4_QP_BIT_RAE;
  682. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  683. hw_access_flags |= MLX4_QP_BIT_RWE;
  684. return cpu_to_be32(hw_access_flags);
  685. }
  686. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  687. int attr_mask)
  688. {
  689. if (attr_mask & IB_QP_PKEY_INDEX)
  690. sqp->pkey_index = attr->pkey_index;
  691. if (attr_mask & IB_QP_QKEY)
  692. sqp->qkey = attr->qkey;
  693. if (attr_mask & IB_QP_SQ_PSN)
  694. sqp->send_psn = attr->sq_psn;
  695. }
  696. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  697. {
  698. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  699. }
  700. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  701. struct mlx4_qp_path *path, u8 port)
  702. {
  703. path->grh_mylmc = ah->src_path_bits & 0x7f;
  704. path->rlid = cpu_to_be16(ah->dlid);
  705. if (ah->static_rate) {
  706. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  707. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  708. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  709. --path->static_rate;
  710. } else
  711. path->static_rate = 0;
  712. path->counter_index = 0xff;
  713. if (ah->ah_flags & IB_AH_GRH) {
  714. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  715. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  716. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  717. return -1;
  718. }
  719. path->grh_mylmc |= 1 << 7;
  720. path->mgid_index = ah->grh.sgid_index;
  721. path->hop_limit = ah->grh.hop_limit;
  722. path->tclass_flowlabel =
  723. cpu_to_be32((ah->grh.traffic_class << 20) |
  724. (ah->grh.flow_label));
  725. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  726. }
  727. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  728. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  729. return 0;
  730. }
  731. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  732. const struct ib_qp_attr *attr, int attr_mask,
  733. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  734. {
  735. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  736. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  737. struct mlx4_qp_context *context;
  738. enum mlx4_qp_optpar optpar = 0;
  739. int sqd_event;
  740. int err = -EINVAL;
  741. context = kzalloc(sizeof *context, GFP_KERNEL);
  742. if (!context)
  743. return -ENOMEM;
  744. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  745. (to_mlx4_st(ibqp->qp_type) << 16));
  746. context->flags |= cpu_to_be32(1 << 8); /* DE? */
  747. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  748. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  749. else {
  750. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  751. switch (attr->path_mig_state) {
  752. case IB_MIG_MIGRATED:
  753. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  754. break;
  755. case IB_MIG_REARM:
  756. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  757. break;
  758. case IB_MIG_ARMED:
  759. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  760. break;
  761. }
  762. }
  763. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  764. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  765. else if (ibqp->qp_type == IB_QPT_UD) {
  766. if (qp->flags & MLX4_IB_QP_LSO)
  767. context->mtu_msgmax = (IB_MTU_4096 << 5) |
  768. ilog2(dev->dev->caps.max_gso_sz);
  769. else
  770. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  771. } else if (attr_mask & IB_QP_PATH_MTU) {
  772. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  773. printk(KERN_ERR "path MTU (%u) is invalid\n",
  774. attr->path_mtu);
  775. goto out;
  776. }
  777. context->mtu_msgmax = (attr->path_mtu << 5) |
  778. ilog2(dev->dev->caps.max_msg_sz);
  779. }
  780. if (qp->rq.wqe_cnt)
  781. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  782. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  783. if (qp->sq.wqe_cnt)
  784. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  785. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  786. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  787. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  788. if (qp->ibqp.uobject)
  789. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  790. else
  791. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  792. if (attr_mask & IB_QP_DEST_QPN)
  793. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  794. if (attr_mask & IB_QP_PORT) {
  795. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  796. !(attr_mask & IB_QP_AV)) {
  797. mlx4_set_sched(&context->pri_path, attr->port_num);
  798. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  799. }
  800. }
  801. if (attr_mask & IB_QP_PKEY_INDEX) {
  802. context->pri_path.pkey_index = attr->pkey_index;
  803. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  804. }
  805. if (attr_mask & IB_QP_AV) {
  806. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  807. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  808. goto out;
  809. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  810. MLX4_QP_OPTPAR_SCHED_QUEUE);
  811. }
  812. if (attr_mask & IB_QP_TIMEOUT) {
  813. context->pri_path.ackto = attr->timeout << 3;
  814. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  815. }
  816. if (attr_mask & IB_QP_ALT_PATH) {
  817. if (attr->alt_port_num == 0 ||
  818. attr->alt_port_num > dev->dev->caps.num_ports)
  819. goto out;
  820. if (attr->alt_pkey_index >=
  821. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  822. goto out;
  823. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  824. attr->alt_port_num))
  825. goto out;
  826. context->alt_path.pkey_index = attr->alt_pkey_index;
  827. context->alt_path.ackto = attr->alt_timeout << 3;
  828. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  829. }
  830. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  831. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  832. /* Set "fast registration enabled" for all kernel QPs */
  833. if (!qp->ibqp.uobject)
  834. context->params1 |= cpu_to_be32(1 << 11);
  835. if (attr_mask & IB_QP_RNR_RETRY) {
  836. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  837. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  838. }
  839. if (attr_mask & IB_QP_RETRY_CNT) {
  840. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  841. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  842. }
  843. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  844. if (attr->max_rd_atomic)
  845. context->params1 |=
  846. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  847. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  848. }
  849. if (attr_mask & IB_QP_SQ_PSN)
  850. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  851. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  852. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  853. if (attr->max_dest_rd_atomic)
  854. context->params2 |=
  855. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  856. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  857. }
  858. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  859. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  860. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  861. }
  862. if (ibqp->srq)
  863. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  864. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  865. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  866. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  867. }
  868. if (attr_mask & IB_QP_RQ_PSN)
  869. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  870. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  871. if (attr_mask & IB_QP_QKEY) {
  872. context->qkey = cpu_to_be32(attr->qkey);
  873. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  874. }
  875. if (ibqp->srq)
  876. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  877. if (!ibqp->srq && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  878. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  879. if (cur_state == IB_QPS_INIT &&
  880. new_state == IB_QPS_RTR &&
  881. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  882. ibqp->qp_type == IB_QPT_UD)) {
  883. context->pri_path.sched_queue = (qp->port - 1) << 6;
  884. if (is_qp0(dev, qp))
  885. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  886. else
  887. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  888. }
  889. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  890. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  891. sqd_event = 1;
  892. else
  893. sqd_event = 0;
  894. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  895. context->rlkey |= (1 << 4);
  896. /*
  897. * Before passing a kernel QP to the HW, make sure that the
  898. * ownership bits of the send queue are set and the SQ
  899. * headroom is stamped so that the hardware doesn't start
  900. * processing stale work requests.
  901. */
  902. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  903. struct mlx4_wqe_ctrl_seg *ctrl;
  904. int i;
  905. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  906. ctrl = get_send_wqe(qp, i);
  907. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  908. if (qp->sq_max_wqes_per_wr == 1)
  909. ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
  910. stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
  911. }
  912. }
  913. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  914. to_mlx4_state(new_state), context, optpar,
  915. sqd_event, &qp->mqp);
  916. if (err)
  917. goto out;
  918. qp->state = new_state;
  919. if (attr_mask & IB_QP_ACCESS_FLAGS)
  920. qp->atomic_rd_en = attr->qp_access_flags;
  921. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  922. qp->resp_depth = attr->max_dest_rd_atomic;
  923. if (attr_mask & IB_QP_PORT)
  924. qp->port = attr->port_num;
  925. if (attr_mask & IB_QP_ALT_PATH)
  926. qp->alt_port = attr->alt_port_num;
  927. if (is_sqp(dev, qp))
  928. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  929. /*
  930. * If we moved QP0 to RTR, bring the IB link up; if we moved
  931. * QP0 to RESET or ERROR, bring the link back down.
  932. */
  933. if (is_qp0(dev, qp)) {
  934. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  935. if (mlx4_INIT_PORT(dev->dev, qp->port))
  936. printk(KERN_WARNING "INIT_PORT failed for port %d\n",
  937. qp->port);
  938. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  939. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  940. mlx4_CLOSE_PORT(dev->dev, qp->port);
  941. }
  942. /*
  943. * If we moved a kernel QP to RESET, clean up all old CQ
  944. * entries and reinitialize the QP.
  945. */
  946. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  947. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  948. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  949. if (ibqp->send_cq != ibqp->recv_cq)
  950. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  951. qp->rq.head = 0;
  952. qp->rq.tail = 0;
  953. qp->sq.head = 0;
  954. qp->sq.tail = 0;
  955. qp->sq_next_wqe = 0;
  956. if (!ibqp->srq)
  957. *qp->db.db = 0;
  958. }
  959. out:
  960. kfree(context);
  961. return err;
  962. }
  963. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  964. int attr_mask, struct ib_udata *udata)
  965. {
  966. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  967. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  968. enum ib_qp_state cur_state, new_state;
  969. int err = -EINVAL;
  970. mutex_lock(&qp->mutex);
  971. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  972. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  973. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  974. goto out;
  975. if ((attr_mask & IB_QP_PORT) &&
  976. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  977. goto out;
  978. }
  979. if (attr_mask & IB_QP_PKEY_INDEX) {
  980. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  981. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  982. goto out;
  983. }
  984. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  985. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  986. goto out;
  987. }
  988. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  989. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  990. goto out;
  991. }
  992. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  993. err = 0;
  994. goto out;
  995. }
  996. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  997. out:
  998. mutex_unlock(&qp->mutex);
  999. return err;
  1000. }
  1001. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  1002. void *wqe, unsigned *mlx_seg_len)
  1003. {
  1004. struct ib_device *ib_dev = &to_mdev(sqp->qp.ibqp.device)->ib_dev;
  1005. struct mlx4_wqe_mlx_seg *mlx = wqe;
  1006. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  1007. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  1008. u16 pkey;
  1009. int send_size;
  1010. int header_size;
  1011. int spc;
  1012. int i;
  1013. send_size = 0;
  1014. for (i = 0; i < wr->num_sge; ++i)
  1015. send_size += wr->sg_list[i].length;
  1016. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), &sqp->ud_header);
  1017. sqp->ud_header.lrh.service_level =
  1018. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  1019. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  1020. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  1021. if (mlx4_ib_ah_grh_present(ah)) {
  1022. sqp->ud_header.grh.traffic_class =
  1023. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  1024. sqp->ud_header.grh.flow_label =
  1025. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  1026. sqp->ud_header.grh.hop_limit = ah->av.hop_limit;
  1027. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  1028. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  1029. memcpy(sqp->ud_header.grh.destination_gid.raw,
  1030. ah->av.dgid, 16);
  1031. }
  1032. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  1033. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  1034. (sqp->ud_header.lrh.destination_lid ==
  1035. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  1036. (sqp->ud_header.lrh.service_level << 8));
  1037. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1038. switch (wr->opcode) {
  1039. case IB_WR_SEND:
  1040. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1041. sqp->ud_header.immediate_present = 0;
  1042. break;
  1043. case IB_WR_SEND_WITH_IMM:
  1044. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1045. sqp->ud_header.immediate_present = 1;
  1046. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1047. break;
  1048. default:
  1049. return -EINVAL;
  1050. }
  1051. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1052. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1053. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1054. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1055. if (!sqp->qp.ibqp.qp_num)
  1056. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  1057. else
  1058. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  1059. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1060. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1061. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1062. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1063. sqp->qkey : wr->wr.ud.remote_qkey);
  1064. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1065. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  1066. if (0) {
  1067. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  1068. for (i = 0; i < header_size / 4; ++i) {
  1069. if (i % 8 == 0)
  1070. printk(" [%02x] ", i * 4);
  1071. printk(" %08x",
  1072. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  1073. if ((i + 1) % 8 == 0)
  1074. printk("\n");
  1075. }
  1076. printk("\n");
  1077. }
  1078. /*
  1079. * Inline data segments may not cross a 64 byte boundary. If
  1080. * our UD header is bigger than the space available up to the
  1081. * next 64 byte boundary in the WQE, use two inline data
  1082. * segments to hold the UD header.
  1083. */
  1084. spc = MLX4_INLINE_ALIGN -
  1085. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  1086. if (header_size <= spc) {
  1087. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  1088. memcpy(inl + 1, sqp->header_buf, header_size);
  1089. i = 1;
  1090. } else {
  1091. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  1092. memcpy(inl + 1, sqp->header_buf, spc);
  1093. inl = (void *) (inl + 1) + spc;
  1094. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  1095. /*
  1096. * Need a barrier here to make sure all the data is
  1097. * visible before the byte_count field is set.
  1098. * Otherwise the HCA prefetcher could grab the 64-byte
  1099. * chunk with this inline segment and get a valid (!=
  1100. * 0xffffffff) byte count but stale data, and end up
  1101. * generating a packet with bad headers.
  1102. *
  1103. * The first inline segment's byte_count field doesn't
  1104. * need a barrier, because it comes after a
  1105. * control/MLX segment and therefore is at an offset
  1106. * of 16 mod 64.
  1107. */
  1108. wmb();
  1109. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  1110. i = 2;
  1111. }
  1112. *mlx_seg_len =
  1113. ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  1114. return 0;
  1115. }
  1116. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1117. {
  1118. unsigned cur;
  1119. struct mlx4_ib_cq *cq;
  1120. cur = wq->head - wq->tail;
  1121. if (likely(cur + nreq < wq->max_post))
  1122. return 0;
  1123. cq = to_mcq(ib_cq);
  1124. spin_lock(&cq->lock);
  1125. cur = wq->head - wq->tail;
  1126. spin_unlock(&cq->lock);
  1127. return cur + nreq >= wq->max_post;
  1128. }
  1129. static __be32 convert_access(int acc)
  1130. {
  1131. return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
  1132. (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
  1133. (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
  1134. (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
  1135. cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
  1136. }
  1137. static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
  1138. {
  1139. struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1140. int i;
  1141. for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
  1142. wr->wr.fast_reg.page_list->page_list[i] =
  1143. cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
  1144. MLX4_MTT_FLAG_PRESENT);
  1145. fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1146. fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
  1147. fseg->buf_list = cpu_to_be64(mfrpl->map);
  1148. fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1149. fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
  1150. fseg->offset = 0; /* XXX -- is this just for ZBVA? */
  1151. fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
  1152. fseg->reserved[0] = 0;
  1153. fseg->reserved[1] = 0;
  1154. }
  1155. static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
  1156. {
  1157. iseg->flags = 0;
  1158. iseg->mem_key = cpu_to_be32(rkey);
  1159. iseg->guest_id = 0;
  1160. iseg->pa = 0;
  1161. }
  1162. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1163. u64 remote_addr, u32 rkey)
  1164. {
  1165. rseg->raddr = cpu_to_be64(remote_addr);
  1166. rseg->rkey = cpu_to_be32(rkey);
  1167. rseg->reserved = 0;
  1168. }
  1169. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1170. {
  1171. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1172. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1173. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1174. } else {
  1175. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1176. aseg->compare = 0;
  1177. }
  1178. }
  1179. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1180. struct ib_send_wr *wr)
  1181. {
  1182. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1183. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1184. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1185. }
  1186. static void set_mlx_icrc_seg(void *dseg)
  1187. {
  1188. u32 *t = dseg;
  1189. struct mlx4_wqe_inline_seg *iseg = dseg;
  1190. t[1] = 0;
  1191. /*
  1192. * Need a barrier here before writing the byte_count field to
  1193. * make sure that all the data is visible before the
  1194. * byte_count field is set. Otherwise, if the segment begins
  1195. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1196. * chunk and get a valid (!= * 0xffffffff) byte count but
  1197. * stale data, and end up sending the wrong data.
  1198. */
  1199. wmb();
  1200. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1201. }
  1202. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1203. {
  1204. dseg->lkey = cpu_to_be32(sg->lkey);
  1205. dseg->addr = cpu_to_be64(sg->addr);
  1206. /*
  1207. * Need a barrier here before writing the byte_count field to
  1208. * make sure that all the data is visible before the
  1209. * byte_count field is set. Otherwise, if the segment begins
  1210. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1211. * chunk and get a valid (!= * 0xffffffff) byte count but
  1212. * stale data, and end up sending the wrong data.
  1213. */
  1214. wmb();
  1215. dseg->byte_count = cpu_to_be32(sg->length);
  1216. }
  1217. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1218. {
  1219. dseg->byte_count = cpu_to_be32(sg->length);
  1220. dseg->lkey = cpu_to_be32(sg->lkey);
  1221. dseg->addr = cpu_to_be64(sg->addr);
  1222. }
  1223. static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
  1224. struct mlx4_ib_qp *qp, unsigned *lso_seg_len)
  1225. {
  1226. unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
  1227. /*
  1228. * This is a temporary limitation and will be removed in
  1229. * a forthcoming FW release:
  1230. */
  1231. if (unlikely(halign > 64))
  1232. return -EINVAL;
  1233. if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
  1234. wr->num_sge > qp->sq.max_gs - (halign >> 4)))
  1235. return -EINVAL;
  1236. memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
  1237. /* make sure LSO header is written before overwriting stamping */
  1238. wmb();
  1239. wqe->mss_hdr_size = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
  1240. wr->wr.ud.hlen);
  1241. *lso_seg_len = halign;
  1242. return 0;
  1243. }
  1244. static __be32 send_ieth(struct ib_send_wr *wr)
  1245. {
  1246. switch (wr->opcode) {
  1247. case IB_WR_SEND_WITH_IMM:
  1248. case IB_WR_RDMA_WRITE_WITH_IMM:
  1249. return wr->ex.imm_data;
  1250. case IB_WR_SEND_WITH_INV:
  1251. return cpu_to_be32(wr->ex.invalidate_rkey);
  1252. default:
  1253. return 0;
  1254. }
  1255. }
  1256. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1257. struct ib_send_wr **bad_wr)
  1258. {
  1259. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1260. void *wqe;
  1261. struct mlx4_wqe_ctrl_seg *ctrl;
  1262. struct mlx4_wqe_data_seg *dseg;
  1263. unsigned long flags;
  1264. int nreq;
  1265. int err = 0;
  1266. unsigned ind;
  1267. int uninitialized_var(stamp);
  1268. int uninitialized_var(size);
  1269. unsigned uninitialized_var(seglen);
  1270. int i;
  1271. spin_lock_irqsave(&qp->sq.lock, flags);
  1272. ind = qp->sq_next_wqe;
  1273. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1274. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1275. err = -ENOMEM;
  1276. *bad_wr = wr;
  1277. goto out;
  1278. }
  1279. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1280. err = -EINVAL;
  1281. *bad_wr = wr;
  1282. goto out;
  1283. }
  1284. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1285. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1286. ctrl->srcrb_flags =
  1287. (wr->send_flags & IB_SEND_SIGNALED ?
  1288. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1289. (wr->send_flags & IB_SEND_SOLICITED ?
  1290. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1291. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1292. cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  1293. MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
  1294. qp->sq_signal_bits;
  1295. ctrl->imm = send_ieth(wr);
  1296. wqe += sizeof *ctrl;
  1297. size = sizeof *ctrl / 16;
  1298. switch (ibqp->qp_type) {
  1299. case IB_QPT_RC:
  1300. case IB_QPT_UC:
  1301. switch (wr->opcode) {
  1302. case IB_WR_ATOMIC_CMP_AND_SWP:
  1303. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1304. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1305. wr->wr.atomic.rkey);
  1306. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1307. set_atomic_seg(wqe, wr);
  1308. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1309. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1310. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1311. break;
  1312. case IB_WR_RDMA_READ:
  1313. case IB_WR_RDMA_WRITE:
  1314. case IB_WR_RDMA_WRITE_WITH_IMM:
  1315. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1316. wr->wr.rdma.rkey);
  1317. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1318. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1319. break;
  1320. case IB_WR_LOCAL_INV:
  1321. set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
  1322. wqe += sizeof (struct mlx4_wqe_local_inval_seg);
  1323. size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
  1324. break;
  1325. case IB_WR_FAST_REG_MR:
  1326. set_fmr_seg(wqe, wr);
  1327. wqe += sizeof (struct mlx4_wqe_fmr_seg);
  1328. size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
  1329. break;
  1330. default:
  1331. /* No extra segments required for sends */
  1332. break;
  1333. }
  1334. break;
  1335. case IB_QPT_UD:
  1336. set_datagram_seg(wqe, wr);
  1337. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1338. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1339. if (wr->opcode == IB_WR_LSO) {
  1340. err = build_lso_seg(wqe, wr, qp, &seglen);
  1341. if (unlikely(err)) {
  1342. *bad_wr = wr;
  1343. goto out;
  1344. }
  1345. wqe += seglen;
  1346. size += seglen / 16;
  1347. }
  1348. break;
  1349. case IB_QPT_SMI:
  1350. case IB_QPT_GSI:
  1351. err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
  1352. if (unlikely(err)) {
  1353. *bad_wr = wr;
  1354. goto out;
  1355. }
  1356. wqe += seglen;
  1357. size += seglen / 16;
  1358. break;
  1359. default:
  1360. break;
  1361. }
  1362. /*
  1363. * Write data segments in reverse order, so as to
  1364. * overwrite cacheline stamp last within each
  1365. * cacheline. This avoids issues with WQE
  1366. * prefetching.
  1367. */
  1368. dseg = wqe;
  1369. dseg += wr->num_sge - 1;
  1370. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1371. /* Add one more inline data segment for ICRC for MLX sends */
  1372. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1373. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1374. set_mlx_icrc_seg(dseg + 1);
  1375. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1376. }
  1377. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1378. set_data_seg(dseg, wr->sg_list + i);
  1379. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1380. MLX4_WQE_CTRL_FENCE : 0) | size;
  1381. /*
  1382. * Make sure descriptor is fully written before
  1383. * setting ownership bit (because HW can start
  1384. * executing as soon as we do).
  1385. */
  1386. wmb();
  1387. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1388. err = -EINVAL;
  1389. goto out;
  1390. }
  1391. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1392. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  1393. stamp = ind + qp->sq_spare_wqes;
  1394. ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
  1395. /*
  1396. * We can improve latency by not stamping the last
  1397. * send queue WQE until after ringing the doorbell, so
  1398. * only stamp here if there are still more WQEs to post.
  1399. *
  1400. * Same optimization applies to padding with NOP wqe
  1401. * in case of WQE shrinking (used to prevent wrap-around
  1402. * in the middle of WR).
  1403. */
  1404. if (wr->next) {
  1405. stamp_send_wqe(qp, stamp, size * 16);
  1406. ind = pad_wraparound(qp, ind);
  1407. }
  1408. }
  1409. out:
  1410. if (likely(nreq)) {
  1411. qp->sq.head += nreq;
  1412. /*
  1413. * Make sure that descriptors are written before
  1414. * doorbell record.
  1415. */
  1416. wmb();
  1417. writel(qp->doorbell_qpn,
  1418. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1419. /*
  1420. * Make sure doorbells don't leak out of SQ spinlock
  1421. * and reach the HCA out of order.
  1422. */
  1423. mmiowb();
  1424. stamp_send_wqe(qp, stamp, size * 16);
  1425. ind = pad_wraparound(qp, ind);
  1426. qp->sq_next_wqe = ind;
  1427. }
  1428. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1429. return err;
  1430. }
  1431. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1432. struct ib_recv_wr **bad_wr)
  1433. {
  1434. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1435. struct mlx4_wqe_data_seg *scat;
  1436. unsigned long flags;
  1437. int err = 0;
  1438. int nreq;
  1439. int ind;
  1440. int i;
  1441. spin_lock_irqsave(&qp->rq.lock, flags);
  1442. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1443. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1444. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.send_cq)) {
  1445. err = -ENOMEM;
  1446. *bad_wr = wr;
  1447. goto out;
  1448. }
  1449. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1450. err = -EINVAL;
  1451. *bad_wr = wr;
  1452. goto out;
  1453. }
  1454. scat = get_recv_wqe(qp, ind);
  1455. for (i = 0; i < wr->num_sge; ++i)
  1456. __set_data_seg(scat + i, wr->sg_list + i);
  1457. if (i < qp->rq.max_gs) {
  1458. scat[i].byte_count = 0;
  1459. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1460. scat[i].addr = 0;
  1461. }
  1462. qp->rq.wrid[ind] = wr->wr_id;
  1463. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1464. }
  1465. out:
  1466. if (likely(nreq)) {
  1467. qp->rq.head += nreq;
  1468. /*
  1469. * Make sure that descriptors are written before
  1470. * doorbell record.
  1471. */
  1472. wmb();
  1473. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1474. }
  1475. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1476. return err;
  1477. }
  1478. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1479. {
  1480. switch (mlx4_state) {
  1481. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1482. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1483. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1484. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1485. case MLX4_QP_STATE_SQ_DRAINING:
  1486. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1487. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1488. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1489. default: return -1;
  1490. }
  1491. }
  1492. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1493. {
  1494. switch (mlx4_mig_state) {
  1495. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1496. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1497. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1498. default: return -1;
  1499. }
  1500. }
  1501. static int to_ib_qp_access_flags(int mlx4_flags)
  1502. {
  1503. int ib_flags = 0;
  1504. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1505. ib_flags |= IB_ACCESS_REMOTE_READ;
  1506. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1507. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1508. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1509. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1510. return ib_flags;
  1511. }
  1512. static void to_ib_ah_attr(struct mlx4_dev *dev, struct ib_ah_attr *ib_ah_attr,
  1513. struct mlx4_qp_path *path)
  1514. {
  1515. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1516. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1517. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1518. return;
  1519. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1520. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1521. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1522. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1523. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1524. if (ib_ah_attr->ah_flags) {
  1525. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1526. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1527. ib_ah_attr->grh.traffic_class =
  1528. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1529. ib_ah_attr->grh.flow_label =
  1530. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1531. memcpy(ib_ah_attr->grh.dgid.raw,
  1532. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1533. }
  1534. }
  1535. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1536. struct ib_qp_init_attr *qp_init_attr)
  1537. {
  1538. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1539. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1540. struct mlx4_qp_context context;
  1541. int mlx4_state;
  1542. int err = 0;
  1543. mutex_lock(&qp->mutex);
  1544. if (qp->state == IB_QPS_RESET) {
  1545. qp_attr->qp_state = IB_QPS_RESET;
  1546. goto done;
  1547. }
  1548. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1549. if (err) {
  1550. err = -EINVAL;
  1551. goto out;
  1552. }
  1553. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1554. qp->state = to_ib_qp_state(mlx4_state);
  1555. qp_attr->qp_state = qp->state;
  1556. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1557. qp_attr->path_mig_state =
  1558. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1559. qp_attr->qkey = be32_to_cpu(context.qkey);
  1560. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1561. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1562. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1563. qp_attr->qp_access_flags =
  1564. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1565. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1566. to_ib_ah_attr(dev->dev, &qp_attr->ah_attr, &context.pri_path);
  1567. to_ib_ah_attr(dev->dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1568. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1569. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1570. }
  1571. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1572. if (qp_attr->qp_state == IB_QPS_INIT)
  1573. qp_attr->port_num = qp->port;
  1574. else
  1575. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1576. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1577. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1578. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1579. qp_attr->max_dest_rd_atomic =
  1580. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1581. qp_attr->min_rnr_timer =
  1582. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1583. qp_attr->timeout = context.pri_path.ackto >> 3;
  1584. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1585. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1586. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1587. done:
  1588. qp_attr->cur_qp_state = qp_attr->qp_state;
  1589. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1590. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1591. if (!ibqp->uobject) {
  1592. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1593. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1594. } else {
  1595. qp_attr->cap.max_send_wr = 0;
  1596. qp_attr->cap.max_send_sge = 0;
  1597. }
  1598. /*
  1599. * We don't support inline sends for kernel QPs (yet), and we
  1600. * don't know what userspace's value should be.
  1601. */
  1602. qp_attr->cap.max_inline_data = 0;
  1603. qp_init_attr->cap = qp_attr->cap;
  1604. qp_init_attr->create_flags = 0;
  1605. if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1606. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  1607. if (qp->flags & MLX4_IB_QP_LSO)
  1608. qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
  1609. out:
  1610. mutex_unlock(&qp->mutex);
  1611. return err;
  1612. }