sl82c105.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * SL82C105/Winbond 553 IDE driver
  3. *
  4. * Maintainer unknown.
  5. *
  6. * Drive tuning added from Rebel.com's kernel sources
  7. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  8. *
  9. * Merge in Russell's HW workarounds, fix various problems
  10. * with the timing registers setup.
  11. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  12. *
  13. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  15. */
  16. #include <linux/types.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/hdreg.h>
  20. #include <linux/pci.h>
  21. #include <linux/ide.h>
  22. #include <asm/io.h>
  23. #define DRV_NAME "sl82c105"
  24. #undef DEBUG
  25. #ifdef DEBUG
  26. #define DBG(arg) printk arg
  27. #else
  28. #define DBG(fmt,...)
  29. #endif
  30. /*
  31. * SL82C105 PCI config register 0x40 bits.
  32. */
  33. #define CTRL_IDE_IRQB (1 << 30)
  34. #define CTRL_IDE_IRQA (1 << 28)
  35. #define CTRL_LEGIRQ (1 << 11)
  36. #define CTRL_P1F16 (1 << 5)
  37. #define CTRL_P1EN (1 << 4)
  38. #define CTRL_P0F16 (1 << 1)
  39. #define CTRL_P0EN (1 << 0)
  40. /*
  41. * Convert a PIO mode and cycle time to the required on/off times
  42. * for the interface. This has protection against runaway timings.
  43. */
  44. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  45. {
  46. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  47. unsigned int cmd_on, cmd_off;
  48. u8 iordy = 0;
  49. cmd_on = (t->active + 29) / 30;
  50. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  51. if (cmd_on == 0)
  52. cmd_on = 1;
  53. if (cmd_off == 0)
  54. cmd_off = 1;
  55. if (pio > 2 || ide_dev_has_iordy(drive->id))
  56. iordy = 0x40;
  57. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  58. }
  59. /*
  60. * Configure the chipset for PIO mode.
  61. */
  62. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  63. {
  64. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  65. int reg = 0x44 + drive->dn * 4;
  66. u16 drv_ctrl;
  67. drv_ctrl = get_pio_timings(drive, pio);
  68. /*
  69. * Store the PIO timings so that we can restore them
  70. * in case DMA will be turned off...
  71. */
  72. drive->drive_data &= 0xffff0000;
  73. drive->drive_data |= drv_ctrl;
  74. pci_write_config_word(dev, reg, drv_ctrl);
  75. pci_read_config_word (dev, reg, &drv_ctrl);
  76. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  77. ide_xfer_verbose(pio + XFER_PIO_0),
  78. ide_pio_cycle_time(drive, pio), drv_ctrl);
  79. }
  80. /*
  81. * Configure the chipset for DMA mode.
  82. */
  83. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  84. {
  85. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  86. u16 drv_ctrl;
  87. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  88. drive->name, ide_xfer_verbose(speed)));
  89. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  90. /*
  91. * Store the DMA timings so that we can actually program
  92. * them when DMA will be turned on...
  93. */
  94. drive->drive_data &= 0x0000ffff;
  95. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  96. }
  97. /*
  98. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  99. * all DMA activity is completed. Sometimes this causes problems (eg,
  100. * when the drive wants to report an error condition).
  101. *
  102. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  103. * state machine. We need to kick this to work around various bugs.
  104. */
  105. static inline void sl82c105_reset_host(struct pci_dev *dev)
  106. {
  107. u16 val;
  108. pci_read_config_word(dev, 0x7e, &val);
  109. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  110. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  111. }
  112. /*
  113. * If we get an IRQ timeout, it might be that the DMA state machine
  114. * got confused. Fix from Todd Inglett. Details from Winbond.
  115. *
  116. * This function is called when the IDE timer expires, the drive
  117. * indicates that it is READY, and we were waiting for DMA to complete.
  118. */
  119. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  120. {
  121. ide_hwif_t *hwif = HWIF(drive);
  122. struct pci_dev *dev = to_pci_dev(hwif->dev);
  123. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  124. u8 dma_cmd;
  125. printk("sl82c105: lost IRQ, resetting host\n");
  126. /*
  127. * Check the raw interrupt from the drive.
  128. */
  129. pci_read_config_dword(dev, 0x40, &val);
  130. if (val & mask)
  131. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  132. /*
  133. * Was DMA enabled? If so, disable it - we're resetting the
  134. * host. The IDE layer will be handling the drive for us.
  135. */
  136. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  137. if (dma_cmd & 1) {
  138. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  139. printk("sl82c105: DMA was enabled\n");
  140. }
  141. sl82c105_reset_host(dev);
  142. }
  143. /*
  144. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  145. * Winbond recommend that the DMA state machine is reset prior to
  146. * setting the bus master DMA enable bit.
  147. *
  148. * The generic IDE core will have disabled the BMEN bit before this
  149. * function is called.
  150. */
  151. static void sl82c105_dma_start(ide_drive_t *drive)
  152. {
  153. ide_hwif_t *hwif = HWIF(drive);
  154. struct pci_dev *dev = to_pci_dev(hwif->dev);
  155. int reg = 0x44 + drive->dn * 4;
  156. DBG(("%s(drive:%s)\n", __func__, drive->name));
  157. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  158. sl82c105_reset_host(dev);
  159. ide_dma_start(drive);
  160. }
  161. static void sl82c105_dma_timeout(ide_drive_t *drive)
  162. {
  163. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  164. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  165. sl82c105_reset_host(dev);
  166. ide_dma_timeout(drive);
  167. }
  168. static int sl82c105_dma_end(ide_drive_t *drive)
  169. {
  170. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  171. int reg = 0x44 + drive->dn * 4;
  172. int ret;
  173. DBG(("%s(drive:%s)\n", __func__, drive->name));
  174. ret = __ide_dma_end(drive);
  175. pci_write_config_word(dev, reg, drive->drive_data);
  176. return ret;
  177. }
  178. /*
  179. * ATA reset will clear the 16 bits mode in the control
  180. * register, we need to reprogram it
  181. */
  182. static void sl82c105_resetproc(ide_drive_t *drive)
  183. {
  184. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  185. u32 val;
  186. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  187. pci_read_config_dword(dev, 0x40, &val);
  188. val |= (CTRL_P1F16 | CTRL_P0F16);
  189. pci_write_config_dword(dev, 0x40, val);
  190. }
  191. /*
  192. * Return the revision of the Winbond bridge
  193. * which this function is part of.
  194. */
  195. static u8 sl82c105_bridge_revision(struct pci_dev *dev)
  196. {
  197. struct pci_dev *bridge;
  198. /*
  199. * The bridge should be part of the same device, but function 0.
  200. */
  201. bridge = pci_get_bus_and_slot(dev->bus->number,
  202. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  203. if (!bridge)
  204. return -1;
  205. /*
  206. * Make sure it is a Winbond 553 and is an ISA bridge.
  207. */
  208. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  209. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  210. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  211. pci_dev_put(bridge);
  212. return -1;
  213. }
  214. /*
  215. * We need to find function 0's revision, not function 1
  216. */
  217. pci_dev_put(bridge);
  218. return bridge->revision;
  219. }
  220. /*
  221. * Enable the PCI device
  222. *
  223. * --BenH: It's arch fixup code that should enable channels that
  224. * have not been enabled by firmware. I decided we can still enable
  225. * channel 0 here at least, but channel 1 has to be enabled by
  226. * firmware or arch code. We still set both to 16 bits mode.
  227. */
  228. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev)
  229. {
  230. u32 val;
  231. DBG(("init_chipset_sl82c105()\n"));
  232. pci_read_config_dword(dev, 0x40, &val);
  233. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  234. pci_write_config_dword(dev, 0x40, val);
  235. return dev->irq;
  236. }
  237. static const struct ide_port_ops sl82c105_port_ops = {
  238. .set_pio_mode = sl82c105_set_pio_mode,
  239. .set_dma_mode = sl82c105_set_dma_mode,
  240. .resetproc = sl82c105_resetproc,
  241. };
  242. static const struct ide_dma_ops sl82c105_dma_ops = {
  243. .dma_host_set = ide_dma_host_set,
  244. .dma_setup = ide_dma_setup,
  245. .dma_exec_cmd = ide_dma_exec_cmd,
  246. .dma_start = sl82c105_dma_start,
  247. .dma_end = sl82c105_dma_end,
  248. .dma_test_irq = ide_dma_test_irq,
  249. .dma_lost_irq = sl82c105_dma_lost_irq,
  250. .dma_timeout = sl82c105_dma_timeout,
  251. };
  252. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  253. .name = DRV_NAME,
  254. .init_chipset = init_chipset_sl82c105,
  255. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  256. .port_ops = &sl82c105_port_ops,
  257. .dma_ops = &sl82c105_dma_ops,
  258. .host_flags = IDE_HFLAG_IO_32BIT |
  259. IDE_HFLAG_UNMASK_IRQS |
  260. /* FIXME: check for Compatibility mode in generic IDE PCI code */
  261. #if defined(CONFIG_LOPEC) || defined(CONFIG_SANDPOINT)
  262. IDE_HFLAG_FORCE_LEGACY_IRQS |
  263. #endif
  264. IDE_HFLAG_SERIALIZE_DMA |
  265. IDE_HFLAG_NO_AUTODMA,
  266. .pio_mask = ATA_PIO5,
  267. .mwdma_mask = ATA_MWDMA2,
  268. };
  269. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  270. {
  271. struct ide_port_info d = sl82c105_chipset;
  272. u8 rev = sl82c105_bridge_revision(dev);
  273. if (rev <= 5) {
  274. /*
  275. * Never ever EVER under any circumstances enable
  276. * DMA when the bridge is this old.
  277. */
  278. printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
  279. "revision %d, BM-DMA disabled\n", rev);
  280. d.dma_ops = NULL;
  281. d.mwdma_mask = 0;
  282. d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
  283. }
  284. return ide_pci_init_one(dev, &d, NULL);
  285. }
  286. static const struct pci_device_id sl82c105_pci_tbl[] = {
  287. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  288. { 0, },
  289. };
  290. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  291. static struct pci_driver driver = {
  292. .name = "W82C105_IDE",
  293. .id_table = sl82c105_pci_tbl,
  294. .probe = sl82c105_init_one,
  295. .remove = ide_pci_remove,
  296. };
  297. static int __init sl82c105_ide_init(void)
  298. {
  299. return ide_pci_register_driver(&driver);
  300. }
  301. static void __exit sl82c105_ide_exit(void)
  302. {
  303. pci_unregister_driver(&driver);
  304. }
  305. module_init(sl82c105_ide_init);
  306. module_exit(sl82c105_ide_exit);
  307. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  308. MODULE_LICENSE("GPL");