sgiioc4.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it would be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  11. *
  12. * You should have received a copy of the GNU General Public
  13. * License along with this program; if not, write the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  15. *
  16. * For further information regarding this notice, see:
  17. *
  18. * http://oss.sgi.com/projects/GenInfo/NoticeExplan
  19. */
  20. #include <linux/module.h>
  21. #include <linux/types.h>
  22. #include <linux/pci.h>
  23. #include <linux/delay.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/ioport.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/scatterlist.h>
  30. #include <linux/ioc4.h>
  31. #include <asm/io.h>
  32. #include <linux/ide.h>
  33. #define DRV_NAME "SGIIOC4"
  34. /* IOC4 Specific Definitions */
  35. #define IOC4_CMD_OFFSET 0x100
  36. #define IOC4_CTRL_OFFSET 0x120
  37. #define IOC4_DMA_OFFSET 0x140
  38. #define IOC4_INTR_OFFSET 0x0
  39. #define IOC4_TIMING 0x00
  40. #define IOC4_DMA_PTR_L 0x01
  41. #define IOC4_DMA_PTR_H 0x02
  42. #define IOC4_DMA_ADDR_L 0x03
  43. #define IOC4_DMA_ADDR_H 0x04
  44. #define IOC4_BC_DEV 0x05
  45. #define IOC4_BC_MEM 0x06
  46. #define IOC4_DMA_CTRL 0x07
  47. #define IOC4_DMA_END_ADDR 0x08
  48. /* Bits in the IOC4 Control/Status Register */
  49. #define IOC4_S_DMA_START 0x01
  50. #define IOC4_S_DMA_STOP 0x02
  51. #define IOC4_S_DMA_DIR 0x04
  52. #define IOC4_S_DMA_ACTIVE 0x08
  53. #define IOC4_S_DMA_ERROR 0x10
  54. #define IOC4_ATA_MEMERR 0x02
  55. /* Read/Write Directions */
  56. #define IOC4_DMA_WRITE 0x04
  57. #define IOC4_DMA_READ 0x00
  58. /* Interrupt Register Offsets */
  59. #define IOC4_INTR_REG 0x03
  60. #define IOC4_INTR_SET 0x05
  61. #define IOC4_INTR_CLEAR 0x07
  62. #define IOC4_IDE_CACHELINE_SIZE 128
  63. #define IOC4_CMD_CTL_BLK_SIZE 0x20
  64. #define IOC4_SUPPORTED_FIRMWARE_REV 46
  65. typedef struct {
  66. u32 timing_reg0;
  67. u32 timing_reg1;
  68. u32 low_mem_ptr;
  69. u32 high_mem_ptr;
  70. u32 low_mem_addr;
  71. u32 high_mem_addr;
  72. u32 dev_byte_count;
  73. u32 mem_byte_count;
  74. u32 status;
  75. } ioc4_dma_regs_t;
  76. /* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
  77. /* IOC4 has only 1 IDE channel */
  78. #define IOC4_PRD_BYTES 16
  79. #define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
  80. static void
  81. sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
  82. unsigned long ctrl_port, unsigned long irq_port)
  83. {
  84. unsigned long reg = data_port;
  85. int i;
  86. /* Registers are word (32 bit) aligned */
  87. for (i = 0; i <= 7; i++)
  88. hw->io_ports_array[i] = reg + i * 4;
  89. if (ctrl_port)
  90. hw->io_ports.ctl_addr = ctrl_port;
  91. if (irq_port)
  92. hw->io_ports.irq_addr = irq_port;
  93. }
  94. static void
  95. sgiioc4_maskproc(ide_drive_t * drive, int mask)
  96. {
  97. writeb(ATA_DEVCTL_OBS | (mask ? 2 : 0),
  98. (void __iomem *)drive->hwif->io_ports.ctl_addr);
  99. }
  100. static int
  101. sgiioc4_checkirq(ide_hwif_t * hwif)
  102. {
  103. unsigned long intr_addr =
  104. hwif->io_ports.irq_addr + IOC4_INTR_REG * 4;
  105. if ((u8)readl((void __iomem *)intr_addr) & 0x03)
  106. return 1;
  107. return 0;
  108. }
  109. static u8 sgiioc4_read_status(ide_hwif_t *);
  110. static int
  111. sgiioc4_clearirq(ide_drive_t * drive)
  112. {
  113. u32 intr_reg;
  114. ide_hwif_t *hwif = HWIF(drive);
  115. struct ide_io_ports *io_ports = &hwif->io_ports;
  116. unsigned long other_ir = io_ports->irq_addr + (IOC4_INTR_REG << 2);
  117. /* Code to check for PCI error conditions */
  118. intr_reg = readl((void __iomem *)other_ir);
  119. if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
  120. /*
  121. * Using sgiioc4_read_status to read the Status register has a
  122. * side effect of clearing the interrupt. The first read should
  123. * clear it if it is set. The second read should return
  124. * a "clear" status if it got cleared. If not, then spin
  125. * for a bit trying to clear it.
  126. */
  127. u8 stat = sgiioc4_read_status(hwif);
  128. int count = 0;
  129. stat = sgiioc4_read_status(hwif);
  130. while ((stat & 0x80) && (count++ < 100)) {
  131. udelay(1);
  132. stat = sgiioc4_read_status(hwif);
  133. }
  134. if (intr_reg & 0x02) {
  135. struct pci_dev *dev = to_pci_dev(hwif->dev);
  136. /* Error when transferring DMA data on PCI bus */
  137. u32 pci_err_addr_low, pci_err_addr_high,
  138. pci_stat_cmd_reg;
  139. pci_err_addr_low =
  140. readl((void __iomem *)io_ports->irq_addr);
  141. pci_err_addr_high =
  142. readl((void __iomem *)(io_ports->irq_addr + 4));
  143. pci_read_config_dword(dev, PCI_COMMAND,
  144. &pci_stat_cmd_reg);
  145. printk(KERN_ERR
  146. "%s(%s) : PCI Bus Error when doing DMA:"
  147. " status-cmd reg is 0x%x\n",
  148. __func__, drive->name, pci_stat_cmd_reg);
  149. printk(KERN_ERR
  150. "%s(%s) : PCI Error Address is 0x%x%x\n",
  151. __func__, drive->name,
  152. pci_err_addr_high, pci_err_addr_low);
  153. /* Clear the PCI Error indicator */
  154. pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
  155. }
  156. /* Clear the Interrupt, Error bits on the IOC4 */
  157. writel(0x03, (void __iomem *)other_ir);
  158. intr_reg = readl((void __iomem *)other_ir);
  159. }
  160. return intr_reg & 3;
  161. }
  162. static void sgiioc4_dma_start(ide_drive_t *drive)
  163. {
  164. ide_hwif_t *hwif = HWIF(drive);
  165. unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
  166. unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
  167. unsigned int temp_reg = reg | IOC4_S_DMA_START;
  168. writel(temp_reg, (void __iomem *)ioc4_dma_addr);
  169. }
  170. static u32
  171. sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
  172. {
  173. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  174. u32 ioc4_dma;
  175. int count;
  176. count = 0;
  177. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  178. while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
  179. udelay(1);
  180. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  181. }
  182. return ioc4_dma;
  183. }
  184. /* Stops the IOC4 DMA Engine */
  185. static int sgiioc4_dma_end(ide_drive_t *drive)
  186. {
  187. u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
  188. ide_hwif_t *hwif = HWIF(drive);
  189. unsigned long dma_base = hwif->dma_base;
  190. int dma_stat = 0;
  191. unsigned long *ending_dma = ide_get_hwifdata(hwif);
  192. writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
  193. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  194. if (ioc4_dma & IOC4_S_DMA_STOP) {
  195. printk(KERN_ERR
  196. "%s(%s): IOC4 DMA STOP bit is still 1 :"
  197. "ioc4_dma_reg 0x%x\n",
  198. __func__, drive->name, ioc4_dma);
  199. dma_stat = 1;
  200. }
  201. /*
  202. * The IOC4 will DMA 1's to the ending dma area to indicate that
  203. * previous data DMA is complete. This is necessary because of relaxed
  204. * ordering between register reads and DMA writes on the Altix.
  205. */
  206. while ((cnt++ < 200) && (!valid)) {
  207. for (num = 0; num < 16; num++) {
  208. if (ending_dma[num]) {
  209. valid = 1;
  210. break;
  211. }
  212. }
  213. udelay(1);
  214. }
  215. if (!valid) {
  216. printk(KERN_ERR "%s(%s) : DMA incomplete\n", __func__,
  217. drive->name);
  218. dma_stat = 1;
  219. }
  220. bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
  221. bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
  222. if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
  223. if (bc_dev > bc_mem + 8) {
  224. printk(KERN_ERR
  225. "%s(%s): WARNING!! byte_count_dev %d "
  226. "!= byte_count_mem %d\n",
  227. __func__, drive->name, bc_dev, bc_mem);
  228. }
  229. }
  230. drive->waiting_for_dma = 0;
  231. ide_destroy_dmatable(drive);
  232. return dma_stat;
  233. }
  234. static void sgiioc4_set_dma_mode(ide_drive_t *drive, const u8 speed)
  235. {
  236. }
  237. /* returns 1 if dma irq issued, 0 otherwise */
  238. static int sgiioc4_dma_test_irq(ide_drive_t *drive)
  239. {
  240. return sgiioc4_checkirq(HWIF(drive));
  241. }
  242. static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
  243. {
  244. if (!on)
  245. sgiioc4_clearirq(drive);
  246. }
  247. static void
  248. sgiioc4_resetproc(ide_drive_t * drive)
  249. {
  250. sgiioc4_dma_end(drive);
  251. sgiioc4_clearirq(drive);
  252. }
  253. static void
  254. sgiioc4_dma_lost_irq(ide_drive_t * drive)
  255. {
  256. sgiioc4_resetproc(drive);
  257. ide_dma_lost_irq(drive);
  258. }
  259. static u8 sgiioc4_read_status(ide_hwif_t *hwif)
  260. {
  261. unsigned long port = hwif->io_ports.status_addr;
  262. u8 reg = (u8) readb((void __iomem *) port);
  263. if ((port & 0xFFF) == 0x11C) { /* Status register of IOC4 */
  264. if (reg & 0x51) { /* Not busy...check for interrupt */
  265. unsigned long other_ir = port - 0x110;
  266. unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
  267. /* Clear the Interrupt, Error bits on the IOC4 */
  268. if (intr_reg & 0x03) {
  269. writel(0x03, (void __iomem *) other_ir);
  270. intr_reg = (u32) readl((void __iomem *) other_ir);
  271. }
  272. }
  273. }
  274. return reg;
  275. }
  276. /* Creates a dma map for the scatter-gather list entries */
  277. static int __devinit
  278. ide_dma_sgiioc4(ide_hwif_t *hwif, const struct ide_port_info *d)
  279. {
  280. struct pci_dev *dev = to_pci_dev(hwif->dev);
  281. unsigned long dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
  282. void __iomem *virt_dma_base;
  283. int num_ports = sizeof (ioc4_dma_regs_t);
  284. void *pad;
  285. if (dma_base == 0)
  286. return -1;
  287. printk(KERN_INFO "%s: BM-DMA at 0x%04lx-0x%04lx\n", hwif->name,
  288. dma_base, dma_base + num_ports - 1);
  289. if (!request_mem_region(dma_base, num_ports, hwif->name)) {
  290. printk(KERN_ERR
  291. "%s(%s) -- ERROR, Addresses 0x%p to 0x%p "
  292. "ALREADY in use\n",
  293. __func__, hwif->name, (void *) dma_base,
  294. (void *) dma_base + num_ports - 1);
  295. return -1;
  296. }
  297. virt_dma_base = ioremap(dma_base, num_ports);
  298. if (virt_dma_base == NULL) {
  299. printk(KERN_ERR
  300. "%s(%s) -- ERROR, Unable to map addresses 0x%lx to 0x%lx\n",
  301. __func__, hwif->name, dma_base, dma_base + num_ports - 1);
  302. goto dma_remap_failure;
  303. }
  304. hwif->dma_base = (unsigned long) virt_dma_base;
  305. hwif->dmatable_cpu = pci_alloc_consistent(dev,
  306. IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
  307. &hwif->dmatable_dma);
  308. if (!hwif->dmatable_cpu)
  309. goto dma_pci_alloc_failure;
  310. hwif->sg_max_nents = IOC4_PRD_ENTRIES;
  311. pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
  312. (dma_addr_t *)&hwif->extra_base);
  313. if (pad) {
  314. ide_set_hwifdata(hwif, pad);
  315. return 0;
  316. }
  317. pci_free_consistent(dev, IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
  318. hwif->dmatable_cpu, hwif->dmatable_dma);
  319. printk(KERN_INFO
  320. "%s() -- Error! Unable to allocate DMA Maps for drive %s\n",
  321. __func__, hwif->name);
  322. printk(KERN_INFO
  323. "Changing from DMA to PIO mode for Drive %s\n", hwif->name);
  324. dma_pci_alloc_failure:
  325. iounmap(virt_dma_base);
  326. dma_remap_failure:
  327. release_mem_region(dma_base, num_ports);
  328. return -1;
  329. }
  330. /* Initializes the IOC4 DMA Engine */
  331. static void
  332. sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
  333. {
  334. u32 ioc4_dma;
  335. ide_hwif_t *hwif = HWIF(drive);
  336. unsigned long dma_base = hwif->dma_base;
  337. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  338. u32 dma_addr, ending_dma_addr;
  339. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  340. if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
  341. printk(KERN_WARNING
  342. "%s(%s):Warning!! DMA from previous transfer was still active\n",
  343. __func__, drive->name);
  344. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  345. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  346. if (ioc4_dma & IOC4_S_DMA_STOP)
  347. printk(KERN_ERR
  348. "%s(%s) : IOC4 Dma STOP bit is still 1\n",
  349. __func__, drive->name);
  350. }
  351. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  352. if (ioc4_dma & IOC4_S_DMA_ERROR) {
  353. printk(KERN_WARNING
  354. "%s(%s) : Warning!! - DMA Error during Previous"
  355. " transfer | status 0x%x\n",
  356. __func__, drive->name, ioc4_dma);
  357. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  358. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  359. if (ioc4_dma & IOC4_S_DMA_STOP)
  360. printk(KERN_ERR
  361. "%s(%s) : IOC4 DMA STOP bit is still 1\n",
  362. __func__, drive->name);
  363. }
  364. /* Address of the Scatter Gather List */
  365. dma_addr = cpu_to_le32(hwif->dmatable_dma);
  366. writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
  367. /* Address of the Ending DMA */
  368. memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
  369. ending_dma_addr = cpu_to_le32(hwif->extra_base);
  370. writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
  371. writel(dma_direction, (void __iomem *)ioc4_dma_addr);
  372. drive->waiting_for_dma = 1;
  373. }
  374. /* IOC4 Scatter Gather list Format */
  375. /* 128 Bit entries to support 64 bit addresses in the future */
  376. /* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
  377. /* --------------------------------------------------------------------- */
  378. /* | Upper 32 bits - Zero | Lower 32 bits- address | */
  379. /* --------------------------------------------------------------------- */
  380. /* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
  381. /* --------------------------------------------------------------------- */
  382. /* Creates the scatter gather list, DMA Table */
  383. static unsigned int
  384. sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
  385. {
  386. ide_hwif_t *hwif = HWIF(drive);
  387. unsigned int *table = hwif->dmatable_cpu;
  388. unsigned int count = 0, i = 1;
  389. struct scatterlist *sg;
  390. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  391. if (!i)
  392. return 0; /* sglist of length Zero */
  393. sg = hwif->sg_table;
  394. while (i && sg_dma_len(sg)) {
  395. dma_addr_t cur_addr;
  396. int cur_len;
  397. cur_addr = sg_dma_address(sg);
  398. cur_len = sg_dma_len(sg);
  399. while (cur_len) {
  400. if (count++ >= IOC4_PRD_ENTRIES) {
  401. printk(KERN_WARNING
  402. "%s: DMA table too small\n",
  403. drive->name);
  404. goto use_pio_instead;
  405. } else {
  406. u32 bcount =
  407. 0x10000 - (cur_addr & 0xffff);
  408. if (bcount > cur_len)
  409. bcount = cur_len;
  410. /* put the addr, length in
  411. * the IOC4 dma-table format */
  412. *table = 0x0;
  413. table++;
  414. *table = cpu_to_be32(cur_addr);
  415. table++;
  416. *table = 0x0;
  417. table++;
  418. *table = cpu_to_be32(bcount);
  419. table++;
  420. cur_addr += bcount;
  421. cur_len -= bcount;
  422. }
  423. }
  424. sg = sg_next(sg);
  425. i--;
  426. }
  427. if (count) {
  428. table--;
  429. *table |= cpu_to_be32(0x80000000);
  430. return count;
  431. }
  432. use_pio_instead:
  433. ide_destroy_dmatable(drive);
  434. return 0; /* revert to PIO for this request */
  435. }
  436. static int sgiioc4_dma_setup(ide_drive_t *drive)
  437. {
  438. struct request *rq = HWGROUP(drive)->rq;
  439. unsigned int count = 0;
  440. int ddir;
  441. if (rq_data_dir(rq))
  442. ddir = PCI_DMA_TODEVICE;
  443. else
  444. ddir = PCI_DMA_FROMDEVICE;
  445. if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
  446. /* try PIO instead of DMA */
  447. ide_map_sg(drive, rq);
  448. return 1;
  449. }
  450. if (rq_data_dir(rq))
  451. /* Writes TO the IOC4 FROM Main Memory */
  452. ddir = IOC4_DMA_READ;
  453. else
  454. /* Writes FROM the IOC4 TO Main Memory */
  455. ddir = IOC4_DMA_WRITE;
  456. sgiioc4_configure_for_dma(ddir, drive);
  457. return 0;
  458. }
  459. static const struct ide_tp_ops sgiioc4_tp_ops = {
  460. .exec_command = ide_exec_command,
  461. .read_status = sgiioc4_read_status,
  462. .read_altstatus = ide_read_altstatus,
  463. .read_sff_dma_status = ide_read_sff_dma_status,
  464. .set_irq = ide_set_irq,
  465. .tf_load = ide_tf_load,
  466. .tf_read = ide_tf_read,
  467. .input_data = ide_input_data,
  468. .output_data = ide_output_data,
  469. };
  470. static const struct ide_port_ops sgiioc4_port_ops = {
  471. .set_dma_mode = sgiioc4_set_dma_mode,
  472. /* reset DMA engine, clear IRQs */
  473. .resetproc = sgiioc4_resetproc,
  474. /* mask on/off NIEN register */
  475. .maskproc = sgiioc4_maskproc,
  476. };
  477. static const struct ide_dma_ops sgiioc4_dma_ops = {
  478. .dma_host_set = sgiioc4_dma_host_set,
  479. .dma_setup = sgiioc4_dma_setup,
  480. .dma_start = sgiioc4_dma_start,
  481. .dma_end = sgiioc4_dma_end,
  482. .dma_test_irq = sgiioc4_dma_test_irq,
  483. .dma_lost_irq = sgiioc4_dma_lost_irq,
  484. .dma_timeout = ide_dma_timeout,
  485. };
  486. static const struct ide_port_info sgiioc4_port_info __devinitdata = {
  487. .name = DRV_NAME,
  488. .chipset = ide_pci,
  489. .init_dma = ide_dma_sgiioc4,
  490. .tp_ops = &sgiioc4_tp_ops,
  491. .port_ops = &sgiioc4_port_ops,
  492. .dma_ops = &sgiioc4_dma_ops,
  493. .host_flags = IDE_HFLAG_MMIO,
  494. .mwdma_mask = ATA_MWDMA2_ONLY,
  495. };
  496. static int __devinit
  497. sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
  498. {
  499. unsigned long cmd_base, irqport;
  500. unsigned long bar0, cmd_phys_base, ctl;
  501. void __iomem *virt_base;
  502. struct ide_host *host;
  503. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  504. struct ide_port_info d = sgiioc4_port_info;
  505. int rc;
  506. /* Get the CmdBlk and CtrlBlk Base Registers */
  507. bar0 = pci_resource_start(dev, 0);
  508. virt_base = ioremap(bar0, pci_resource_len(dev, 0));
  509. if (virt_base == NULL) {
  510. printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
  511. DRV_NAME, bar0);
  512. return -ENOMEM;
  513. }
  514. cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
  515. ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
  516. irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
  517. cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
  518. if (!request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
  519. DRV_NAME)) {
  520. printk(KERN_ERR
  521. "%s %s: -- ERROR, Addresses "
  522. "0x%p to 0x%p ALREADY in use\n",
  523. DRV_NAME, pci_name(dev), (void *)cmd_phys_base,
  524. (void *) cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
  525. return -ENOMEM;
  526. }
  527. /* Initialize the IO registers */
  528. memset(&hw, 0, sizeof(hw));
  529. sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
  530. hw.irq = dev->irq;
  531. hw.chipset = ide_pci;
  532. hw.dev = &dev->dev;
  533. /* Initializing chipset IRQ Registers */
  534. writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
  535. host = ide_host_alloc(&d, hws);
  536. if (host == NULL) {
  537. rc = -ENOMEM;
  538. goto err;
  539. }
  540. rc = ide_host_register(host, &d, hws);
  541. if (rc)
  542. goto err_free;
  543. return 0;
  544. err_free:
  545. ide_host_free(host);
  546. err:
  547. release_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE);
  548. iounmap(virt_base);
  549. return rc;
  550. }
  551. static unsigned int __devinit
  552. pci_init_sgiioc4(struct pci_dev *dev)
  553. {
  554. int ret;
  555. printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
  556. DRV_NAME, pci_name(dev), dev->revision);
  557. if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
  558. printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
  559. "firmware is obsolete - please upgrade to "
  560. "revision46 or higher\n",
  561. DRV_NAME, pci_name(dev));
  562. ret = -EAGAIN;
  563. goto out;
  564. }
  565. ret = sgiioc4_ide_setup_pci_device(dev);
  566. out:
  567. return ret;
  568. }
  569. int
  570. ioc4_ide_attach_one(struct ioc4_driver_data *idd)
  571. {
  572. /* PCI-RT does not bring out IDE connection.
  573. * Do not attach to this particular IOC4.
  574. */
  575. if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
  576. return 0;
  577. return pci_init_sgiioc4(idd->idd_pdev);
  578. }
  579. static struct ioc4_submodule ioc4_ide_submodule = {
  580. .is_name = "IOC4_ide",
  581. .is_owner = THIS_MODULE,
  582. .is_probe = ioc4_ide_attach_one,
  583. /* .is_remove = ioc4_ide_remove_one, */
  584. };
  585. static int __init ioc4_ide_init(void)
  586. {
  587. return ioc4_register_submodule(&ioc4_ide_submodule);
  588. }
  589. late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
  590. MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
  591. MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
  592. MODULE_LICENSE("GPL");