ns87415.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
  4. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
  6. *
  7. * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/hdreg.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #include <linux/ide.h>
  17. #include <linux/init.h>
  18. #include <asm/io.h>
  19. #define DRV_NAME "ns87415"
  20. #ifdef CONFIG_SUPERIO
  21. /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
  22. * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
  23. * which use the integrated NS87514 cell for CD-ROM support.
  24. * i.e we have to support for CD-ROM installs.
  25. * See drivers/parisc/superio.c for more gory details.
  26. */
  27. #include <asm/superio.h>
  28. #define SUPERIO_IDE_MAX_RETRIES 25
  29. /* Because of a defect in Super I/O, all reads of the PCI DMA status
  30. * registers, IDE status register and the IDE select register need to be
  31. * retried
  32. */
  33. static u8 superio_ide_inb (unsigned long port)
  34. {
  35. u8 tmp;
  36. int retries = SUPERIO_IDE_MAX_RETRIES;
  37. /* printk(" [ reading port 0x%x with retry ] ", port); */
  38. do {
  39. tmp = inb(port);
  40. if (tmp == 0)
  41. udelay(50);
  42. } while (tmp == 0 && retries-- > 0);
  43. return tmp;
  44. }
  45. static u8 superio_read_status(ide_hwif_t *hwif)
  46. {
  47. return superio_ide_inb(hwif->io_ports.status_addr);
  48. }
  49. static u8 superio_read_sff_dma_status(ide_hwif_t *hwif)
  50. {
  51. return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
  52. }
  53. static void superio_tf_read(ide_drive_t *drive, ide_task_t *task)
  54. {
  55. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  56. struct ide_taskfile *tf = &task->tf;
  57. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  58. u16 data = inw(io_ports->data_addr);
  59. tf->data = data & 0xff;
  60. tf->hob_data = (data >> 8) & 0xff;
  61. }
  62. /* be sure we're looking at the low order bits */
  63. outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  64. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  65. tf->feature = inb(io_ports->feature_addr);
  66. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  67. tf->nsect = inb(io_ports->nsect_addr);
  68. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  69. tf->lbal = inb(io_ports->lbal_addr);
  70. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  71. tf->lbam = inb(io_ports->lbam_addr);
  72. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  73. tf->lbah = inb(io_ports->lbah_addr);
  74. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  75. tf->device = superio_ide_inb(io_ports->device_addr);
  76. if (task->tf_flags & IDE_TFLAG_LBA48) {
  77. outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  78. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  79. tf->hob_feature = inb(io_ports->feature_addr);
  80. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  81. tf->hob_nsect = inb(io_ports->nsect_addr);
  82. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  83. tf->hob_lbal = inb(io_ports->lbal_addr);
  84. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  85. tf->hob_lbam = inb(io_ports->lbam_addr);
  86. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  87. tf->hob_lbah = inb(io_ports->lbah_addr);
  88. }
  89. }
  90. static const struct ide_tp_ops superio_tp_ops = {
  91. .exec_command = ide_exec_command,
  92. .read_status = superio_read_status,
  93. .read_altstatus = ide_read_altstatus,
  94. .read_sff_dma_status = superio_read_sff_dma_status,
  95. .set_irq = ide_set_irq,
  96. .tf_load = ide_tf_load,
  97. .tf_read = superio_tf_read,
  98. .input_data = ide_input_data,
  99. .output_data = ide_output_data,
  100. };
  101. static void __devinit superio_init_iops(struct hwif_s *hwif)
  102. {
  103. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  104. u32 dma_stat;
  105. u8 port = hwif->channel, tmp;
  106. dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
  107. /* Clear error/interrupt, enable dma */
  108. tmp = superio_ide_inb(dma_stat);
  109. outb(tmp | 0x66, dma_stat);
  110. }
  111. #endif
  112. static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
  113. /*
  114. * This routine either enables/disables (according to drive->present)
  115. * the IRQ associated with the port (HWIF(drive)),
  116. * and selects either PIO or DMA handshaking for the next I/O operation.
  117. */
  118. static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
  119. {
  120. ide_hwif_t *hwif = HWIF(drive);
  121. struct pci_dev *dev = to_pci_dev(hwif->dev);
  122. unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
  123. unsigned long flags;
  124. local_irq_save(flags);
  125. new = *old;
  126. /* Adjust IRQ enable bit */
  127. bit = 1 << (8 + hwif->channel);
  128. new = drive->present ? (new & ~bit) : (new | bit);
  129. /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
  130. bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
  131. other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
  132. new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
  133. if (new != *old) {
  134. unsigned char stat;
  135. /*
  136. * Don't change DMA engine settings while Write Buffers
  137. * are busy.
  138. */
  139. (void) pci_read_config_byte(dev, 0x43, &stat);
  140. while (stat & 0x03) {
  141. udelay(1);
  142. (void) pci_read_config_byte(dev, 0x43, &stat);
  143. }
  144. *old = new;
  145. (void) pci_write_config_dword(dev, 0x40, new);
  146. /*
  147. * And let things settle...
  148. */
  149. udelay(10);
  150. }
  151. local_irq_restore(flags);
  152. }
  153. static void ns87415_selectproc (ide_drive_t *drive)
  154. {
  155. ns87415_prepare_drive (drive, drive->using_dma);
  156. }
  157. static int ns87415_dma_end(ide_drive_t *drive)
  158. {
  159. ide_hwif_t *hwif = HWIF(drive);
  160. u8 dma_stat = 0, dma_cmd = 0;
  161. drive->waiting_for_dma = 0;
  162. dma_stat = hwif->tp_ops->read_sff_dma_status(hwif);
  163. /* get DMA command mode */
  164. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  165. /* stop DMA */
  166. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  167. /* from ERRATA: clear the INTR & ERROR bits */
  168. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  169. outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
  170. /* and free any DMA resources */
  171. ide_destroy_dmatable(drive);
  172. /* verify good DMA status */
  173. return (dma_stat & 7) != 4;
  174. }
  175. static int ns87415_dma_setup(ide_drive_t *drive)
  176. {
  177. /* select DMA xfer */
  178. ns87415_prepare_drive(drive, 1);
  179. if (!ide_dma_setup(drive))
  180. return 0;
  181. /* DMA failed: select PIO xfer */
  182. ns87415_prepare_drive(drive, 0);
  183. return 1;
  184. }
  185. static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
  186. {
  187. struct pci_dev *dev = to_pci_dev(hwif->dev);
  188. unsigned int ctrl, using_inta;
  189. u8 progif;
  190. #ifdef __sparc_v9__
  191. int timeout;
  192. u8 stat;
  193. #endif
  194. /*
  195. * We cannot probe for IRQ: both ports share common IRQ on INTA.
  196. * Also, leave IRQ masked during drive probing, to prevent infinite
  197. * interrupts from a potentially floating INTA..
  198. *
  199. * IRQs get unmasked in selectproc when drive is first used.
  200. */
  201. (void) pci_read_config_dword(dev, 0x40, &ctrl);
  202. (void) pci_read_config_byte(dev, 0x09, &progif);
  203. /* is irq in "native" mode? */
  204. using_inta = progif & (1 << (hwif->channel << 1));
  205. if (!using_inta)
  206. using_inta = ctrl & (1 << (4 + hwif->channel));
  207. if (hwif->mate) {
  208. hwif->select_data = hwif->mate->select_data;
  209. } else {
  210. hwif->select_data = (unsigned long)
  211. &ns87415_control[ns87415_count++];
  212. ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
  213. if (using_inta)
  214. ctrl &= ~(1 << 6); /* unmask INTA */
  215. *((unsigned int *)hwif->select_data) = ctrl;
  216. (void) pci_write_config_dword(dev, 0x40, ctrl);
  217. /*
  218. * Set prefetch size to 512 bytes for both ports,
  219. * but don't turn on/off prefetching here.
  220. */
  221. pci_write_config_byte(dev, 0x55, 0xee);
  222. #ifdef __sparc_v9__
  223. /*
  224. * XXX: Reset the device, if we don't it will not respond to
  225. * SELECT_DRIVE() properly during first ide_probe_port().
  226. */
  227. timeout = 10000;
  228. outb(12, hwif->io_ports.ctl_addr);
  229. udelay(10);
  230. outb(8, hwif->io_ports.ctl_addr);
  231. do {
  232. udelay(50);
  233. stat = hwif->tp_ops->read_status(hwif);
  234. if (stat == 0xff)
  235. break;
  236. } while ((stat & BUSY_STAT) && --timeout);
  237. #endif
  238. }
  239. if (!using_inta)
  240. hwif->irq = __ide_default_irq(hwif->io_ports.data_addr);
  241. else if (!hwif->irq && hwif->mate && hwif->mate->irq)
  242. hwif->irq = hwif->mate->irq; /* share IRQ with mate */
  243. if (!hwif->dma_base)
  244. return;
  245. outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
  246. }
  247. static const struct ide_port_ops ns87415_port_ops = {
  248. .selectproc = ns87415_selectproc,
  249. };
  250. static const struct ide_dma_ops ns87415_dma_ops = {
  251. .dma_host_set = ide_dma_host_set,
  252. .dma_setup = ns87415_dma_setup,
  253. .dma_exec_cmd = ide_dma_exec_cmd,
  254. .dma_start = ide_dma_start,
  255. .dma_end = ns87415_dma_end,
  256. .dma_test_irq = ide_dma_test_irq,
  257. .dma_lost_irq = ide_dma_lost_irq,
  258. .dma_timeout = ide_dma_timeout,
  259. };
  260. static const struct ide_port_info ns87415_chipset __devinitdata = {
  261. .name = DRV_NAME,
  262. .init_hwif = init_hwif_ns87415,
  263. .port_ops = &ns87415_port_ops,
  264. .dma_ops = &ns87415_dma_ops,
  265. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  266. IDE_HFLAG_NO_ATAPI_DMA,
  267. };
  268. static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  269. {
  270. struct ide_port_info d = ns87415_chipset;
  271. #ifdef CONFIG_SUPERIO
  272. if (PCI_SLOT(dev->devfn) == 0xE) {
  273. /* Built-in - assume it's under superio. */
  274. d.init_iops = superio_init_iops;
  275. d.tp_ops = &superio_tp_ops;
  276. }
  277. #endif
  278. return ide_pci_init_one(dev, &d, NULL);
  279. }
  280. static const struct pci_device_id ns87415_pci_tbl[] = {
  281. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
  282. { 0, },
  283. };
  284. MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
  285. static struct pci_driver driver = {
  286. .name = "NS87415_IDE",
  287. .id_table = ns87415_pci_tbl,
  288. .probe = ns87415_init_one,
  289. .remove = ide_pci_remove,
  290. };
  291. static int __init ns87415_ide_init(void)
  292. {
  293. return ide_pci_register_driver(&driver);
  294. }
  295. static void __exit ns87415_ide_exit(void)
  296. {
  297. pci_unregister_driver(&driver);
  298. }
  299. module_init(ns87415_ide_init);
  300. module_exit(ns87415_ide_exit);
  301. MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
  302. MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
  303. MODULE_LICENSE("GPL");