hpt34x.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  3. *
  4. * May be copied or modified under the terms of the GNU General Public License
  5. *
  6. *
  7. * 00:12.0 Unknown mass storage controller:
  8. * Triones Technologies, Inc.
  9. * Unknown device 0003 (rev 01)
  10. *
  11. * hde: UDMA 2 (0x0000 0x0002) (0x0000 0x0010)
  12. * hdf: UDMA 2 (0x0002 0x0012) (0x0010 0x0030)
  13. * hde: DMA 2 (0x0000 0x0002) (0x0000 0x0010)
  14. * hdf: DMA 2 (0x0002 0x0012) (0x0010 0x0030)
  15. * hdg: DMA 1 (0x0012 0x0052) (0x0030 0x0070)
  16. * hdh: DMA 1 (0x0052 0x0252) (0x0070 0x00f0)
  17. *
  18. * ide-pci.c reference
  19. *
  20. * Since there are two cards that report almost identically,
  21. * the only discernable difference is the values reported in pcicmd.
  22. * Booting-BIOS card or HPT363 :: pcicmd == 0x07
  23. * Non-bootable card or HPT343 :: pcicmd == 0x05
  24. */
  25. #include <linux/module.h>
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. #include <linux/ioport.h>
  29. #include <linux/hdreg.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/ide.h>
  34. #define DRV_NAME "hpt34x"
  35. #define HPT343_DEBUG_DRIVE_INFO 0
  36. static void hpt34x_set_mode(ide_drive_t *drive, const u8 speed)
  37. {
  38. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  39. u32 reg1= 0, tmp1 = 0, reg2 = 0, tmp2 = 0;
  40. u8 hi_speed, lo_speed;
  41. hi_speed = speed >> 4;
  42. lo_speed = speed & 0x0f;
  43. if (hi_speed & 7) {
  44. hi_speed = (hi_speed & 4) ? 0x01 : 0x10;
  45. } else {
  46. lo_speed <<= 5;
  47. lo_speed >>= 5;
  48. }
  49. pci_read_config_dword(dev, 0x44, &reg1);
  50. pci_read_config_dword(dev, 0x48, &reg2);
  51. tmp1 = ((lo_speed << (3*drive->dn)) | (reg1 & ~(7 << (3*drive->dn))));
  52. tmp2 = ((hi_speed << drive->dn) | (reg2 & ~(0x11 << drive->dn)));
  53. pci_write_config_dword(dev, 0x44, tmp1);
  54. pci_write_config_dword(dev, 0x48, tmp2);
  55. #if HPT343_DEBUG_DRIVE_INFO
  56. printk("%s: %s drive%d (0x%04x 0x%04x) (0x%04x 0x%04x)" \
  57. " (0x%02x 0x%02x)\n",
  58. drive->name, ide_xfer_verbose(speed),
  59. drive->dn, reg1, tmp1, reg2, tmp2,
  60. hi_speed, lo_speed);
  61. #endif /* HPT343_DEBUG_DRIVE_INFO */
  62. }
  63. static void hpt34x_set_pio_mode(ide_drive_t *drive, const u8 pio)
  64. {
  65. hpt34x_set_mode(drive, XFER_PIO_0 + pio);
  66. }
  67. /*
  68. * If the BIOS does not set the IO base addaress to XX00, 343 will fail.
  69. */
  70. #define HPT34X_PCI_INIT_REG 0x80
  71. static unsigned int __devinit init_chipset_hpt34x(struct pci_dev *dev)
  72. {
  73. int i = 0;
  74. unsigned long hpt34xIoBase = pci_resource_start(dev, 4);
  75. unsigned long hpt_addr[4] = { 0x20, 0x34, 0x28, 0x3c };
  76. unsigned long hpt_addr_len[4] = { 7, 3, 7, 3 };
  77. u16 cmd;
  78. unsigned long flags;
  79. local_irq_save(flags);
  80. pci_write_config_byte(dev, HPT34X_PCI_INIT_REG, 0x00);
  81. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  82. if (cmd & PCI_COMMAND_MEMORY)
  83. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  84. else
  85. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  86. /*
  87. * Since 20-23 can be assigned and are R/W, we correct them.
  88. */
  89. pci_write_config_word(dev, PCI_COMMAND, cmd & ~PCI_COMMAND_IO);
  90. for(i=0; i<4; i++) {
  91. dev->resource[i].start = (hpt34xIoBase + hpt_addr[i]);
  92. dev->resource[i].end = dev->resource[i].start + hpt_addr_len[i];
  93. dev->resource[i].flags = IORESOURCE_IO;
  94. pci_write_config_dword(dev,
  95. (PCI_BASE_ADDRESS_0 + (i * 4)),
  96. dev->resource[i].start);
  97. }
  98. pci_write_config_word(dev, PCI_COMMAND, cmd);
  99. local_irq_restore(flags);
  100. return dev->irq;
  101. }
  102. static const struct ide_port_ops hpt34x_port_ops = {
  103. .set_pio_mode = hpt34x_set_pio_mode,
  104. .set_dma_mode = hpt34x_set_mode,
  105. };
  106. #define IDE_HFLAGS_HPT34X \
  107. (IDE_HFLAG_NO_ATAPI_DMA | \
  108. IDE_HFLAG_NO_DSC | \
  109. IDE_HFLAG_NO_AUTODMA)
  110. static const struct ide_port_info hpt34x_chipsets[] __devinitdata = {
  111. { /* 0: HPT343 */
  112. .name = DRV_NAME,
  113. .init_chipset = init_chipset_hpt34x,
  114. .port_ops = &hpt34x_port_ops,
  115. .host_flags = IDE_HFLAGS_HPT34X | IDE_HFLAG_NON_BOOTABLE,
  116. .pio_mask = ATA_PIO5,
  117. },
  118. { /* 1: HPT345 */
  119. .name = DRV_NAME,
  120. .init_chipset = init_chipset_hpt34x,
  121. .port_ops = &hpt34x_port_ops,
  122. .host_flags = IDE_HFLAGS_HPT34X | IDE_HFLAG_OFF_BOARD,
  123. .pio_mask = ATA_PIO5,
  124. #ifdef CONFIG_HPT34X_AUTODMA
  125. .swdma_mask = ATA_SWDMA2,
  126. .mwdma_mask = ATA_MWDMA2,
  127. .udma_mask = ATA_UDMA2,
  128. #endif
  129. }
  130. };
  131. static int __devinit hpt34x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  132. {
  133. const struct ide_port_info *d;
  134. u16 pcicmd = 0;
  135. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  136. d = &hpt34x_chipsets[(pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0];
  137. return ide_pci_init_one(dev, d, NULL);
  138. }
  139. static const struct pci_device_id hpt34x_pci_tbl[] = {
  140. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), 0 },
  141. { 0, },
  142. };
  143. MODULE_DEVICE_TABLE(pci, hpt34x_pci_tbl);
  144. static struct pci_driver driver = {
  145. .name = "HPT34x_IDE",
  146. .id_table = hpt34x_pci_tbl,
  147. .probe = hpt34x_init_one,
  148. .remove = ide_pci_remove,
  149. };
  150. static int __init hpt34x_ide_init(void)
  151. {
  152. return ide_pci_register_driver(&driver);
  153. }
  154. static void __exit hpt34x_ide_exit(void)
  155. {
  156. pci_unregister_driver(&driver);
  157. }
  158. module_init(hpt34x_ide_init);
  159. module_exit(hpt34x_ide_exit);
  160. MODULE_AUTHOR("Andre Hedrick");
  161. MODULE_DESCRIPTION("PCI driver module for Highpoint 34x IDE");
  162. MODULE_LICENSE("GPL");