q40ide.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Q40 I/O port IDE Driver
  3. *
  4. * (c) Richard Zidlicky
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. *
  10. *
  11. */
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/blkdev.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. /*
  19. * Bases of the IDE interfaces
  20. */
  21. #define Q40IDE_NUM_HWIFS 2
  22. #define PCIDE_BASE1 0x1f0
  23. #define PCIDE_BASE2 0x170
  24. #define PCIDE_BASE3 0x1e8
  25. #define PCIDE_BASE4 0x168
  26. #define PCIDE_BASE5 0x1e0
  27. #define PCIDE_BASE6 0x160
  28. static const unsigned long pcide_bases[Q40IDE_NUM_HWIFS] = {
  29. PCIDE_BASE1, PCIDE_BASE2, /* PCIDE_BASE3, PCIDE_BASE4 , PCIDE_BASE5,
  30. PCIDE_BASE6 */
  31. };
  32. static int q40ide_default_irq(unsigned long base)
  33. {
  34. switch (base) {
  35. case 0x1f0: return 14;
  36. case 0x170: return 15;
  37. case 0x1e8: return 11;
  38. default:
  39. return 0;
  40. }
  41. }
  42. /*
  43. * Addresses are pretranslated for Q40 ISA access.
  44. */
  45. static void q40_ide_setup_ports(hw_regs_t *hw, unsigned long base,
  46. ide_ack_intr_t *ack_intr,
  47. int irq)
  48. {
  49. memset(hw, 0, sizeof(hw_regs_t));
  50. /* BIG FAT WARNING:
  51. assumption: only DATA port is ever used in 16 bit mode */
  52. hw->io_ports.data_addr = Q40_ISA_IO_W(base);
  53. hw->io_ports.error_addr = Q40_ISA_IO_B(base + 1);
  54. hw->io_ports.nsect_addr = Q40_ISA_IO_B(base + 2);
  55. hw->io_ports.lbal_addr = Q40_ISA_IO_B(base + 3);
  56. hw->io_ports.lbam_addr = Q40_ISA_IO_B(base + 4);
  57. hw->io_ports.lbah_addr = Q40_ISA_IO_B(base + 5);
  58. hw->io_ports.device_addr = Q40_ISA_IO_B(base + 6);
  59. hw->io_ports.status_addr = Q40_ISA_IO_B(base + 7);
  60. hw->io_ports.ctl_addr = Q40_ISA_IO_B(base + 0x206);
  61. hw->irq = irq;
  62. hw->ack_intr = ack_intr;
  63. hw->chipset = ide_generic;
  64. }
  65. static void q40ide_input_data(ide_drive_t *drive, struct request *rq,
  66. void *buf, unsigned int len)
  67. {
  68. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  69. if (drive->media == ide_disk && rq && rq->cmd_type == REQ_TYPE_FS)
  70. return insw(data_addr, buf, (len + 1) / 2);
  71. insw_swapw(data_addr, buf, (len + 1) / 2);
  72. }
  73. static void q40ide_output_data(ide_drive_t *drive, struct request *rq,
  74. void *buf, unsigned int len)
  75. {
  76. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  77. if (drive->media == ide_disk && rq && rq->cmd_type == REQ_TYPE_FS)
  78. return outsw(data_addr, buf, (len + 1) / 2);
  79. outsw_swapw(data_addr, buf, (len + 1) / 2);
  80. }
  81. /* Q40 has a byte-swapped IDE interface */
  82. static const struct ide_tp_ops q40ide_tp_ops = {
  83. .exec_command = ide_exec_command,
  84. .read_status = ide_read_status,
  85. .read_altstatus = ide_read_altstatus,
  86. .read_sff_dma_status = ide_read_sff_dma_status,
  87. .set_irq = ide_set_irq,
  88. .tf_load = ide_tf_load,
  89. .tf_read = ide_tf_read,
  90. .input_data = q40ide_input_data,
  91. .output_data = q40ide_output_data,
  92. };
  93. static const struct ide_port_info q40ide_port_info = {
  94. .tp_ops = &q40ide_tp_ops,
  95. .host_flags = IDE_HFLAG_NO_DMA,
  96. };
  97. /*
  98. * the static array is needed to have the name reported in /proc/ioports,
  99. * hwif->name unfortunately isn't available yet
  100. */
  101. static const char *q40_ide_names[Q40IDE_NUM_HWIFS]={
  102. "ide0", "ide1"
  103. };
  104. /*
  105. * Probe for Q40 IDE interfaces
  106. */
  107. static int __init q40ide_init(void)
  108. {
  109. int i;
  110. hw_regs_t hw[Q40IDE_NUM_HWIFS], *hws[] = { NULL, NULL, NULL, NULL };
  111. if (!MACH_IS_Q40)
  112. return -ENODEV;
  113. printk(KERN_INFO "ide: Q40 IDE controller\n");
  114. for (i = 0; i < Q40IDE_NUM_HWIFS; i++) {
  115. const char *name = q40_ide_names[i];
  116. if (!request_region(pcide_bases[i], 8, name)) {
  117. printk("could not reserve ports %lx-%lx for %s\n",
  118. pcide_bases[i],pcide_bases[i]+8,name);
  119. continue;
  120. }
  121. if (!request_region(pcide_bases[i]+0x206, 1, name)) {
  122. printk("could not reserve port %lx for %s\n",
  123. pcide_bases[i]+0x206,name);
  124. release_region(pcide_bases[i], 8);
  125. continue;
  126. }
  127. q40_ide_setup_ports(&hw[i], pcide_bases[i], NULL,
  128. q40ide_default_irq(pcide_bases[i]));
  129. hws[i] = &hw[i];
  130. }
  131. return ide_host_add(&q40ide_port_info, hws, NULL);
  132. }
  133. module_init(q40ide_init);
  134. MODULE_LICENSE("GPL");