via_dma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /* via_dma.c -- DMA support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  4. * All Rights Reserved.
  5. *
  6. * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
  7. * All Rights Reserved.
  8. *
  9. * Copyright 2004 The Unichrome project.
  10. * All Rights Reserved.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a
  13. * copy of this software and associated documentation files (the "Software"),
  14. * to deal in the Software without restriction, including without limitation
  15. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  16. * and/or sell copies of the Software, and to permit persons to whom the
  17. * Software is furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice (including the
  20. * next paragraph) shall be included in all copies or substantial portions
  21. * of the Software.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  24. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  25. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  26. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  27. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  28. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  29. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. *
  31. * Authors:
  32. * Tungsten Graphics,
  33. * Erdi Chen,
  34. * Thomas Hellstrom.
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "via_drm.h"
  39. #include "via_drv.h"
  40. #include "via_3d_reg.h"
  41. #define CMDBUF_ALIGNMENT_SIZE (0x100)
  42. #define CMDBUF_ALIGNMENT_MASK (0x0ff)
  43. /* defines for VIA 3D registers */
  44. #define VIA_REG_STATUS 0x400
  45. #define VIA_REG_TRANSET 0x43C
  46. #define VIA_REG_TRANSPACE 0x440
  47. /* VIA_REG_STATUS(0x400): Engine Status */
  48. #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
  49. #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
  50. #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
  51. #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
  52. #define SetReg2DAGP(nReg, nData) { \
  53. *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
  54. *((uint32_t *)(vb) + 1) = (nData); \
  55. vb = ((uint32_t *)vb) + 2; \
  56. dev_priv->dma_low +=8; \
  57. }
  58. #define via_flush_write_combine() DRM_MEMORYBARRIER()
  59. #define VIA_OUT_RING_QW(w1,w2) \
  60. *vb++ = (w1); \
  61. *vb++ = (w2); \
  62. dev_priv->dma_low += 8;
  63. static void via_cmdbuf_start(drm_via_private_t * dev_priv);
  64. static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
  65. static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
  66. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
  67. static int via_wait_idle(drm_via_private_t * dev_priv);
  68. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords);
  69. /*
  70. * Free space in command buffer.
  71. */
  72. static uint32_t via_cmdbuf_space(drm_via_private_t * dev_priv)
  73. {
  74. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  75. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  76. return ((hw_addr <= dev_priv->dma_low) ?
  77. (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
  78. (hw_addr - dev_priv->dma_low));
  79. }
  80. /*
  81. * How much does the command regulator lag behind?
  82. */
  83. static uint32_t via_cmdbuf_lag(drm_via_private_t * dev_priv)
  84. {
  85. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  86. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  87. return ((hw_addr <= dev_priv->dma_low) ?
  88. (dev_priv->dma_low - hw_addr) :
  89. (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
  90. }
  91. /*
  92. * Check that the given size fits in the buffer, otherwise wait.
  93. */
  94. static inline int
  95. via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
  96. {
  97. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  98. uint32_t cur_addr, hw_addr, next_addr;
  99. volatile uint32_t *hw_addr_ptr;
  100. uint32_t count;
  101. hw_addr_ptr = dev_priv->hw_addr_ptr;
  102. cur_addr = dev_priv->dma_low;
  103. next_addr = cur_addr + size + 512 * 1024;
  104. count = 1000000;
  105. do {
  106. hw_addr = *hw_addr_ptr - agp_base;
  107. if (count-- == 0) {
  108. DRM_ERROR
  109. ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
  110. hw_addr, cur_addr, next_addr);
  111. return -1;
  112. }
  113. if ((cur_addr < hw_addr) && (next_addr >= hw_addr))
  114. msleep(1);
  115. } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
  116. return 0;
  117. }
  118. /*
  119. * Checks whether buffer head has reach the end. Rewind the ring buffer
  120. * when necessary.
  121. *
  122. * Returns virtual pointer to ring buffer.
  123. */
  124. static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
  125. unsigned int size)
  126. {
  127. if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
  128. dev_priv->dma_high) {
  129. via_cmdbuf_rewind(dev_priv);
  130. }
  131. if (via_cmdbuf_wait(dev_priv, size) != 0) {
  132. return NULL;
  133. }
  134. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  135. }
  136. int via_dma_cleanup(struct drm_device * dev)
  137. {
  138. if (dev->dev_private) {
  139. drm_via_private_t *dev_priv =
  140. (drm_via_private_t *) dev->dev_private;
  141. if (dev_priv->ring.virtual_start) {
  142. via_cmdbuf_reset(dev_priv);
  143. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  144. dev_priv->ring.virtual_start = NULL;
  145. }
  146. }
  147. return 0;
  148. }
  149. static int via_initialize(struct drm_device * dev,
  150. drm_via_private_t * dev_priv,
  151. drm_via_dma_init_t * init)
  152. {
  153. if (!dev_priv || !dev_priv->mmio) {
  154. DRM_ERROR("via_dma_init called before via_map_init\n");
  155. return -EFAULT;
  156. }
  157. if (dev_priv->ring.virtual_start != NULL) {
  158. DRM_ERROR("called again without calling cleanup\n");
  159. return -EFAULT;
  160. }
  161. if (!dev->agp || !dev->agp->base) {
  162. DRM_ERROR("called with no agp memory available\n");
  163. return -EFAULT;
  164. }
  165. if (dev_priv->chipset == VIA_DX9_0) {
  166. DRM_ERROR("AGP DMA is not supported on this chip\n");
  167. return -EINVAL;
  168. }
  169. dev_priv->ring.map.offset = dev->agp->base + init->offset;
  170. dev_priv->ring.map.size = init->size;
  171. dev_priv->ring.map.type = 0;
  172. dev_priv->ring.map.flags = 0;
  173. dev_priv->ring.map.mtrr = 0;
  174. drm_core_ioremap(&dev_priv->ring.map, dev);
  175. if (dev_priv->ring.map.handle == NULL) {
  176. via_dma_cleanup(dev);
  177. DRM_ERROR("can not ioremap virtual address for"
  178. " ring buffer\n");
  179. return -ENOMEM;
  180. }
  181. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  182. dev_priv->dma_ptr = dev_priv->ring.virtual_start;
  183. dev_priv->dma_low = 0;
  184. dev_priv->dma_high = init->size;
  185. dev_priv->dma_wrap = init->size;
  186. dev_priv->dma_offset = init->offset;
  187. dev_priv->last_pause_ptr = NULL;
  188. dev_priv->hw_addr_ptr =
  189. (volatile uint32_t *)((char *)dev_priv->mmio->handle +
  190. init->reg_pause_addr);
  191. via_cmdbuf_start(dev_priv);
  192. return 0;
  193. }
  194. static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  195. {
  196. drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
  197. drm_via_dma_init_t *init = data;
  198. int retcode = 0;
  199. switch (init->func) {
  200. case VIA_INIT_DMA:
  201. if (!DRM_SUSER(DRM_CURPROC))
  202. retcode = -EPERM;
  203. else
  204. retcode = via_initialize(dev, dev_priv, init);
  205. break;
  206. case VIA_CLEANUP_DMA:
  207. if (!DRM_SUSER(DRM_CURPROC))
  208. retcode = -EPERM;
  209. else
  210. retcode = via_dma_cleanup(dev);
  211. break;
  212. case VIA_DMA_INITIALIZED:
  213. retcode = (dev_priv->ring.virtual_start != NULL) ?
  214. 0 : -EFAULT;
  215. break;
  216. default:
  217. retcode = -EINVAL;
  218. break;
  219. }
  220. return retcode;
  221. }
  222. static int via_dispatch_cmdbuffer(struct drm_device * dev, drm_via_cmdbuffer_t * cmd)
  223. {
  224. drm_via_private_t *dev_priv;
  225. uint32_t *vb;
  226. int ret;
  227. dev_priv = (drm_via_private_t *) dev->dev_private;
  228. if (dev_priv->ring.virtual_start == NULL) {
  229. DRM_ERROR("called without initializing AGP ring buffer.\n");
  230. return -EFAULT;
  231. }
  232. if (cmd->size > VIA_PCI_BUF_SIZE) {
  233. return -ENOMEM;
  234. }
  235. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  236. return -EFAULT;
  237. /*
  238. * Running this function on AGP memory is dead slow. Therefore
  239. * we run it on a temporary cacheable system memory buffer and
  240. * copy it to AGP memory when ready.
  241. */
  242. if ((ret =
  243. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  244. cmd->size, dev, 1))) {
  245. return ret;
  246. }
  247. vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
  248. if (vb == NULL) {
  249. return -EAGAIN;
  250. }
  251. memcpy(vb, dev_priv->pci_buf, cmd->size);
  252. dev_priv->dma_low += cmd->size;
  253. /*
  254. * Small submissions somehow stalls the CPU. (AGP cache effects?)
  255. * pad to greater size.
  256. */
  257. if (cmd->size < 0x100)
  258. via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
  259. via_cmdbuf_pause(dev_priv);
  260. return 0;
  261. }
  262. int via_driver_dma_quiescent(struct drm_device * dev)
  263. {
  264. drm_via_private_t *dev_priv = dev->dev_private;
  265. if (!via_wait_idle(dev_priv)) {
  266. return -EBUSY;
  267. }
  268. return 0;
  269. }
  270. static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
  271. {
  272. LOCK_TEST_WITH_RETURN(dev, file_priv);
  273. return via_driver_dma_quiescent(dev);
  274. }
  275. static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  276. {
  277. drm_via_cmdbuffer_t *cmdbuf = data;
  278. int ret;
  279. LOCK_TEST_WITH_RETURN(dev, file_priv);
  280. DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
  281. ret = via_dispatch_cmdbuffer(dev, cmdbuf);
  282. if (ret) {
  283. return ret;
  284. }
  285. return 0;
  286. }
  287. static int via_dispatch_pci_cmdbuffer(struct drm_device * dev,
  288. drm_via_cmdbuffer_t * cmd)
  289. {
  290. drm_via_private_t *dev_priv = dev->dev_private;
  291. int ret;
  292. if (cmd->size > VIA_PCI_BUF_SIZE) {
  293. return -ENOMEM;
  294. }
  295. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  296. return -EFAULT;
  297. if ((ret =
  298. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  299. cmd->size, dev, 0))) {
  300. return ret;
  301. }
  302. ret =
  303. via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
  304. cmd->size);
  305. return ret;
  306. }
  307. static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  308. {
  309. drm_via_cmdbuffer_t *cmdbuf = data;
  310. int ret;
  311. LOCK_TEST_WITH_RETURN(dev, file_priv);
  312. DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
  313. ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
  314. if (ret) {
  315. return ret;
  316. }
  317. return 0;
  318. }
  319. static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
  320. uint32_t * vb, int qw_count)
  321. {
  322. for (; qw_count > 0; --qw_count) {
  323. VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
  324. }
  325. return vb;
  326. }
  327. /*
  328. * This function is used internally by ring buffer management code.
  329. *
  330. * Returns virtual pointer to ring buffer.
  331. */
  332. static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
  333. {
  334. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  335. }
  336. /*
  337. * Hooks a segment of data into the tail of the ring-buffer by
  338. * modifying the pause address stored in the buffer itself. If
  339. * the regulator has already paused, restart it.
  340. */
  341. static int via_hook_segment(drm_via_private_t * dev_priv,
  342. uint32_t pause_addr_hi, uint32_t pause_addr_lo,
  343. int no_pci_fire)
  344. {
  345. int paused, count;
  346. volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
  347. uint32_t reader,ptr;
  348. uint32_t diff;
  349. paused = 0;
  350. via_flush_write_combine();
  351. (void) *(volatile uint32_t *)(via_get_dma(dev_priv) -1);
  352. *paused_at = pause_addr_lo;
  353. via_flush_write_combine();
  354. (void) *paused_at;
  355. reader = *(dev_priv->hw_addr_ptr);
  356. ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
  357. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  358. dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
  359. /*
  360. * If there is a possibility that the command reader will
  361. * miss the new pause address and pause on the old one,
  362. * In that case we need to program the new start address
  363. * using PCI.
  364. */
  365. diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
  366. count = 10000000;
  367. while(diff == 0 && count--) {
  368. paused = (VIA_READ(0x41c) & 0x80000000);
  369. if (paused)
  370. break;
  371. reader = *(dev_priv->hw_addr_ptr);
  372. diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
  373. }
  374. paused = VIA_READ(0x41c) & 0x80000000;
  375. if (paused && !no_pci_fire) {
  376. reader = *(dev_priv->hw_addr_ptr);
  377. diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
  378. diff &= (dev_priv->dma_high - 1);
  379. if (diff != 0 && diff < (dev_priv->dma_high >> 1)) {
  380. DRM_ERROR("Paused at incorrect address. "
  381. "0x%08x, 0x%08x 0x%08x\n",
  382. ptr, reader, dev_priv->dma_diff);
  383. } else if (diff == 0) {
  384. /*
  385. * There is a concern that these writes may stall the PCI bus
  386. * if the GPU is not idle. However, idling the GPU first
  387. * doesn't make a difference.
  388. */
  389. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  390. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  391. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  392. VIA_READ(VIA_REG_TRANSPACE);
  393. }
  394. }
  395. return paused;
  396. }
  397. static int via_wait_idle(drm_via_private_t * dev_priv)
  398. {
  399. int count = 10000000;
  400. while (!(VIA_READ(VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && count--);
  401. while (count-- && (VIA_READ(VIA_REG_STATUS) &
  402. (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
  403. VIA_3D_ENG_BUSY))) ;
  404. return count;
  405. }
  406. static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
  407. uint32_t addr, uint32_t * cmd_addr_hi,
  408. uint32_t * cmd_addr_lo, int skip_wait)
  409. {
  410. uint32_t agp_base;
  411. uint32_t cmd_addr, addr_lo, addr_hi;
  412. uint32_t *vb;
  413. uint32_t qw_pad_count;
  414. if (!skip_wait)
  415. via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
  416. vb = via_get_dma(dev_priv);
  417. VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
  418. (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
  419. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  420. qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
  421. ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
  422. cmd_addr = (addr) ? addr :
  423. agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
  424. addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
  425. (cmd_addr & HC_HAGPBpL_MASK));
  426. addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
  427. vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
  428. VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
  429. return vb;
  430. }
  431. static void via_cmdbuf_start(drm_via_private_t * dev_priv)
  432. {
  433. uint32_t pause_addr_lo, pause_addr_hi;
  434. uint32_t start_addr, start_addr_lo;
  435. uint32_t end_addr, end_addr_lo;
  436. uint32_t command;
  437. uint32_t agp_base;
  438. uint32_t ptr;
  439. uint32_t reader;
  440. int count;
  441. dev_priv->dma_low = 0;
  442. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  443. start_addr = agp_base;
  444. end_addr = agp_base + dev_priv->dma_high;
  445. start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
  446. end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
  447. command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
  448. ((end_addr & 0xff000000) >> 16));
  449. dev_priv->last_pause_ptr =
  450. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
  451. &pause_addr_hi, &pause_addr_lo, 1) - 1;
  452. via_flush_write_combine();
  453. (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
  454. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  455. VIA_WRITE(VIA_REG_TRANSPACE, command);
  456. VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
  457. VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
  458. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  459. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  460. DRM_WRITEMEMORYBARRIER();
  461. VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
  462. VIA_READ(VIA_REG_TRANSPACE);
  463. dev_priv->dma_diff = 0;
  464. count = 10000000;
  465. while (!(VIA_READ(0x41c) & 0x80000000) && count--);
  466. reader = *(dev_priv->hw_addr_ptr);
  467. ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
  468. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  469. /*
  470. * This is the difference between where we tell the
  471. * command reader to pause and where it actually pauses.
  472. * This differs between hw implementation so we need to
  473. * detect it.
  474. */
  475. dev_priv->dma_diff = ptr - reader;
  476. }
  477. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords)
  478. {
  479. uint32_t *vb;
  480. via_cmdbuf_wait(dev_priv, qwords + 2);
  481. vb = via_get_dma(dev_priv);
  482. VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
  483. via_align_buffer(dev_priv, vb, qwords);
  484. }
  485. static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
  486. {
  487. uint32_t *vb = via_get_dma(dev_priv);
  488. SetReg2DAGP(0x0C, (0 | (0 << 16)));
  489. SetReg2DAGP(0x10, 0 | (0 << 16));
  490. SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
  491. }
  492. static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
  493. {
  494. uint32_t agp_base;
  495. uint32_t pause_addr_lo, pause_addr_hi;
  496. uint32_t jump_addr_lo, jump_addr_hi;
  497. volatile uint32_t *last_pause_ptr;
  498. uint32_t dma_low_save1, dma_low_save2;
  499. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  500. via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
  501. &jump_addr_lo, 0);
  502. dev_priv->dma_wrap = dev_priv->dma_low;
  503. /*
  504. * Wrap command buffer to the beginning.
  505. */
  506. dev_priv->dma_low = 0;
  507. if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
  508. DRM_ERROR("via_cmdbuf_jump failed\n");
  509. }
  510. via_dummy_bitblt(dev_priv);
  511. via_dummy_bitblt(dev_priv);
  512. last_pause_ptr =
  513. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  514. &pause_addr_lo, 0) - 1;
  515. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  516. &pause_addr_lo, 0);
  517. *last_pause_ptr = pause_addr_lo;
  518. dma_low_save1 = dev_priv->dma_low;
  519. /*
  520. * Now, set a trap that will pause the regulator if it tries to rerun the old
  521. * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
  522. * and reissues the jump command over PCI, while the regulator has already taken the jump
  523. * and actually paused at the current buffer end).
  524. * There appears to be no other way to detect this condition, since the hw_addr_pointer
  525. * does not seem to get updated immediately when a jump occurs.
  526. */
  527. last_pause_ptr =
  528. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  529. &pause_addr_lo, 0) - 1;
  530. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  531. &pause_addr_lo, 0);
  532. *last_pause_ptr = pause_addr_lo;
  533. dma_low_save2 = dev_priv->dma_low;
  534. dev_priv->dma_low = dma_low_save1;
  535. via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
  536. dev_priv->dma_low = dma_low_save2;
  537. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  538. }
  539. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
  540. {
  541. via_cmdbuf_jump(dev_priv);
  542. }
  543. static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
  544. {
  545. uint32_t pause_addr_lo, pause_addr_hi;
  546. via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
  547. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  548. }
  549. static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
  550. {
  551. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
  552. }
  553. static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
  554. {
  555. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
  556. via_wait_idle(dev_priv);
  557. }
  558. /*
  559. * User interface to the space and lag functions.
  560. */
  561. static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
  562. {
  563. drm_via_cmdbuf_size_t *d_siz = data;
  564. int ret = 0;
  565. uint32_t tmp_size, count;
  566. drm_via_private_t *dev_priv;
  567. DRM_DEBUG("\n");
  568. LOCK_TEST_WITH_RETURN(dev, file_priv);
  569. dev_priv = (drm_via_private_t *) dev->dev_private;
  570. if (dev_priv->ring.virtual_start == NULL) {
  571. DRM_ERROR("called without initializing AGP ring buffer.\n");
  572. return -EFAULT;
  573. }
  574. count = 1000000;
  575. tmp_size = d_siz->size;
  576. switch (d_siz->func) {
  577. case VIA_CMDBUF_SPACE:
  578. while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
  579. && count--) {
  580. if (!d_siz->wait) {
  581. break;
  582. }
  583. }
  584. if (!count) {
  585. DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
  586. ret = -EAGAIN;
  587. }
  588. break;
  589. case VIA_CMDBUF_LAG:
  590. while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
  591. && count--) {
  592. if (!d_siz->wait) {
  593. break;
  594. }
  595. }
  596. if (!count) {
  597. DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
  598. ret = -EAGAIN;
  599. }
  600. break;
  601. default:
  602. ret = -EFAULT;
  603. }
  604. d_siz->size = tmp_size;
  605. return ret;
  606. }
  607. struct drm_ioctl_desc via_ioctls[] = {
  608. DRM_IOCTL_DEF(DRM_VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
  609. DRM_IOCTL_DEF(DRM_VIA_FREEMEM, via_mem_free, DRM_AUTH),
  610. DRM_IOCTL_DEF(DRM_VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
  611. DRM_IOCTL_DEF(DRM_VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
  612. DRM_IOCTL_DEF(DRM_VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
  613. DRM_IOCTL_DEF(DRM_VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
  614. DRM_IOCTL_DEF(DRM_VIA_DMA_INIT, via_dma_init, DRM_AUTH),
  615. DRM_IOCTL_DEF(DRM_VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
  616. DRM_IOCTL_DEF(DRM_VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
  617. DRM_IOCTL_DEF(DRM_VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
  618. DRM_IOCTL_DEF(DRM_VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
  619. DRM_IOCTL_DEF(DRM_VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
  620. DRM_IOCTL_DEF(DRM_VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
  621. DRM_IOCTL_DEF(DRM_VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
  622. };
  623. int via_max_ioctl = DRM_ARRAY_SIZE(via_ioctls);