radeon_cp.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #include "radeon_microcode.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. static int radeon_do_cleanup_cp(struct drm_device * dev);
  39. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  40. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  41. {
  42. u32 ret;
  43. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  44. ret = RADEON_READ(R520_MC_IND_DATA);
  45. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  46. return ret;
  47. }
  48. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  49. {
  50. u32 ret;
  51. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  52. ret = RADEON_READ(RS480_NB_MC_DATA);
  53. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  54. return ret;
  55. }
  56. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  57. {
  58. u32 ret;
  59. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  60. ret = RADEON_READ(RS690_MC_DATA);
  61. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  62. return ret;
  63. }
  64. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  65. {
  66. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  67. return RS690_READ_MCIND(dev_priv, addr);
  68. else
  69. return RS480_READ_MCIND(dev_priv, addr);
  70. }
  71. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  72. {
  73. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  74. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  75. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  76. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  77. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  78. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  79. else
  80. return RADEON_READ(RADEON_MC_FB_LOCATION);
  81. }
  82. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  83. {
  84. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  85. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  86. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  87. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  88. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  89. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  90. else
  91. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  92. }
  93. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  94. {
  95. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  96. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  97. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  98. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  99. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  100. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  101. else
  102. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  103. }
  104. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  105. {
  106. u32 agp_base_hi = upper_32_bits(agp_base);
  107. u32 agp_base_lo = agp_base & 0xffffffff;
  108. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  109. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  110. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  111. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
  112. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  113. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  114. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  115. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  116. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  117. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480) {
  118. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  119. RADEON_WRITE(RS480_AGP_BASE_2, 0);
  120. } else {
  121. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  122. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  123. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  124. }
  125. }
  126. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  127. {
  128. drm_radeon_private_t *dev_priv = dev->dev_private;
  129. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  130. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  131. }
  132. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  133. {
  134. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  135. return RADEON_READ(RADEON_PCIE_DATA);
  136. }
  137. #if RADEON_FIFO_DEBUG
  138. static void radeon_status(drm_radeon_private_t * dev_priv)
  139. {
  140. printk("%s:\n", __func__);
  141. printk("RBBM_STATUS = 0x%08x\n",
  142. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  143. printk("CP_RB_RTPR = 0x%08x\n",
  144. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  145. printk("CP_RB_WTPR = 0x%08x\n",
  146. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  147. printk("AIC_CNTL = 0x%08x\n",
  148. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  149. printk("AIC_STAT = 0x%08x\n",
  150. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  151. printk("AIC_PT_BASE = 0x%08x\n",
  152. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  153. printk("TLB_ADDR = 0x%08x\n",
  154. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  155. printk("TLB_DATA = 0x%08x\n",
  156. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  157. }
  158. #endif
  159. /* ================================================================
  160. * Engine, FIFO control
  161. */
  162. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  163. {
  164. u32 tmp;
  165. int i;
  166. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  167. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  168. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  169. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  170. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  171. for (i = 0; i < dev_priv->usec_timeout; i++) {
  172. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  173. & RADEON_RB3D_DC_BUSY)) {
  174. return 0;
  175. }
  176. DRM_UDELAY(1);
  177. }
  178. } else {
  179. /* don't flush or purge cache here or lockup */
  180. return 0;
  181. }
  182. #if RADEON_FIFO_DEBUG
  183. DRM_ERROR("failed!\n");
  184. radeon_status(dev_priv);
  185. #endif
  186. return -EBUSY;
  187. }
  188. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  189. {
  190. int i;
  191. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  192. for (i = 0; i < dev_priv->usec_timeout; i++) {
  193. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  194. & RADEON_RBBM_FIFOCNT_MASK);
  195. if (slots >= entries)
  196. return 0;
  197. DRM_UDELAY(1);
  198. }
  199. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  200. RADEON_READ(RADEON_RBBM_STATUS),
  201. RADEON_READ(R300_VAP_CNTL_STATUS));
  202. #if RADEON_FIFO_DEBUG
  203. DRM_ERROR("failed!\n");
  204. radeon_status(dev_priv);
  205. #endif
  206. return -EBUSY;
  207. }
  208. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  209. {
  210. int i, ret;
  211. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  212. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  213. if (ret)
  214. return ret;
  215. for (i = 0; i < dev_priv->usec_timeout; i++) {
  216. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  217. & RADEON_RBBM_ACTIVE)) {
  218. radeon_do_pixcache_flush(dev_priv);
  219. return 0;
  220. }
  221. DRM_UDELAY(1);
  222. }
  223. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  224. RADEON_READ(RADEON_RBBM_STATUS),
  225. RADEON_READ(R300_VAP_CNTL_STATUS));
  226. #if RADEON_FIFO_DEBUG
  227. DRM_ERROR("failed!\n");
  228. radeon_status(dev_priv);
  229. #endif
  230. return -EBUSY;
  231. }
  232. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  233. {
  234. uint32_t gb_tile_config, gb_pipe_sel = 0;
  235. /* RS4xx/RS6xx/R4xx/R5xx */
  236. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  237. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  238. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  239. } else {
  240. /* R3xx */
  241. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  242. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  243. dev_priv->num_gb_pipes = 2;
  244. } else {
  245. /* R3Vxx */
  246. dev_priv->num_gb_pipes = 1;
  247. }
  248. }
  249. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  250. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  251. switch (dev_priv->num_gb_pipes) {
  252. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  253. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  254. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  255. default:
  256. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  257. }
  258. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  259. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  260. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  261. }
  262. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  263. radeon_do_wait_for_idle(dev_priv);
  264. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  265. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  266. R300_DC_AUTOFLUSH_ENABLE |
  267. R300_DC_DC_DISABLE_IGNORE_PE));
  268. }
  269. /* ================================================================
  270. * CP control, initialization
  271. */
  272. /* Load the microcode for the CP */
  273. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  274. {
  275. int i;
  276. DRM_DEBUG("\n");
  277. radeon_do_wait_for_idle(dev_priv);
  278. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  279. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  280. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  281. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  282. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  283. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  284. DRM_INFO("Loading R100 Microcode\n");
  285. for (i = 0; i < 256; i++) {
  286. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  287. R100_cp_microcode[i][1]);
  288. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  289. R100_cp_microcode[i][0]);
  290. }
  291. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  292. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  293. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  294. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  295. DRM_INFO("Loading R200 Microcode\n");
  296. for (i = 0; i < 256; i++) {
  297. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  298. R200_cp_microcode[i][1]);
  299. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  300. R200_cp_microcode[i][0]);
  301. }
  302. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  303. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  304. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  305. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  306. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  307. DRM_INFO("Loading R300 Microcode\n");
  308. for (i = 0; i < 256; i++) {
  309. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  310. R300_cp_microcode[i][1]);
  311. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  312. R300_cp_microcode[i][0]);
  313. }
  314. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  315. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  316. DRM_INFO("Loading R400 Microcode\n");
  317. for (i = 0; i < 256; i++) {
  318. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  319. R420_cp_microcode[i][1]);
  320. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  321. R420_cp_microcode[i][0]);
  322. }
  323. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
  324. DRM_INFO("Loading RS690 Microcode\n");
  325. for (i = 0; i < 256; i++) {
  326. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  327. RS690_cp_microcode[i][1]);
  328. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  329. RS690_cp_microcode[i][0]);
  330. }
  331. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  332. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  333. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  334. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  335. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  336. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  337. DRM_INFO("Loading R500 Microcode\n");
  338. for (i = 0; i < 256; i++) {
  339. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  340. R520_cp_microcode[i][1]);
  341. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  342. R520_cp_microcode[i][0]);
  343. }
  344. }
  345. }
  346. /* Flush any pending commands to the CP. This should only be used just
  347. * prior to a wait for idle, as it informs the engine that the command
  348. * stream is ending.
  349. */
  350. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  351. {
  352. DRM_DEBUG("\n");
  353. #if 0
  354. u32 tmp;
  355. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  356. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  357. #endif
  358. }
  359. /* Wait for the CP to go idle.
  360. */
  361. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  362. {
  363. RING_LOCALS;
  364. DRM_DEBUG("\n");
  365. BEGIN_RING(6);
  366. RADEON_PURGE_CACHE();
  367. RADEON_PURGE_ZCACHE();
  368. RADEON_WAIT_UNTIL_IDLE();
  369. ADVANCE_RING();
  370. COMMIT_RING();
  371. return radeon_do_wait_for_idle(dev_priv);
  372. }
  373. /* Start the Command Processor.
  374. */
  375. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  376. {
  377. RING_LOCALS;
  378. DRM_DEBUG("\n");
  379. radeon_do_wait_for_idle(dev_priv);
  380. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  381. dev_priv->cp_running = 1;
  382. BEGIN_RING(8);
  383. /* isync can only be written through cp on r5xx write it here */
  384. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  385. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  386. RADEON_ISYNC_ANY3D_IDLE2D |
  387. RADEON_ISYNC_WAIT_IDLEGUI |
  388. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  389. RADEON_PURGE_CACHE();
  390. RADEON_PURGE_ZCACHE();
  391. RADEON_WAIT_UNTIL_IDLE();
  392. ADVANCE_RING();
  393. COMMIT_RING();
  394. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  395. }
  396. /* Reset the Command Processor. This will not flush any pending
  397. * commands, so you must wait for the CP command stream to complete
  398. * before calling this routine.
  399. */
  400. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  401. {
  402. u32 cur_read_ptr;
  403. DRM_DEBUG("\n");
  404. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  405. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  406. SET_RING_HEAD(dev_priv, cur_read_ptr);
  407. dev_priv->ring.tail = cur_read_ptr;
  408. }
  409. /* Stop the Command Processor. This will not flush any pending
  410. * commands, so you must flush the command stream and wait for the CP
  411. * to go idle before calling this routine.
  412. */
  413. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  414. {
  415. DRM_DEBUG("\n");
  416. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  417. dev_priv->cp_running = 0;
  418. }
  419. /* Reset the engine. This will stop the CP if it is running.
  420. */
  421. static int radeon_do_engine_reset(struct drm_device * dev)
  422. {
  423. drm_radeon_private_t *dev_priv = dev->dev_private;
  424. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  425. DRM_DEBUG("\n");
  426. radeon_do_pixcache_flush(dev_priv);
  427. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  428. /* may need something similar for newer chips */
  429. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  430. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  431. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  432. RADEON_FORCEON_MCLKA |
  433. RADEON_FORCEON_MCLKB |
  434. RADEON_FORCEON_YCLKA |
  435. RADEON_FORCEON_YCLKB |
  436. RADEON_FORCEON_MC |
  437. RADEON_FORCEON_AIC));
  438. }
  439. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  440. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  441. RADEON_SOFT_RESET_CP |
  442. RADEON_SOFT_RESET_HI |
  443. RADEON_SOFT_RESET_SE |
  444. RADEON_SOFT_RESET_RE |
  445. RADEON_SOFT_RESET_PP |
  446. RADEON_SOFT_RESET_E2 |
  447. RADEON_SOFT_RESET_RB));
  448. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  449. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  450. ~(RADEON_SOFT_RESET_CP |
  451. RADEON_SOFT_RESET_HI |
  452. RADEON_SOFT_RESET_SE |
  453. RADEON_SOFT_RESET_RE |
  454. RADEON_SOFT_RESET_PP |
  455. RADEON_SOFT_RESET_E2 |
  456. RADEON_SOFT_RESET_RB)));
  457. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  458. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  459. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  460. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  461. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  462. }
  463. /* setup the raster pipes */
  464. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  465. radeon_init_pipes(dev_priv);
  466. /* Reset the CP ring */
  467. radeon_do_cp_reset(dev_priv);
  468. /* The CP is no longer running after an engine reset */
  469. dev_priv->cp_running = 0;
  470. /* Reset any pending vertex, indirect buffers */
  471. radeon_freelist_reset(dev);
  472. return 0;
  473. }
  474. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  475. drm_radeon_private_t * dev_priv)
  476. {
  477. u32 ring_start, cur_read_ptr;
  478. u32 tmp;
  479. /* Initialize the memory controller. With new memory map, the fb location
  480. * is not changed, it should have been properly initialized already. Part
  481. * of the problem is that the code below is bogus, assuming the GART is
  482. * always appended to the fb which is not necessarily the case
  483. */
  484. if (!dev_priv->new_memmap)
  485. radeon_write_fb_location(dev_priv,
  486. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  487. | (dev_priv->fb_location >> 16));
  488. #if __OS_HAS_AGP
  489. if (dev_priv->flags & RADEON_IS_AGP) {
  490. radeon_write_agp_base(dev_priv, dev->agp->base);
  491. radeon_write_agp_location(dev_priv,
  492. (((dev_priv->gart_vm_start - 1 +
  493. dev_priv->gart_size) & 0xffff0000) |
  494. (dev_priv->gart_vm_start >> 16)));
  495. ring_start = (dev_priv->cp_ring->offset
  496. - dev->agp->base
  497. + dev_priv->gart_vm_start);
  498. } else
  499. #endif
  500. ring_start = (dev_priv->cp_ring->offset
  501. - (unsigned long)dev->sg->virtual
  502. + dev_priv->gart_vm_start);
  503. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  504. /* Set the write pointer delay */
  505. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  506. /* Initialize the ring buffer's read and write pointers */
  507. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  508. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  509. SET_RING_HEAD(dev_priv, cur_read_ptr);
  510. dev_priv->ring.tail = cur_read_ptr;
  511. #if __OS_HAS_AGP
  512. if (dev_priv->flags & RADEON_IS_AGP) {
  513. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  514. dev_priv->ring_rptr->offset
  515. - dev->agp->base + dev_priv->gart_vm_start);
  516. } else
  517. #endif
  518. {
  519. struct drm_sg_mem *entry = dev->sg;
  520. unsigned long tmp_ofs, page_ofs;
  521. tmp_ofs = dev_priv->ring_rptr->offset -
  522. (unsigned long)dev->sg->virtual;
  523. page_ofs = tmp_ofs >> PAGE_SHIFT;
  524. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  525. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  526. (unsigned long)entry->busaddr[page_ofs],
  527. entry->handle + tmp_ofs);
  528. }
  529. /* Set ring buffer size */
  530. #ifdef __BIG_ENDIAN
  531. RADEON_WRITE(RADEON_CP_RB_CNTL,
  532. RADEON_BUF_SWAP_32BIT |
  533. (dev_priv->ring.fetch_size_l2ow << 18) |
  534. (dev_priv->ring.rptr_update_l2qw << 8) |
  535. dev_priv->ring.size_l2qw);
  536. #else
  537. RADEON_WRITE(RADEON_CP_RB_CNTL,
  538. (dev_priv->ring.fetch_size_l2ow << 18) |
  539. (dev_priv->ring.rptr_update_l2qw << 8) |
  540. dev_priv->ring.size_l2qw);
  541. #endif
  542. /* Start with assuming that writeback doesn't work */
  543. dev_priv->writeback_works = 0;
  544. /* Initialize the scratch register pointer. This will cause
  545. * the scratch register values to be written out to memory
  546. * whenever they are updated.
  547. *
  548. * We simply put this behind the ring read pointer, this works
  549. * with PCI GART as well as (whatever kind of) AGP GART
  550. */
  551. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  552. + RADEON_SCRATCH_REG_OFFSET);
  553. dev_priv->scratch = ((__volatile__ u32 *)
  554. dev_priv->ring_rptr->handle +
  555. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  556. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  557. /* Turn on bus mastering */
  558. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  559. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  560. dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
  561. RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  562. dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
  563. RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
  564. dev_priv->sarea_priv->last_dispatch);
  565. dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
  566. RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
  567. radeon_do_wait_for_idle(dev_priv);
  568. /* Sync everything up */
  569. RADEON_WRITE(RADEON_ISYNC_CNTL,
  570. (RADEON_ISYNC_ANY2D_IDLE3D |
  571. RADEON_ISYNC_ANY3D_IDLE2D |
  572. RADEON_ISYNC_WAIT_IDLEGUI |
  573. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  574. }
  575. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  576. {
  577. u32 tmp;
  578. /* Writeback doesn't seem to work everywhere, test it here and possibly
  579. * enable it if it appears to work
  580. */
  581. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  582. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  583. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  584. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  585. 0xdeadbeef)
  586. break;
  587. DRM_UDELAY(1);
  588. }
  589. if (tmp < dev_priv->usec_timeout) {
  590. dev_priv->writeback_works = 1;
  591. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  592. } else {
  593. dev_priv->writeback_works = 0;
  594. DRM_INFO("writeback test failed\n");
  595. }
  596. if (radeon_no_wb == 1) {
  597. dev_priv->writeback_works = 0;
  598. DRM_INFO("writeback forced off\n");
  599. }
  600. if (!dev_priv->writeback_works) {
  601. /* Disable writeback to avoid unnecessary bus master transfer */
  602. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  603. RADEON_RB_NO_UPDATE);
  604. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  605. }
  606. }
  607. /* Enable or disable IGP GART on the chip */
  608. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  609. {
  610. u32 temp;
  611. if (on) {
  612. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  613. dev_priv->gart_vm_start,
  614. (long)dev_priv->gart_info.bus_addr,
  615. dev_priv->gart_size);
  616. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  617. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  618. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  619. RS690_BLOCK_GFX_D3_EN));
  620. else
  621. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  622. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  623. RS480_VA_SIZE_32MB));
  624. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  625. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  626. RS480_TLB_ENABLE |
  627. RS480_GTW_LAC_EN |
  628. RS480_1LEVEL_GART));
  629. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  630. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  631. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  632. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  633. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  634. RS480_REQ_TYPE_SNOOP_DIS));
  635. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  636. dev_priv->gart_size = 32*1024*1024;
  637. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  638. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  639. radeon_write_agp_location(dev_priv, temp);
  640. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  641. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  642. RS480_VA_SIZE_32MB));
  643. do {
  644. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  645. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  646. break;
  647. DRM_UDELAY(1);
  648. } while (1);
  649. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  650. RS480_GART_CACHE_INVALIDATE);
  651. do {
  652. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  653. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  654. break;
  655. DRM_UDELAY(1);
  656. } while (1);
  657. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  658. } else {
  659. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  660. }
  661. }
  662. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  663. {
  664. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  665. if (on) {
  666. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  667. dev_priv->gart_vm_start,
  668. (long)dev_priv->gart_info.bus_addr,
  669. dev_priv->gart_size);
  670. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  671. dev_priv->gart_vm_start);
  672. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  673. dev_priv->gart_info.bus_addr);
  674. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  675. dev_priv->gart_vm_start);
  676. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  677. dev_priv->gart_vm_start +
  678. dev_priv->gart_size - 1);
  679. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  680. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  681. RADEON_PCIE_TX_GART_EN);
  682. } else {
  683. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  684. tmp & ~RADEON_PCIE_TX_GART_EN);
  685. }
  686. }
  687. /* Enable or disable PCI GART on the chip */
  688. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  689. {
  690. u32 tmp;
  691. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  692. (dev_priv->flags & RADEON_IS_IGPGART)) {
  693. radeon_set_igpgart(dev_priv, on);
  694. return;
  695. }
  696. if (dev_priv->flags & RADEON_IS_PCIE) {
  697. radeon_set_pciegart(dev_priv, on);
  698. return;
  699. }
  700. tmp = RADEON_READ(RADEON_AIC_CNTL);
  701. if (on) {
  702. RADEON_WRITE(RADEON_AIC_CNTL,
  703. tmp | RADEON_PCIGART_TRANSLATE_EN);
  704. /* set PCI GART page-table base address
  705. */
  706. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  707. /* set address range for PCI address translate
  708. */
  709. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  710. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  711. + dev_priv->gart_size - 1);
  712. /* Turn off AGP aperture -- is this required for PCI GART?
  713. */
  714. radeon_write_agp_location(dev_priv, 0xffffffc0);
  715. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  716. } else {
  717. RADEON_WRITE(RADEON_AIC_CNTL,
  718. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  719. }
  720. }
  721. static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
  722. {
  723. drm_radeon_private_t *dev_priv = dev->dev_private;
  724. DRM_DEBUG("\n");
  725. /* if we require new memory map but we don't have it fail */
  726. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  727. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  728. radeon_do_cleanup_cp(dev);
  729. return -EINVAL;
  730. }
  731. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  732. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  733. dev_priv->flags &= ~RADEON_IS_AGP;
  734. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  735. && !init->is_pci) {
  736. DRM_DEBUG("Restoring AGP flag\n");
  737. dev_priv->flags |= RADEON_IS_AGP;
  738. }
  739. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  740. DRM_ERROR("PCI GART memory not allocated!\n");
  741. radeon_do_cleanup_cp(dev);
  742. return -EINVAL;
  743. }
  744. dev_priv->usec_timeout = init->usec_timeout;
  745. if (dev_priv->usec_timeout < 1 ||
  746. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  747. DRM_DEBUG("TIMEOUT problem!\n");
  748. radeon_do_cleanup_cp(dev);
  749. return -EINVAL;
  750. }
  751. /* Enable vblank on CRTC1 for older X servers
  752. */
  753. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  754. switch(init->func) {
  755. case RADEON_INIT_R200_CP:
  756. dev_priv->microcode_version = UCODE_R200;
  757. break;
  758. case RADEON_INIT_R300_CP:
  759. dev_priv->microcode_version = UCODE_R300;
  760. break;
  761. default:
  762. dev_priv->microcode_version = UCODE_R100;
  763. }
  764. dev_priv->do_boxes = 0;
  765. dev_priv->cp_mode = init->cp_mode;
  766. /* We don't support anything other than bus-mastering ring mode,
  767. * but the ring can be in either AGP or PCI space for the ring
  768. * read pointer.
  769. */
  770. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  771. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  772. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  773. radeon_do_cleanup_cp(dev);
  774. return -EINVAL;
  775. }
  776. switch (init->fb_bpp) {
  777. case 16:
  778. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  779. break;
  780. case 32:
  781. default:
  782. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  783. break;
  784. }
  785. dev_priv->front_offset = init->front_offset;
  786. dev_priv->front_pitch = init->front_pitch;
  787. dev_priv->back_offset = init->back_offset;
  788. dev_priv->back_pitch = init->back_pitch;
  789. switch (init->depth_bpp) {
  790. case 16:
  791. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  792. break;
  793. case 32:
  794. default:
  795. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  796. break;
  797. }
  798. dev_priv->depth_offset = init->depth_offset;
  799. dev_priv->depth_pitch = init->depth_pitch;
  800. /* Hardware state for depth clears. Remove this if/when we no
  801. * longer clear the depth buffer with a 3D rectangle. Hard-code
  802. * all values to prevent unwanted 3D state from slipping through
  803. * and screwing with the clear operation.
  804. */
  805. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  806. (dev_priv->color_fmt << 10) |
  807. (dev_priv->microcode_version ==
  808. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  809. dev_priv->depth_clear.rb3d_zstencilcntl =
  810. (dev_priv->depth_fmt |
  811. RADEON_Z_TEST_ALWAYS |
  812. RADEON_STENCIL_TEST_ALWAYS |
  813. RADEON_STENCIL_S_FAIL_REPLACE |
  814. RADEON_STENCIL_ZPASS_REPLACE |
  815. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  816. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  817. RADEON_BFACE_SOLID |
  818. RADEON_FFACE_SOLID |
  819. RADEON_FLAT_SHADE_VTX_LAST |
  820. RADEON_DIFFUSE_SHADE_FLAT |
  821. RADEON_ALPHA_SHADE_FLAT |
  822. RADEON_SPECULAR_SHADE_FLAT |
  823. RADEON_FOG_SHADE_FLAT |
  824. RADEON_VTX_PIX_CENTER_OGL |
  825. RADEON_ROUND_MODE_TRUNC |
  826. RADEON_ROUND_PREC_8TH_PIX);
  827. dev_priv->ring_offset = init->ring_offset;
  828. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  829. dev_priv->buffers_offset = init->buffers_offset;
  830. dev_priv->gart_textures_offset = init->gart_textures_offset;
  831. dev_priv->sarea = drm_getsarea(dev);
  832. if (!dev_priv->sarea) {
  833. DRM_ERROR("could not find sarea!\n");
  834. radeon_do_cleanup_cp(dev);
  835. return -EINVAL;
  836. }
  837. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  838. if (!dev_priv->cp_ring) {
  839. DRM_ERROR("could not find cp ring region!\n");
  840. radeon_do_cleanup_cp(dev);
  841. return -EINVAL;
  842. }
  843. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  844. if (!dev_priv->ring_rptr) {
  845. DRM_ERROR("could not find ring read pointer!\n");
  846. radeon_do_cleanup_cp(dev);
  847. return -EINVAL;
  848. }
  849. dev->agp_buffer_token = init->buffers_offset;
  850. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  851. if (!dev->agp_buffer_map) {
  852. DRM_ERROR("could not find dma buffer region!\n");
  853. radeon_do_cleanup_cp(dev);
  854. return -EINVAL;
  855. }
  856. if (init->gart_textures_offset) {
  857. dev_priv->gart_textures =
  858. drm_core_findmap(dev, init->gart_textures_offset);
  859. if (!dev_priv->gart_textures) {
  860. DRM_ERROR("could not find GART texture region!\n");
  861. radeon_do_cleanup_cp(dev);
  862. return -EINVAL;
  863. }
  864. }
  865. dev_priv->sarea_priv =
  866. (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  867. init->sarea_priv_offset);
  868. #if __OS_HAS_AGP
  869. if (dev_priv->flags & RADEON_IS_AGP) {
  870. drm_core_ioremap(dev_priv->cp_ring, dev);
  871. drm_core_ioremap(dev_priv->ring_rptr, dev);
  872. drm_core_ioremap(dev->agp_buffer_map, dev);
  873. if (!dev_priv->cp_ring->handle ||
  874. !dev_priv->ring_rptr->handle ||
  875. !dev->agp_buffer_map->handle) {
  876. DRM_ERROR("could not find ioremap agp regions!\n");
  877. radeon_do_cleanup_cp(dev);
  878. return -EINVAL;
  879. }
  880. } else
  881. #endif
  882. {
  883. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  884. dev_priv->ring_rptr->handle =
  885. (void *)dev_priv->ring_rptr->offset;
  886. dev->agp_buffer_map->handle =
  887. (void *)dev->agp_buffer_map->offset;
  888. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  889. dev_priv->cp_ring->handle);
  890. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  891. dev_priv->ring_rptr->handle);
  892. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  893. dev->agp_buffer_map->handle);
  894. }
  895. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  896. dev_priv->fb_size =
  897. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  898. - dev_priv->fb_location;
  899. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  900. ((dev_priv->front_offset
  901. + dev_priv->fb_location) >> 10));
  902. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  903. ((dev_priv->back_offset
  904. + dev_priv->fb_location) >> 10));
  905. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  906. ((dev_priv->depth_offset
  907. + dev_priv->fb_location) >> 10));
  908. dev_priv->gart_size = init->gart_size;
  909. /* New let's set the memory map ... */
  910. if (dev_priv->new_memmap) {
  911. u32 base = 0;
  912. DRM_INFO("Setting GART location based on new memory map\n");
  913. /* If using AGP, try to locate the AGP aperture at the same
  914. * location in the card and on the bus, though we have to
  915. * align it down.
  916. */
  917. #if __OS_HAS_AGP
  918. if (dev_priv->flags & RADEON_IS_AGP) {
  919. base = dev->agp->base;
  920. /* Check if valid */
  921. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  922. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  923. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  924. dev->agp->base);
  925. base = 0;
  926. }
  927. }
  928. #endif
  929. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  930. if (base == 0) {
  931. base = dev_priv->fb_location + dev_priv->fb_size;
  932. if (base < dev_priv->fb_location ||
  933. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  934. base = dev_priv->fb_location
  935. - dev_priv->gart_size;
  936. }
  937. dev_priv->gart_vm_start = base & 0xffc00000u;
  938. if (dev_priv->gart_vm_start != base)
  939. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  940. base, dev_priv->gart_vm_start);
  941. } else {
  942. DRM_INFO("Setting GART location based on old memory map\n");
  943. dev_priv->gart_vm_start = dev_priv->fb_location +
  944. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  945. }
  946. #if __OS_HAS_AGP
  947. if (dev_priv->flags & RADEON_IS_AGP)
  948. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  949. - dev->agp->base
  950. + dev_priv->gart_vm_start);
  951. else
  952. #endif
  953. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  954. - (unsigned long)dev->sg->virtual
  955. + dev_priv->gart_vm_start);
  956. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  957. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  958. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  959. dev_priv->gart_buffers_offset);
  960. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  961. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  962. + init->ring_size / sizeof(u32));
  963. dev_priv->ring.size = init->ring_size;
  964. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  965. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  966. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  967. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  968. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  969. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  970. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  971. #if __OS_HAS_AGP
  972. if (dev_priv->flags & RADEON_IS_AGP) {
  973. /* Turn off PCI GART */
  974. radeon_set_pcigart(dev_priv, 0);
  975. } else
  976. #endif
  977. {
  978. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  979. /* if we have an offset set from userspace */
  980. if (dev_priv->pcigart_offset_set) {
  981. dev_priv->gart_info.bus_addr =
  982. dev_priv->pcigart_offset + dev_priv->fb_location;
  983. dev_priv->gart_info.mapping.offset =
  984. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  985. dev_priv->gart_info.mapping.size =
  986. dev_priv->gart_info.table_size;
  987. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  988. dev_priv->gart_info.addr =
  989. dev_priv->gart_info.mapping.handle;
  990. if (dev_priv->flags & RADEON_IS_PCIE)
  991. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  992. else
  993. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  994. dev_priv->gart_info.gart_table_location =
  995. DRM_ATI_GART_FB;
  996. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  997. dev_priv->gart_info.addr,
  998. dev_priv->pcigart_offset);
  999. } else {
  1000. if (dev_priv->flags & RADEON_IS_IGPGART)
  1001. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1002. else
  1003. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1004. dev_priv->gart_info.gart_table_location =
  1005. DRM_ATI_GART_MAIN;
  1006. dev_priv->gart_info.addr = NULL;
  1007. dev_priv->gart_info.bus_addr = 0;
  1008. if (dev_priv->flags & RADEON_IS_PCIE) {
  1009. DRM_ERROR
  1010. ("Cannot use PCI Express without GART in FB memory\n");
  1011. radeon_do_cleanup_cp(dev);
  1012. return -EINVAL;
  1013. }
  1014. }
  1015. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1016. DRM_ERROR("failed to init PCI GART!\n");
  1017. radeon_do_cleanup_cp(dev);
  1018. return -ENOMEM;
  1019. }
  1020. /* Turn on PCI GART */
  1021. radeon_set_pcigart(dev_priv, 1);
  1022. }
  1023. radeon_cp_load_microcode(dev_priv);
  1024. radeon_cp_init_ring_buffer(dev, dev_priv);
  1025. dev_priv->last_buf = 0;
  1026. radeon_do_engine_reset(dev);
  1027. radeon_test_writeback(dev_priv);
  1028. return 0;
  1029. }
  1030. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1031. {
  1032. drm_radeon_private_t *dev_priv = dev->dev_private;
  1033. DRM_DEBUG("\n");
  1034. /* Make sure interrupts are disabled here because the uninstall ioctl
  1035. * may not have been called from userspace and after dev_private
  1036. * is freed, it's too late.
  1037. */
  1038. if (dev->irq_enabled)
  1039. drm_irq_uninstall(dev);
  1040. #if __OS_HAS_AGP
  1041. if (dev_priv->flags & RADEON_IS_AGP) {
  1042. if (dev_priv->cp_ring != NULL) {
  1043. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1044. dev_priv->cp_ring = NULL;
  1045. }
  1046. if (dev_priv->ring_rptr != NULL) {
  1047. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1048. dev_priv->ring_rptr = NULL;
  1049. }
  1050. if (dev->agp_buffer_map != NULL) {
  1051. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1052. dev->agp_buffer_map = NULL;
  1053. }
  1054. } else
  1055. #endif
  1056. {
  1057. if (dev_priv->gart_info.bus_addr) {
  1058. /* Turn off PCI GART */
  1059. radeon_set_pcigart(dev_priv, 0);
  1060. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1061. DRM_ERROR("failed to cleanup PCI GART!\n");
  1062. }
  1063. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1064. {
  1065. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1066. dev_priv->gart_info.addr = 0;
  1067. }
  1068. }
  1069. /* only clear to the start of flags */
  1070. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1071. return 0;
  1072. }
  1073. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1074. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1075. * here we make sure that all Radeon hardware initialisation is re-done without
  1076. * affecting running applications.
  1077. *
  1078. * Charl P. Botha <http://cpbotha.net>
  1079. */
  1080. static int radeon_do_resume_cp(struct drm_device * dev)
  1081. {
  1082. drm_radeon_private_t *dev_priv = dev->dev_private;
  1083. if (!dev_priv) {
  1084. DRM_ERROR("Called with no initialization\n");
  1085. return -EINVAL;
  1086. }
  1087. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1088. #if __OS_HAS_AGP
  1089. if (dev_priv->flags & RADEON_IS_AGP) {
  1090. /* Turn off PCI GART */
  1091. radeon_set_pcigart(dev_priv, 0);
  1092. } else
  1093. #endif
  1094. {
  1095. /* Turn on PCI GART */
  1096. radeon_set_pcigart(dev_priv, 1);
  1097. }
  1098. radeon_cp_load_microcode(dev_priv);
  1099. radeon_cp_init_ring_buffer(dev, dev_priv);
  1100. radeon_do_engine_reset(dev);
  1101. radeon_enable_interrupt(dev);
  1102. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1103. return 0;
  1104. }
  1105. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1106. {
  1107. drm_radeon_init_t *init = data;
  1108. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1109. if (init->func == RADEON_INIT_R300_CP)
  1110. r300_init_reg_flags(dev);
  1111. switch (init->func) {
  1112. case RADEON_INIT_CP:
  1113. case RADEON_INIT_R200_CP:
  1114. case RADEON_INIT_R300_CP:
  1115. return radeon_do_init_cp(dev, init);
  1116. case RADEON_CLEANUP_CP:
  1117. return radeon_do_cleanup_cp(dev);
  1118. }
  1119. return -EINVAL;
  1120. }
  1121. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1122. {
  1123. drm_radeon_private_t *dev_priv = dev->dev_private;
  1124. DRM_DEBUG("\n");
  1125. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1126. if (dev_priv->cp_running) {
  1127. DRM_DEBUG("while CP running\n");
  1128. return 0;
  1129. }
  1130. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1131. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1132. dev_priv->cp_mode);
  1133. return 0;
  1134. }
  1135. radeon_do_cp_start(dev_priv);
  1136. return 0;
  1137. }
  1138. /* Stop the CP. The engine must have been idled before calling this
  1139. * routine.
  1140. */
  1141. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1142. {
  1143. drm_radeon_private_t *dev_priv = dev->dev_private;
  1144. drm_radeon_cp_stop_t *stop = data;
  1145. int ret;
  1146. DRM_DEBUG("\n");
  1147. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1148. if (!dev_priv->cp_running)
  1149. return 0;
  1150. /* Flush any pending CP commands. This ensures any outstanding
  1151. * commands are exectuted by the engine before we turn it off.
  1152. */
  1153. if (stop->flush) {
  1154. radeon_do_cp_flush(dev_priv);
  1155. }
  1156. /* If we fail to make the engine go idle, we return an error
  1157. * code so that the DRM ioctl wrapper can try again.
  1158. */
  1159. if (stop->idle) {
  1160. ret = radeon_do_cp_idle(dev_priv);
  1161. if (ret)
  1162. return ret;
  1163. }
  1164. /* Finally, we can turn off the CP. If the engine isn't idle,
  1165. * we will get some dropped triangles as they won't be fully
  1166. * rendered before the CP is shut down.
  1167. */
  1168. radeon_do_cp_stop(dev_priv);
  1169. /* Reset the engine */
  1170. radeon_do_engine_reset(dev);
  1171. return 0;
  1172. }
  1173. void radeon_do_release(struct drm_device * dev)
  1174. {
  1175. drm_radeon_private_t *dev_priv = dev->dev_private;
  1176. int i, ret;
  1177. if (dev_priv) {
  1178. if (dev_priv->cp_running) {
  1179. /* Stop the cp */
  1180. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1181. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1182. #ifdef __linux__
  1183. schedule();
  1184. #else
  1185. tsleep(&ret, PZERO, "rdnrel", 1);
  1186. #endif
  1187. }
  1188. radeon_do_cp_stop(dev_priv);
  1189. radeon_do_engine_reset(dev);
  1190. }
  1191. /* Disable *all* interrupts */
  1192. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1193. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1194. if (dev_priv->mmio) { /* remove all surfaces */
  1195. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1196. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1197. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1198. 16 * i, 0);
  1199. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1200. 16 * i, 0);
  1201. }
  1202. }
  1203. /* Free memory heap structures */
  1204. radeon_mem_takedown(&(dev_priv->gart_heap));
  1205. radeon_mem_takedown(&(dev_priv->fb_heap));
  1206. /* deallocate kernel resources */
  1207. radeon_do_cleanup_cp(dev);
  1208. }
  1209. }
  1210. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1211. */
  1212. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1213. {
  1214. drm_radeon_private_t *dev_priv = dev->dev_private;
  1215. DRM_DEBUG("\n");
  1216. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1217. if (!dev_priv) {
  1218. DRM_DEBUG("called before init done\n");
  1219. return -EINVAL;
  1220. }
  1221. radeon_do_cp_reset(dev_priv);
  1222. /* The CP is no longer running after an engine reset */
  1223. dev_priv->cp_running = 0;
  1224. return 0;
  1225. }
  1226. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1227. {
  1228. drm_radeon_private_t *dev_priv = dev->dev_private;
  1229. DRM_DEBUG("\n");
  1230. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1231. return radeon_do_cp_idle(dev_priv);
  1232. }
  1233. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1234. */
  1235. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1236. {
  1237. return radeon_do_resume_cp(dev);
  1238. }
  1239. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1240. {
  1241. DRM_DEBUG("\n");
  1242. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1243. return radeon_do_engine_reset(dev);
  1244. }
  1245. /* ================================================================
  1246. * Fullscreen mode
  1247. */
  1248. /* KW: Deprecated to say the least:
  1249. */
  1250. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1251. {
  1252. return 0;
  1253. }
  1254. /* ================================================================
  1255. * Freelist management
  1256. */
  1257. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1258. * bufs until freelist code is used. Note this hides a problem with
  1259. * the scratch register * (used to keep track of last buffer
  1260. * completed) being written to before * the last buffer has actually
  1261. * completed rendering.
  1262. *
  1263. * KW: It's also a good way to find free buffers quickly.
  1264. *
  1265. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1266. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1267. * we essentially have to do this, else old clients will break.
  1268. *
  1269. * However, it does leave open a potential deadlock where all the
  1270. * buffers are held by other clients, which can't release them because
  1271. * they can't get the lock.
  1272. */
  1273. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1274. {
  1275. struct drm_device_dma *dma = dev->dma;
  1276. drm_radeon_private_t *dev_priv = dev->dev_private;
  1277. drm_radeon_buf_priv_t *buf_priv;
  1278. struct drm_buf *buf;
  1279. int i, t;
  1280. int start;
  1281. if (++dev_priv->last_buf >= dma->buf_count)
  1282. dev_priv->last_buf = 0;
  1283. start = dev_priv->last_buf;
  1284. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1285. u32 done_age = GET_SCRATCH(1);
  1286. DRM_DEBUG("done_age = %d\n", done_age);
  1287. for (i = start; i < dma->buf_count; i++) {
  1288. buf = dma->buflist[i];
  1289. buf_priv = buf->dev_private;
  1290. if (buf->file_priv == NULL || (buf->pending &&
  1291. buf_priv->age <=
  1292. done_age)) {
  1293. dev_priv->stats.requested_bufs++;
  1294. buf->pending = 0;
  1295. return buf;
  1296. }
  1297. start = 0;
  1298. }
  1299. if (t) {
  1300. DRM_UDELAY(1);
  1301. dev_priv->stats.freelist_loops++;
  1302. }
  1303. }
  1304. DRM_DEBUG("returning NULL!\n");
  1305. return NULL;
  1306. }
  1307. #if 0
  1308. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1309. {
  1310. struct drm_device_dma *dma = dev->dma;
  1311. drm_radeon_private_t *dev_priv = dev->dev_private;
  1312. drm_radeon_buf_priv_t *buf_priv;
  1313. struct drm_buf *buf;
  1314. int i, t;
  1315. int start;
  1316. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1317. if (++dev_priv->last_buf >= dma->buf_count)
  1318. dev_priv->last_buf = 0;
  1319. start = dev_priv->last_buf;
  1320. dev_priv->stats.freelist_loops++;
  1321. for (t = 0; t < 2; t++) {
  1322. for (i = start; i < dma->buf_count; i++) {
  1323. buf = dma->buflist[i];
  1324. buf_priv = buf->dev_private;
  1325. if (buf->file_priv == 0 || (buf->pending &&
  1326. buf_priv->age <=
  1327. done_age)) {
  1328. dev_priv->stats.requested_bufs++;
  1329. buf->pending = 0;
  1330. return buf;
  1331. }
  1332. }
  1333. start = 0;
  1334. }
  1335. return NULL;
  1336. }
  1337. #endif
  1338. void radeon_freelist_reset(struct drm_device * dev)
  1339. {
  1340. struct drm_device_dma *dma = dev->dma;
  1341. drm_radeon_private_t *dev_priv = dev->dev_private;
  1342. int i;
  1343. dev_priv->last_buf = 0;
  1344. for (i = 0; i < dma->buf_count; i++) {
  1345. struct drm_buf *buf = dma->buflist[i];
  1346. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1347. buf_priv->age = 0;
  1348. }
  1349. }
  1350. /* ================================================================
  1351. * CP command submission
  1352. */
  1353. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1354. {
  1355. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1356. int i;
  1357. u32 last_head = GET_RING_HEAD(dev_priv);
  1358. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1359. u32 head = GET_RING_HEAD(dev_priv);
  1360. ring->space = (head - ring->tail) * sizeof(u32);
  1361. if (ring->space <= 0)
  1362. ring->space += ring->size;
  1363. if (ring->space > n)
  1364. return 0;
  1365. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1366. if (head != last_head)
  1367. i = 0;
  1368. last_head = head;
  1369. DRM_UDELAY(1);
  1370. }
  1371. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1372. #if RADEON_FIFO_DEBUG
  1373. radeon_status(dev_priv);
  1374. DRM_ERROR("failed!\n");
  1375. #endif
  1376. return -EBUSY;
  1377. }
  1378. static int radeon_cp_get_buffers(struct drm_device *dev,
  1379. struct drm_file *file_priv,
  1380. struct drm_dma * d)
  1381. {
  1382. int i;
  1383. struct drm_buf *buf;
  1384. for (i = d->granted_count; i < d->request_count; i++) {
  1385. buf = radeon_freelist_get(dev);
  1386. if (!buf)
  1387. return -EBUSY; /* NOTE: broken client */
  1388. buf->file_priv = file_priv;
  1389. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1390. sizeof(buf->idx)))
  1391. return -EFAULT;
  1392. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1393. sizeof(buf->total)))
  1394. return -EFAULT;
  1395. d->granted_count++;
  1396. }
  1397. return 0;
  1398. }
  1399. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1400. {
  1401. struct drm_device_dma *dma = dev->dma;
  1402. int ret = 0;
  1403. struct drm_dma *d = data;
  1404. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1405. /* Please don't send us buffers.
  1406. */
  1407. if (d->send_count != 0) {
  1408. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1409. DRM_CURRENTPID, d->send_count);
  1410. return -EINVAL;
  1411. }
  1412. /* We'll send you buffers.
  1413. */
  1414. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1415. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1416. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1417. return -EINVAL;
  1418. }
  1419. d->granted_count = 0;
  1420. if (d->request_count) {
  1421. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1422. }
  1423. return ret;
  1424. }
  1425. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1426. {
  1427. drm_radeon_private_t *dev_priv;
  1428. int ret = 0;
  1429. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1430. if (dev_priv == NULL)
  1431. return -ENOMEM;
  1432. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1433. dev->dev_private = (void *)dev_priv;
  1434. dev_priv->flags = flags;
  1435. switch (flags & RADEON_FAMILY_MASK) {
  1436. case CHIP_R100:
  1437. case CHIP_RV200:
  1438. case CHIP_R200:
  1439. case CHIP_R300:
  1440. case CHIP_R350:
  1441. case CHIP_R420:
  1442. case CHIP_RV410:
  1443. case CHIP_RV515:
  1444. case CHIP_R520:
  1445. case CHIP_RV570:
  1446. case CHIP_R580:
  1447. dev_priv->flags |= RADEON_HAS_HIERZ;
  1448. break;
  1449. default:
  1450. /* all other chips have no hierarchical z buffer */
  1451. break;
  1452. }
  1453. if (drm_device_is_agp(dev))
  1454. dev_priv->flags |= RADEON_IS_AGP;
  1455. else if (drm_device_is_pcie(dev))
  1456. dev_priv->flags |= RADEON_IS_PCIE;
  1457. else
  1458. dev_priv->flags |= RADEON_IS_PCI;
  1459. DRM_DEBUG("%s card detected\n",
  1460. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1461. return ret;
  1462. }
  1463. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1464. * have to find them.
  1465. */
  1466. int radeon_driver_firstopen(struct drm_device *dev)
  1467. {
  1468. int ret;
  1469. drm_local_map_t *map;
  1470. drm_radeon_private_t *dev_priv = dev->dev_private;
  1471. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1472. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1473. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1474. _DRM_READ_ONLY, &dev_priv->mmio);
  1475. if (ret != 0)
  1476. return ret;
  1477. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1478. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1479. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1480. _DRM_WRITE_COMBINING, &map);
  1481. if (ret != 0)
  1482. return ret;
  1483. return 0;
  1484. }
  1485. int radeon_driver_unload(struct drm_device *dev)
  1486. {
  1487. drm_radeon_private_t *dev_priv = dev->dev_private;
  1488. DRM_DEBUG("\n");
  1489. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1490. dev->dev_private = NULL;
  1491. return 0;
  1492. }