r128_cce.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /* r128_cce.c -- ATI Rage 128 driver -*- linux-c -*-
  2. * Created: Wed Apr 5 19:24:19 2000 by kevin@precisioninsight.com
  3. */
  4. /*
  5. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  6. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  7. * All Rights Reserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "r128_drm.h"
  34. #include "r128_drv.h"
  35. #define R128_FIFO_DEBUG 0
  36. /* CCE microcode (from ATI) */
  37. static u32 r128_cce_microcode[] = {
  38. 0, 276838400, 0, 268449792, 2, 142, 2, 145, 0, 1076765731, 0,
  39. 1617039951, 0, 774592877, 0, 1987540286, 0, 2307490946U, 0,
  40. 599558925, 0, 589505315, 0, 596487092, 0, 589505315, 1,
  41. 11544576, 1, 206848, 1, 311296, 1, 198656, 2, 912273422, 11,
  42. 262144, 0, 0, 1, 33559837, 1, 7438, 1, 14809, 1, 6615, 12, 28,
  43. 1, 6614, 12, 28, 2, 23, 11, 18874368, 0, 16790922, 1, 409600, 9,
  44. 30, 1, 147854772, 16, 420483072, 3, 8192, 0, 10240, 1, 198656,
  45. 1, 15630, 1, 51200, 10, 34858, 9, 42, 1, 33559823, 2, 10276, 1,
  46. 15717, 1, 15718, 2, 43, 1, 15936948, 1, 570480831, 1, 14715071,
  47. 12, 322123831, 1, 33953125, 12, 55, 1, 33559908, 1, 15718, 2,
  48. 46, 4, 2099258, 1, 526336, 1, 442623, 4, 4194365, 1, 509952, 1,
  49. 459007, 3, 0, 12, 92, 2, 46, 12, 176, 1, 15734, 1, 206848, 1,
  50. 18432, 1, 133120, 1, 100670734, 1, 149504, 1, 165888, 1,
  51. 15975928, 1, 1048576, 6, 3145806, 1, 15715, 16, 2150645232U, 2,
  52. 268449859, 2, 10307, 12, 176, 1, 15734, 1, 15735, 1, 15630, 1,
  53. 15631, 1, 5253120, 6, 3145810, 16, 2150645232U, 1, 15864, 2, 82,
  54. 1, 343310, 1, 1064207, 2, 3145813, 1, 15728, 1, 7817, 1, 15729,
  55. 3, 15730, 12, 92, 2, 98, 1, 16168, 1, 16167, 1, 16002, 1, 16008,
  56. 1, 15974, 1, 15975, 1, 15990, 1, 15976, 1, 15977, 1, 15980, 0,
  57. 15981, 1, 10240, 1, 5253120, 1, 15720, 1, 198656, 6, 110, 1,
  58. 180224, 1, 103824738, 2, 112, 2, 3145839, 0, 536885440, 1,
  59. 114880, 14, 125, 12, 206975, 1, 33559995, 12, 198784, 0,
  60. 33570236, 1, 15803, 0, 15804, 3, 294912, 1, 294912, 3, 442370,
  61. 1, 11544576, 0, 811612160, 1, 12593152, 1, 11536384, 1,
  62. 14024704, 7, 310382726, 0, 10240, 1, 14796, 1, 14797, 1, 14793,
  63. 1, 14794, 0, 14795, 1, 268679168, 1, 9437184, 1, 268449792, 1,
  64. 198656, 1, 9452827, 1, 1075854602, 1, 1075854603, 1, 557056, 1,
  65. 114880, 14, 159, 12, 198784, 1, 1109409213, 12, 198783, 1,
  66. 1107312059, 12, 198784, 1, 1109409212, 2, 162, 1, 1075854781, 1,
  67. 1073757627, 1, 1075854780, 1, 540672, 1, 10485760, 6, 3145894,
  68. 16, 274741248, 9, 168, 3, 4194304, 3, 4209949, 0, 0, 0, 256, 14,
  69. 174, 1, 114857, 1, 33560007, 12, 176, 0, 10240, 1, 114858, 1,
  70. 33560018, 1, 114857, 3, 33560007, 1, 16008, 1, 114874, 1,
  71. 33560360, 1, 114875, 1, 33560154, 0, 15963, 0, 256, 0, 4096, 1,
  72. 409611, 9, 188, 0, 10240, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  73. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  74. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  75. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  76. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  77. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  78. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  79. };
  80. static int R128_READ_PLL(struct drm_device * dev, int addr)
  81. {
  82. drm_r128_private_t *dev_priv = dev->dev_private;
  83. R128_WRITE8(R128_CLOCK_CNTL_INDEX, addr & 0x1f);
  84. return R128_READ(R128_CLOCK_CNTL_DATA);
  85. }
  86. #if R128_FIFO_DEBUG
  87. static void r128_status(drm_r128_private_t * dev_priv)
  88. {
  89. printk("GUI_STAT = 0x%08x\n",
  90. (unsigned int)R128_READ(R128_GUI_STAT));
  91. printk("PM4_STAT = 0x%08x\n",
  92. (unsigned int)R128_READ(R128_PM4_STAT));
  93. printk("PM4_BUFFER_DL_WPTR = 0x%08x\n",
  94. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_WPTR));
  95. printk("PM4_BUFFER_DL_RPTR = 0x%08x\n",
  96. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_RPTR));
  97. printk("PM4_MICRO_CNTL = 0x%08x\n",
  98. (unsigned int)R128_READ(R128_PM4_MICRO_CNTL));
  99. printk("PM4_BUFFER_CNTL = 0x%08x\n",
  100. (unsigned int)R128_READ(R128_PM4_BUFFER_CNTL));
  101. }
  102. #endif
  103. /* ================================================================
  104. * Engine, FIFO control
  105. */
  106. static int r128_do_pixcache_flush(drm_r128_private_t * dev_priv)
  107. {
  108. u32 tmp;
  109. int i;
  110. tmp = R128_READ(R128_PC_NGUI_CTLSTAT) | R128_PC_FLUSH_ALL;
  111. R128_WRITE(R128_PC_NGUI_CTLSTAT, tmp);
  112. for (i = 0; i < dev_priv->usec_timeout; i++) {
  113. if (!(R128_READ(R128_PC_NGUI_CTLSTAT) & R128_PC_BUSY)) {
  114. return 0;
  115. }
  116. DRM_UDELAY(1);
  117. }
  118. #if R128_FIFO_DEBUG
  119. DRM_ERROR("failed!\n");
  120. #endif
  121. return -EBUSY;
  122. }
  123. static int r128_do_wait_for_fifo(drm_r128_private_t * dev_priv, int entries)
  124. {
  125. int i;
  126. for (i = 0; i < dev_priv->usec_timeout; i++) {
  127. int slots = R128_READ(R128_GUI_STAT) & R128_GUI_FIFOCNT_MASK;
  128. if (slots >= entries)
  129. return 0;
  130. DRM_UDELAY(1);
  131. }
  132. #if R128_FIFO_DEBUG
  133. DRM_ERROR("failed!\n");
  134. #endif
  135. return -EBUSY;
  136. }
  137. static int r128_do_wait_for_idle(drm_r128_private_t * dev_priv)
  138. {
  139. int i, ret;
  140. ret = r128_do_wait_for_fifo(dev_priv, 64);
  141. if (ret)
  142. return ret;
  143. for (i = 0; i < dev_priv->usec_timeout; i++) {
  144. if (!(R128_READ(R128_GUI_STAT) & R128_GUI_ACTIVE)) {
  145. r128_do_pixcache_flush(dev_priv);
  146. return 0;
  147. }
  148. DRM_UDELAY(1);
  149. }
  150. #if R128_FIFO_DEBUG
  151. DRM_ERROR("failed!\n");
  152. #endif
  153. return -EBUSY;
  154. }
  155. /* ================================================================
  156. * CCE control, initialization
  157. */
  158. /* Load the microcode for the CCE */
  159. static void r128_cce_load_microcode(drm_r128_private_t * dev_priv)
  160. {
  161. int i;
  162. DRM_DEBUG("\n");
  163. r128_do_wait_for_idle(dev_priv);
  164. R128_WRITE(R128_PM4_MICROCODE_ADDR, 0);
  165. for (i = 0; i < 256; i++) {
  166. R128_WRITE(R128_PM4_MICROCODE_DATAH, r128_cce_microcode[i * 2]);
  167. R128_WRITE(R128_PM4_MICROCODE_DATAL,
  168. r128_cce_microcode[i * 2 + 1]);
  169. }
  170. }
  171. /* Flush any pending commands to the CCE. This should only be used just
  172. * prior to a wait for idle, as it informs the engine that the command
  173. * stream is ending.
  174. */
  175. static void r128_do_cce_flush(drm_r128_private_t * dev_priv)
  176. {
  177. u32 tmp;
  178. tmp = R128_READ(R128_PM4_BUFFER_DL_WPTR) | R128_PM4_BUFFER_DL_DONE;
  179. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, tmp);
  180. }
  181. /* Wait for the CCE to go idle.
  182. */
  183. int r128_do_cce_idle(drm_r128_private_t * dev_priv)
  184. {
  185. int i;
  186. for (i = 0; i < dev_priv->usec_timeout; i++) {
  187. if (GET_RING_HEAD(dev_priv) == dev_priv->ring.tail) {
  188. int pm4stat = R128_READ(R128_PM4_STAT);
  189. if (((pm4stat & R128_PM4_FIFOCNT_MASK) >=
  190. dev_priv->cce_fifo_size) &&
  191. !(pm4stat & (R128_PM4_BUSY |
  192. R128_PM4_GUI_ACTIVE))) {
  193. return r128_do_pixcache_flush(dev_priv);
  194. }
  195. }
  196. DRM_UDELAY(1);
  197. }
  198. #if R128_FIFO_DEBUG
  199. DRM_ERROR("failed!\n");
  200. r128_status(dev_priv);
  201. #endif
  202. return -EBUSY;
  203. }
  204. /* Start the Concurrent Command Engine.
  205. */
  206. static void r128_do_cce_start(drm_r128_private_t * dev_priv)
  207. {
  208. r128_do_wait_for_idle(dev_priv);
  209. R128_WRITE(R128_PM4_BUFFER_CNTL,
  210. dev_priv->cce_mode | dev_priv->ring.size_l2qw
  211. | R128_PM4_BUFFER_CNTL_NOUPDATE);
  212. R128_READ(R128_PM4_BUFFER_ADDR); /* as per the sample code */
  213. R128_WRITE(R128_PM4_MICRO_CNTL, R128_PM4_MICRO_FREERUN);
  214. dev_priv->cce_running = 1;
  215. }
  216. /* Reset the Concurrent Command Engine. This will not flush any pending
  217. * commands, so you must wait for the CCE command stream to complete
  218. * before calling this routine.
  219. */
  220. static void r128_do_cce_reset(drm_r128_private_t * dev_priv)
  221. {
  222. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  223. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  224. dev_priv->ring.tail = 0;
  225. }
  226. /* Stop the Concurrent Command Engine. This will not flush any pending
  227. * commands, so you must flush the command stream and wait for the CCE
  228. * to go idle before calling this routine.
  229. */
  230. static void r128_do_cce_stop(drm_r128_private_t * dev_priv)
  231. {
  232. R128_WRITE(R128_PM4_MICRO_CNTL, 0);
  233. R128_WRITE(R128_PM4_BUFFER_CNTL,
  234. R128_PM4_NONPM4 | R128_PM4_BUFFER_CNTL_NOUPDATE);
  235. dev_priv->cce_running = 0;
  236. }
  237. /* Reset the engine. This will stop the CCE if it is running.
  238. */
  239. static int r128_do_engine_reset(struct drm_device * dev)
  240. {
  241. drm_r128_private_t *dev_priv = dev->dev_private;
  242. u32 clock_cntl_index, mclk_cntl, gen_reset_cntl;
  243. r128_do_pixcache_flush(dev_priv);
  244. clock_cntl_index = R128_READ(R128_CLOCK_CNTL_INDEX);
  245. mclk_cntl = R128_READ_PLL(dev, R128_MCLK_CNTL);
  246. R128_WRITE_PLL(R128_MCLK_CNTL,
  247. mclk_cntl | R128_FORCE_GCP | R128_FORCE_PIPE3D_CP);
  248. gen_reset_cntl = R128_READ(R128_GEN_RESET_CNTL);
  249. /* Taken from the sample code - do not change */
  250. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl | R128_SOFT_RESET_GUI);
  251. R128_READ(R128_GEN_RESET_CNTL);
  252. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl & ~R128_SOFT_RESET_GUI);
  253. R128_READ(R128_GEN_RESET_CNTL);
  254. R128_WRITE_PLL(R128_MCLK_CNTL, mclk_cntl);
  255. R128_WRITE(R128_CLOCK_CNTL_INDEX, clock_cntl_index);
  256. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl);
  257. /* Reset the CCE ring */
  258. r128_do_cce_reset(dev_priv);
  259. /* The CCE is no longer running after an engine reset */
  260. dev_priv->cce_running = 0;
  261. /* Reset any pending vertex, indirect buffers */
  262. r128_freelist_reset(dev);
  263. return 0;
  264. }
  265. static void r128_cce_init_ring_buffer(struct drm_device * dev,
  266. drm_r128_private_t * dev_priv)
  267. {
  268. u32 ring_start;
  269. u32 tmp;
  270. DRM_DEBUG("\n");
  271. /* The manual (p. 2) says this address is in "VM space". This
  272. * means it's an offset from the start of AGP space.
  273. */
  274. #if __OS_HAS_AGP
  275. if (!dev_priv->is_pci)
  276. ring_start = dev_priv->cce_ring->offset - dev->agp->base;
  277. else
  278. #endif
  279. ring_start = dev_priv->cce_ring->offset -
  280. (unsigned long)dev->sg->virtual;
  281. R128_WRITE(R128_PM4_BUFFER_OFFSET, ring_start | R128_AGP_OFFSET);
  282. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  283. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  284. /* Set watermark control */
  285. R128_WRITE(R128_PM4_BUFFER_WM_CNTL,
  286. ((R128_WATERMARK_L / 4) << R128_WMA_SHIFT)
  287. | ((R128_WATERMARK_M / 4) << R128_WMB_SHIFT)
  288. | ((R128_WATERMARK_N / 4) << R128_WMC_SHIFT)
  289. | ((R128_WATERMARK_K / 64) << R128_WB_WM_SHIFT));
  290. /* Force read. Why? Because it's in the examples... */
  291. R128_READ(R128_PM4_BUFFER_ADDR);
  292. /* Turn on bus mastering */
  293. tmp = R128_READ(R128_BUS_CNTL) & ~R128_BUS_MASTER_DIS;
  294. R128_WRITE(R128_BUS_CNTL, tmp);
  295. }
  296. static int r128_do_init_cce(struct drm_device * dev, drm_r128_init_t * init)
  297. {
  298. drm_r128_private_t *dev_priv;
  299. DRM_DEBUG("\n");
  300. dev_priv = drm_alloc(sizeof(drm_r128_private_t), DRM_MEM_DRIVER);
  301. if (dev_priv == NULL)
  302. return -ENOMEM;
  303. memset(dev_priv, 0, sizeof(drm_r128_private_t));
  304. dev_priv->is_pci = init->is_pci;
  305. if (dev_priv->is_pci && !dev->sg) {
  306. DRM_ERROR("PCI GART memory not allocated!\n");
  307. dev->dev_private = (void *)dev_priv;
  308. r128_do_cleanup_cce(dev);
  309. return -EINVAL;
  310. }
  311. dev_priv->usec_timeout = init->usec_timeout;
  312. if (dev_priv->usec_timeout < 1 ||
  313. dev_priv->usec_timeout > R128_MAX_USEC_TIMEOUT) {
  314. DRM_DEBUG("TIMEOUT problem!\n");
  315. dev->dev_private = (void *)dev_priv;
  316. r128_do_cleanup_cce(dev);
  317. return -EINVAL;
  318. }
  319. dev_priv->cce_mode = init->cce_mode;
  320. /* GH: Simple idle check.
  321. */
  322. atomic_set(&dev_priv->idle_count, 0);
  323. /* We don't support anything other than bus-mastering ring mode,
  324. * but the ring can be in either AGP or PCI space for the ring
  325. * read pointer.
  326. */
  327. if ((init->cce_mode != R128_PM4_192BM) &&
  328. (init->cce_mode != R128_PM4_128BM_64INDBM) &&
  329. (init->cce_mode != R128_PM4_64BM_128INDBM) &&
  330. (init->cce_mode != R128_PM4_64BM_64VCBM_64INDBM)) {
  331. DRM_DEBUG("Bad cce_mode!\n");
  332. dev->dev_private = (void *)dev_priv;
  333. r128_do_cleanup_cce(dev);
  334. return -EINVAL;
  335. }
  336. switch (init->cce_mode) {
  337. case R128_PM4_NONPM4:
  338. dev_priv->cce_fifo_size = 0;
  339. break;
  340. case R128_PM4_192PIO:
  341. case R128_PM4_192BM:
  342. dev_priv->cce_fifo_size = 192;
  343. break;
  344. case R128_PM4_128PIO_64INDBM:
  345. case R128_PM4_128BM_64INDBM:
  346. dev_priv->cce_fifo_size = 128;
  347. break;
  348. case R128_PM4_64PIO_128INDBM:
  349. case R128_PM4_64BM_128INDBM:
  350. case R128_PM4_64PIO_64VCBM_64INDBM:
  351. case R128_PM4_64BM_64VCBM_64INDBM:
  352. case R128_PM4_64PIO_64VCPIO_64INDPIO:
  353. dev_priv->cce_fifo_size = 64;
  354. break;
  355. }
  356. switch (init->fb_bpp) {
  357. case 16:
  358. dev_priv->color_fmt = R128_DATATYPE_RGB565;
  359. break;
  360. case 32:
  361. default:
  362. dev_priv->color_fmt = R128_DATATYPE_ARGB8888;
  363. break;
  364. }
  365. dev_priv->front_offset = init->front_offset;
  366. dev_priv->front_pitch = init->front_pitch;
  367. dev_priv->back_offset = init->back_offset;
  368. dev_priv->back_pitch = init->back_pitch;
  369. switch (init->depth_bpp) {
  370. case 16:
  371. dev_priv->depth_fmt = R128_DATATYPE_RGB565;
  372. break;
  373. case 24:
  374. case 32:
  375. default:
  376. dev_priv->depth_fmt = R128_DATATYPE_ARGB8888;
  377. break;
  378. }
  379. dev_priv->depth_offset = init->depth_offset;
  380. dev_priv->depth_pitch = init->depth_pitch;
  381. dev_priv->span_offset = init->span_offset;
  382. dev_priv->front_pitch_offset_c = (((dev_priv->front_pitch / 8) << 21) |
  383. (dev_priv->front_offset >> 5));
  384. dev_priv->back_pitch_offset_c = (((dev_priv->back_pitch / 8) << 21) |
  385. (dev_priv->back_offset >> 5));
  386. dev_priv->depth_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  387. (dev_priv->depth_offset >> 5) |
  388. R128_DST_TILE);
  389. dev_priv->span_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  390. (dev_priv->span_offset >> 5));
  391. dev_priv->sarea = drm_getsarea(dev);
  392. if (!dev_priv->sarea) {
  393. DRM_ERROR("could not find sarea!\n");
  394. dev->dev_private = (void *)dev_priv;
  395. r128_do_cleanup_cce(dev);
  396. return -EINVAL;
  397. }
  398. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  399. if (!dev_priv->mmio) {
  400. DRM_ERROR("could not find mmio region!\n");
  401. dev->dev_private = (void *)dev_priv;
  402. r128_do_cleanup_cce(dev);
  403. return -EINVAL;
  404. }
  405. dev_priv->cce_ring = drm_core_findmap(dev, init->ring_offset);
  406. if (!dev_priv->cce_ring) {
  407. DRM_ERROR("could not find cce ring region!\n");
  408. dev->dev_private = (void *)dev_priv;
  409. r128_do_cleanup_cce(dev);
  410. return -EINVAL;
  411. }
  412. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  413. if (!dev_priv->ring_rptr) {
  414. DRM_ERROR("could not find ring read pointer!\n");
  415. dev->dev_private = (void *)dev_priv;
  416. r128_do_cleanup_cce(dev);
  417. return -EINVAL;
  418. }
  419. dev->agp_buffer_token = init->buffers_offset;
  420. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  421. if (!dev->agp_buffer_map) {
  422. DRM_ERROR("could not find dma buffer region!\n");
  423. dev->dev_private = (void *)dev_priv;
  424. r128_do_cleanup_cce(dev);
  425. return -EINVAL;
  426. }
  427. if (!dev_priv->is_pci) {
  428. dev_priv->agp_textures =
  429. drm_core_findmap(dev, init->agp_textures_offset);
  430. if (!dev_priv->agp_textures) {
  431. DRM_ERROR("could not find agp texture region!\n");
  432. dev->dev_private = (void *)dev_priv;
  433. r128_do_cleanup_cce(dev);
  434. return -EINVAL;
  435. }
  436. }
  437. dev_priv->sarea_priv =
  438. (drm_r128_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  439. init->sarea_priv_offset);
  440. #if __OS_HAS_AGP
  441. if (!dev_priv->is_pci) {
  442. drm_core_ioremap(dev_priv->cce_ring, dev);
  443. drm_core_ioremap(dev_priv->ring_rptr, dev);
  444. drm_core_ioremap(dev->agp_buffer_map, dev);
  445. if (!dev_priv->cce_ring->handle ||
  446. !dev_priv->ring_rptr->handle ||
  447. !dev->agp_buffer_map->handle) {
  448. DRM_ERROR("Could not ioremap agp regions!\n");
  449. dev->dev_private = (void *)dev_priv;
  450. r128_do_cleanup_cce(dev);
  451. return -ENOMEM;
  452. }
  453. } else
  454. #endif
  455. {
  456. dev_priv->cce_ring->handle = (void *)dev_priv->cce_ring->offset;
  457. dev_priv->ring_rptr->handle =
  458. (void *)dev_priv->ring_rptr->offset;
  459. dev->agp_buffer_map->handle =
  460. (void *)dev->agp_buffer_map->offset;
  461. }
  462. #if __OS_HAS_AGP
  463. if (!dev_priv->is_pci)
  464. dev_priv->cce_buffers_offset = dev->agp->base;
  465. else
  466. #endif
  467. dev_priv->cce_buffers_offset = (unsigned long)dev->sg->virtual;
  468. dev_priv->ring.start = (u32 *) dev_priv->cce_ring->handle;
  469. dev_priv->ring.end = ((u32 *) dev_priv->cce_ring->handle
  470. + init->ring_size / sizeof(u32));
  471. dev_priv->ring.size = init->ring_size;
  472. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  473. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  474. dev_priv->ring.high_mark = 128;
  475. dev_priv->sarea_priv->last_frame = 0;
  476. R128_WRITE(R128_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  477. dev_priv->sarea_priv->last_dispatch = 0;
  478. R128_WRITE(R128_LAST_DISPATCH_REG, dev_priv->sarea_priv->last_dispatch);
  479. #if __OS_HAS_AGP
  480. if (dev_priv->is_pci) {
  481. #endif
  482. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  483. dev_priv->gart_info.gart_table_location = DRM_ATI_GART_MAIN;
  484. dev_priv->gart_info.table_size = R128_PCIGART_TABLE_SIZE;
  485. dev_priv->gart_info.addr = NULL;
  486. dev_priv->gart_info.bus_addr = 0;
  487. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  488. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  489. DRM_ERROR("failed to init PCI GART!\n");
  490. dev->dev_private = (void *)dev_priv;
  491. r128_do_cleanup_cce(dev);
  492. return -ENOMEM;
  493. }
  494. R128_WRITE(R128_PCI_GART_PAGE, dev_priv->gart_info.bus_addr);
  495. #if __OS_HAS_AGP
  496. }
  497. #endif
  498. r128_cce_init_ring_buffer(dev, dev_priv);
  499. r128_cce_load_microcode(dev_priv);
  500. dev->dev_private = (void *)dev_priv;
  501. r128_do_engine_reset(dev);
  502. return 0;
  503. }
  504. int r128_do_cleanup_cce(struct drm_device * dev)
  505. {
  506. /* Make sure interrupts are disabled here because the uninstall ioctl
  507. * may not have been called from userspace and after dev_private
  508. * is freed, it's too late.
  509. */
  510. if (dev->irq_enabled)
  511. drm_irq_uninstall(dev);
  512. if (dev->dev_private) {
  513. drm_r128_private_t *dev_priv = dev->dev_private;
  514. #if __OS_HAS_AGP
  515. if (!dev_priv->is_pci) {
  516. if (dev_priv->cce_ring != NULL)
  517. drm_core_ioremapfree(dev_priv->cce_ring, dev);
  518. if (dev_priv->ring_rptr != NULL)
  519. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  520. if (dev->agp_buffer_map != NULL) {
  521. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  522. dev->agp_buffer_map = NULL;
  523. }
  524. } else
  525. #endif
  526. {
  527. if (dev_priv->gart_info.bus_addr)
  528. if (!drm_ati_pcigart_cleanup(dev,
  529. &dev_priv->gart_info))
  530. DRM_ERROR
  531. ("failed to cleanup PCI GART!\n");
  532. }
  533. drm_free(dev->dev_private, sizeof(drm_r128_private_t),
  534. DRM_MEM_DRIVER);
  535. dev->dev_private = NULL;
  536. }
  537. return 0;
  538. }
  539. int r128_cce_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  540. {
  541. drm_r128_init_t *init = data;
  542. DRM_DEBUG("\n");
  543. LOCK_TEST_WITH_RETURN(dev, file_priv);
  544. switch (init->func) {
  545. case R128_INIT_CCE:
  546. return r128_do_init_cce(dev, init);
  547. case R128_CLEANUP_CCE:
  548. return r128_do_cleanup_cce(dev);
  549. }
  550. return -EINVAL;
  551. }
  552. int r128_cce_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  553. {
  554. drm_r128_private_t *dev_priv = dev->dev_private;
  555. DRM_DEBUG("\n");
  556. LOCK_TEST_WITH_RETURN(dev, file_priv);
  557. if (dev_priv->cce_running || dev_priv->cce_mode == R128_PM4_NONPM4) {
  558. DRM_DEBUG("while CCE running\n");
  559. return 0;
  560. }
  561. r128_do_cce_start(dev_priv);
  562. return 0;
  563. }
  564. /* Stop the CCE. The engine must have been idled before calling this
  565. * routine.
  566. */
  567. int r128_cce_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  568. {
  569. drm_r128_private_t *dev_priv = dev->dev_private;
  570. drm_r128_cce_stop_t *stop = data;
  571. int ret;
  572. DRM_DEBUG("\n");
  573. LOCK_TEST_WITH_RETURN(dev, file_priv);
  574. /* Flush any pending CCE commands. This ensures any outstanding
  575. * commands are exectuted by the engine before we turn it off.
  576. */
  577. if (stop->flush) {
  578. r128_do_cce_flush(dev_priv);
  579. }
  580. /* If we fail to make the engine go idle, we return an error
  581. * code so that the DRM ioctl wrapper can try again.
  582. */
  583. if (stop->idle) {
  584. ret = r128_do_cce_idle(dev_priv);
  585. if (ret)
  586. return ret;
  587. }
  588. /* Finally, we can turn off the CCE. If the engine isn't idle,
  589. * we will get some dropped triangles as they won't be fully
  590. * rendered before the CCE is shut down.
  591. */
  592. r128_do_cce_stop(dev_priv);
  593. /* Reset the engine */
  594. r128_do_engine_reset(dev);
  595. return 0;
  596. }
  597. /* Just reset the CCE ring. Called as part of an X Server engine reset.
  598. */
  599. int r128_cce_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  600. {
  601. drm_r128_private_t *dev_priv = dev->dev_private;
  602. DRM_DEBUG("\n");
  603. LOCK_TEST_WITH_RETURN(dev, file_priv);
  604. if (!dev_priv) {
  605. DRM_DEBUG("called before init done\n");
  606. return -EINVAL;
  607. }
  608. r128_do_cce_reset(dev_priv);
  609. /* The CCE is no longer running after an engine reset */
  610. dev_priv->cce_running = 0;
  611. return 0;
  612. }
  613. int r128_cce_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  614. {
  615. drm_r128_private_t *dev_priv = dev->dev_private;
  616. DRM_DEBUG("\n");
  617. LOCK_TEST_WITH_RETURN(dev, file_priv);
  618. if (dev_priv->cce_running) {
  619. r128_do_cce_flush(dev_priv);
  620. }
  621. return r128_do_cce_idle(dev_priv);
  622. }
  623. int r128_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  624. {
  625. DRM_DEBUG("\n");
  626. LOCK_TEST_WITH_RETURN(dev, file_priv);
  627. return r128_do_engine_reset(dev);
  628. }
  629. int r128_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  630. {
  631. return -EINVAL;
  632. }
  633. /* ================================================================
  634. * Freelist management
  635. */
  636. #define R128_BUFFER_USED 0xffffffff
  637. #define R128_BUFFER_FREE 0
  638. #if 0
  639. static int r128_freelist_init(struct drm_device * dev)
  640. {
  641. struct drm_device_dma *dma = dev->dma;
  642. drm_r128_private_t *dev_priv = dev->dev_private;
  643. struct drm_buf *buf;
  644. drm_r128_buf_priv_t *buf_priv;
  645. drm_r128_freelist_t *entry;
  646. int i;
  647. dev_priv->head = drm_alloc(sizeof(drm_r128_freelist_t), DRM_MEM_DRIVER);
  648. if (dev_priv->head == NULL)
  649. return -ENOMEM;
  650. memset(dev_priv->head, 0, sizeof(drm_r128_freelist_t));
  651. dev_priv->head->age = R128_BUFFER_USED;
  652. for (i = 0; i < dma->buf_count; i++) {
  653. buf = dma->buflist[i];
  654. buf_priv = buf->dev_private;
  655. entry = drm_alloc(sizeof(drm_r128_freelist_t), DRM_MEM_DRIVER);
  656. if (!entry)
  657. return -ENOMEM;
  658. entry->age = R128_BUFFER_FREE;
  659. entry->buf = buf;
  660. entry->prev = dev_priv->head;
  661. entry->next = dev_priv->head->next;
  662. if (!entry->next)
  663. dev_priv->tail = entry;
  664. buf_priv->discard = 0;
  665. buf_priv->dispatched = 0;
  666. buf_priv->list_entry = entry;
  667. dev_priv->head->next = entry;
  668. if (dev_priv->head->next)
  669. dev_priv->head->next->prev = entry;
  670. }
  671. return 0;
  672. }
  673. #endif
  674. static struct drm_buf *r128_freelist_get(struct drm_device * dev)
  675. {
  676. struct drm_device_dma *dma = dev->dma;
  677. drm_r128_private_t *dev_priv = dev->dev_private;
  678. drm_r128_buf_priv_t *buf_priv;
  679. struct drm_buf *buf;
  680. int i, t;
  681. /* FIXME: Optimize -- use freelist code */
  682. for (i = 0; i < dma->buf_count; i++) {
  683. buf = dma->buflist[i];
  684. buf_priv = buf->dev_private;
  685. if (!buf->file_priv)
  686. return buf;
  687. }
  688. for (t = 0; t < dev_priv->usec_timeout; t++) {
  689. u32 done_age = R128_READ(R128_LAST_DISPATCH_REG);
  690. for (i = 0; i < dma->buf_count; i++) {
  691. buf = dma->buflist[i];
  692. buf_priv = buf->dev_private;
  693. if (buf->pending && buf_priv->age <= done_age) {
  694. /* The buffer has been processed, so it
  695. * can now be used.
  696. */
  697. buf->pending = 0;
  698. return buf;
  699. }
  700. }
  701. DRM_UDELAY(1);
  702. }
  703. DRM_DEBUG("returning NULL!\n");
  704. return NULL;
  705. }
  706. void r128_freelist_reset(struct drm_device * dev)
  707. {
  708. struct drm_device_dma *dma = dev->dma;
  709. int i;
  710. for (i = 0; i < dma->buf_count; i++) {
  711. struct drm_buf *buf = dma->buflist[i];
  712. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  713. buf_priv->age = 0;
  714. }
  715. }
  716. /* ================================================================
  717. * CCE command submission
  718. */
  719. int r128_wait_ring(drm_r128_private_t * dev_priv, int n)
  720. {
  721. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  722. int i;
  723. for (i = 0; i < dev_priv->usec_timeout; i++) {
  724. r128_update_ring_snapshot(dev_priv);
  725. if (ring->space >= n)
  726. return 0;
  727. DRM_UDELAY(1);
  728. }
  729. /* FIXME: This is being ignored... */
  730. DRM_ERROR("failed!\n");
  731. return -EBUSY;
  732. }
  733. static int r128_cce_get_buffers(struct drm_device * dev,
  734. struct drm_file *file_priv,
  735. struct drm_dma * d)
  736. {
  737. int i;
  738. struct drm_buf *buf;
  739. for (i = d->granted_count; i < d->request_count; i++) {
  740. buf = r128_freelist_get(dev);
  741. if (!buf)
  742. return -EAGAIN;
  743. buf->file_priv = file_priv;
  744. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  745. sizeof(buf->idx)))
  746. return -EFAULT;
  747. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  748. sizeof(buf->total)))
  749. return -EFAULT;
  750. d->granted_count++;
  751. }
  752. return 0;
  753. }
  754. int r128_cce_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  755. {
  756. struct drm_device_dma *dma = dev->dma;
  757. int ret = 0;
  758. struct drm_dma *d = data;
  759. LOCK_TEST_WITH_RETURN(dev, file_priv);
  760. /* Please don't send us buffers.
  761. */
  762. if (d->send_count != 0) {
  763. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  764. DRM_CURRENTPID, d->send_count);
  765. return -EINVAL;
  766. }
  767. /* We'll send you buffers.
  768. */
  769. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  770. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  771. DRM_CURRENTPID, d->request_count, dma->buf_count);
  772. return -EINVAL;
  773. }
  774. d->granted_count = 0;
  775. if (d->request_count) {
  776. ret = r128_cce_get_buffers(dev, file_priv, d);
  777. }
  778. return ret;
  779. }