i915_dma.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  42. int i;
  43. for (i = 0; i < 10000; i++) {
  44. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  45. ring->space = ring->head - (ring->tail + 8);
  46. if (ring->space < 0)
  47. ring->space += ring->Size;
  48. if (ring->space >= n)
  49. return 0;
  50. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  51. if (ring->head != last_head)
  52. i = 0;
  53. last_head = ring->head;
  54. }
  55. return -EBUSY;
  56. }
  57. void i915_kernel_lost_context(struct drm_device * dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  61. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  62. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  63. ring->space = ring->head - (ring->tail + 8);
  64. if (ring->space < 0)
  65. ring->space += ring->Size;
  66. if (ring->head == ring->tail)
  67. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  68. }
  69. static int i915_dma_cleanup(struct drm_device * dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Make sure interrupts are disabled here because the uninstall ioctl
  73. * may not have been called from userspace and after dev_private
  74. * is freed, it's too late.
  75. */
  76. if (dev->irq)
  77. drm_irq_uninstall(dev);
  78. if (dev_priv->ring.virtual_start) {
  79. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  80. dev_priv->ring.virtual_start = 0;
  81. dev_priv->ring.map.handle = 0;
  82. dev_priv->ring.map.size = 0;
  83. }
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. /* Need to rewrite hardware status page */
  88. I915_WRITE(0x02080, 0x1ffff000);
  89. }
  90. if (dev_priv->status_gfx_addr) {
  91. dev_priv->status_gfx_addr = 0;
  92. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  93. I915_WRITE(0x2080, 0x1ffff000);
  94. }
  95. return 0;
  96. }
  97. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  98. {
  99. drm_i915_private_t *dev_priv = dev->dev_private;
  100. dev_priv->sarea = drm_getsarea(dev);
  101. if (!dev_priv->sarea) {
  102. DRM_ERROR("can not find sarea!\n");
  103. i915_dma_cleanup(dev);
  104. return -EINVAL;
  105. }
  106. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  107. if (!dev_priv->mmio_map) {
  108. i915_dma_cleanup(dev);
  109. DRM_ERROR("can not find mmio map!\n");
  110. return -EINVAL;
  111. }
  112. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  113. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  114. dev_priv->ring.Start = init->ring_start;
  115. dev_priv->ring.End = init->ring_end;
  116. dev_priv->ring.Size = init->ring_size;
  117. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  118. dev_priv->ring.map.offset = init->ring_start;
  119. dev_priv->ring.map.size = init->ring_size;
  120. dev_priv->ring.map.type = 0;
  121. dev_priv->ring.map.flags = 0;
  122. dev_priv->ring.map.mtrr = 0;
  123. drm_core_ioremap(&dev_priv->ring.map, dev);
  124. if (dev_priv->ring.map.handle == NULL) {
  125. i915_dma_cleanup(dev);
  126. DRM_ERROR("can not ioremap virtual address for"
  127. " ring buffer\n");
  128. return -ENOMEM;
  129. }
  130. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  131. dev_priv->cpp = init->cpp;
  132. dev_priv->back_offset = init->back_offset;
  133. dev_priv->front_offset = init->front_offset;
  134. dev_priv->current_page = 0;
  135. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  136. /* We are using separate values as placeholders for mechanisms for
  137. * private backbuffer/depthbuffer usage.
  138. */
  139. dev_priv->use_mi_batchbuffer_start = 0;
  140. if (IS_I965G(dev)) /* 965 doesn't support older method */
  141. dev_priv->use_mi_batchbuffer_start = 1;
  142. /* Allow hardware batchbuffers unless told otherwise.
  143. */
  144. dev_priv->allow_batchbuffer = 1;
  145. /* Program Hardware Status Page */
  146. if (!I915_NEED_GFX_HWS(dev)) {
  147. dev_priv->status_page_dmah =
  148. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  149. if (!dev_priv->status_page_dmah) {
  150. i915_dma_cleanup(dev);
  151. DRM_ERROR("Can not allocate hardware status page\n");
  152. return -ENOMEM;
  153. }
  154. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  155. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  156. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  157. I915_WRITE(0x02080, dev_priv->dma_status_page);
  158. }
  159. DRM_DEBUG("Enabled hardware status page\n");
  160. return 0;
  161. }
  162. static int i915_dma_resume(struct drm_device * dev)
  163. {
  164. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  165. DRM_DEBUG("%s\n", __func__);
  166. if (!dev_priv->sarea) {
  167. DRM_ERROR("can not find sarea!\n");
  168. return -EINVAL;
  169. }
  170. if (!dev_priv->mmio_map) {
  171. DRM_ERROR("can not find mmio map!\n");
  172. return -EINVAL;
  173. }
  174. if (dev_priv->ring.map.handle == NULL) {
  175. DRM_ERROR("can not ioremap virtual address for"
  176. " ring buffer\n");
  177. return -ENOMEM;
  178. }
  179. /* Program Hardware Status Page */
  180. if (!dev_priv->hw_status_page) {
  181. DRM_ERROR("Can not find hardware status page\n");
  182. return -EINVAL;
  183. }
  184. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  185. if (dev_priv->status_gfx_addr != 0)
  186. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  187. else
  188. I915_WRITE(0x02080, dev_priv->dma_status_page);
  189. DRM_DEBUG("Enabled hardware status page\n");
  190. return 0;
  191. }
  192. static int i915_dma_init(struct drm_device *dev, void *data,
  193. struct drm_file *file_priv)
  194. {
  195. drm_i915_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case I915_INIT_DMA:
  199. retcode = i915_initialize(dev, init);
  200. break;
  201. case I915_CLEANUP_DMA:
  202. retcode = i915_dma_cleanup(dev);
  203. break;
  204. case I915_RESUME_DMA:
  205. retcode = i915_dma_resume(dev);
  206. break;
  207. default:
  208. retcode = -EINVAL;
  209. break;
  210. }
  211. return retcode;
  212. }
  213. /* Implement basically the same security restrictions as hardware does
  214. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  215. *
  216. * Most of the calculations below involve calculating the size of a
  217. * particular instruction. It's important to get the size right as
  218. * that tells us where the next instruction to check is. Any illegal
  219. * instruction detected will be given a size of zero, which is a
  220. * signal to abort the rest of the buffer.
  221. */
  222. static int do_validate_cmd(int cmd)
  223. {
  224. switch (((cmd >> 29) & 0x7)) {
  225. case 0x0:
  226. switch ((cmd >> 23) & 0x3f) {
  227. case 0x0:
  228. return 1; /* MI_NOOP */
  229. case 0x4:
  230. return 1; /* MI_FLUSH */
  231. default:
  232. return 0; /* disallow everything else */
  233. }
  234. break;
  235. case 0x1:
  236. return 0; /* reserved */
  237. case 0x2:
  238. return (cmd & 0xff) + 2; /* 2d commands */
  239. case 0x3:
  240. if (((cmd >> 24) & 0x1f) <= 0x18)
  241. return 1;
  242. switch ((cmd >> 24) & 0x1f) {
  243. case 0x1c:
  244. return 1;
  245. case 0x1d:
  246. switch ((cmd >> 16) & 0xff) {
  247. case 0x3:
  248. return (cmd & 0x1f) + 2;
  249. case 0x4:
  250. return (cmd & 0xf) + 2;
  251. default:
  252. return (cmd & 0xffff) + 2;
  253. }
  254. case 0x1e:
  255. if (cmd & (1 << 23))
  256. return (cmd & 0xffff) + 1;
  257. else
  258. return 1;
  259. case 0x1f:
  260. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  261. return (cmd & 0x1ffff) + 2;
  262. else if (cmd & (1 << 17)) /* indirect random */
  263. if ((cmd & 0xffff) == 0)
  264. return 0; /* unknown length, too hard */
  265. else
  266. return (((cmd & 0xffff) + 1) / 2) + 1;
  267. else
  268. return 2; /* indirect sequential */
  269. default:
  270. return 0;
  271. }
  272. default:
  273. return 0;
  274. }
  275. return 0;
  276. }
  277. static int validate_cmd(int cmd)
  278. {
  279. int ret = do_validate_cmd(cmd);
  280. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  281. return ret;
  282. }
  283. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  284. {
  285. drm_i915_private_t *dev_priv = dev->dev_private;
  286. int i;
  287. RING_LOCALS;
  288. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  289. return -EINVAL;
  290. BEGIN_LP_RING((dwords+1)&~1);
  291. for (i = 0; i < dwords;) {
  292. int cmd, sz;
  293. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  294. return -EINVAL;
  295. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  296. return -EINVAL;
  297. OUT_RING(cmd);
  298. while (++i, --sz) {
  299. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  300. sizeof(cmd))) {
  301. return -EINVAL;
  302. }
  303. OUT_RING(cmd);
  304. }
  305. }
  306. if (dwords & 1)
  307. OUT_RING(0);
  308. ADVANCE_LP_RING();
  309. return 0;
  310. }
  311. static int i915_emit_box(struct drm_device * dev,
  312. struct drm_clip_rect __user * boxes,
  313. int i, int DR1, int DR4)
  314. {
  315. drm_i915_private_t *dev_priv = dev->dev_private;
  316. struct drm_clip_rect box;
  317. RING_LOCALS;
  318. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  319. return -EFAULT;
  320. }
  321. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  322. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  323. box.x1, box.y1, box.x2, box.y2);
  324. return -EINVAL;
  325. }
  326. if (IS_I965G(dev)) {
  327. BEGIN_LP_RING(4);
  328. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  329. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  330. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. ADVANCE_LP_RING();
  333. } else {
  334. BEGIN_LP_RING(6);
  335. OUT_RING(GFX_OP_DRAWRECT_INFO);
  336. OUT_RING(DR1);
  337. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  338. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  339. OUT_RING(DR4);
  340. OUT_RING(0);
  341. ADVANCE_LP_RING();
  342. }
  343. return 0;
  344. }
  345. /* XXX: Emitting the counter should really be moved to part of the IRQ
  346. * emit. For now, do it in both places:
  347. */
  348. static void i915_emit_breadcrumb(struct drm_device *dev)
  349. {
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. RING_LOCALS;
  352. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  353. if (dev_priv->counter > 0x7FFFFFFFUL)
  354. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  355. BEGIN_LP_RING(4);
  356. OUT_RING(CMD_STORE_DWORD_IDX);
  357. OUT_RING(20);
  358. OUT_RING(dev_priv->counter);
  359. OUT_RING(0);
  360. ADVANCE_LP_RING();
  361. }
  362. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  363. drm_i915_cmdbuffer_t * cmd)
  364. {
  365. int nbox = cmd->num_cliprects;
  366. int i = 0, count, ret;
  367. if (cmd->sz & 0x3) {
  368. DRM_ERROR("alignment");
  369. return -EINVAL;
  370. }
  371. i915_kernel_lost_context(dev);
  372. count = nbox ? nbox : 1;
  373. for (i = 0; i < count; i++) {
  374. if (i < nbox) {
  375. ret = i915_emit_box(dev, cmd->cliprects, i,
  376. cmd->DR1, cmd->DR4);
  377. if (ret)
  378. return ret;
  379. }
  380. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  381. if (ret)
  382. return ret;
  383. }
  384. i915_emit_breadcrumb(dev);
  385. return 0;
  386. }
  387. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  388. drm_i915_batchbuffer_t * batch)
  389. {
  390. drm_i915_private_t *dev_priv = dev->dev_private;
  391. struct drm_clip_rect __user *boxes = batch->cliprects;
  392. int nbox = batch->num_cliprects;
  393. int i = 0, count;
  394. RING_LOCALS;
  395. if ((batch->start | batch->used) & 0x7) {
  396. DRM_ERROR("alignment");
  397. return -EINVAL;
  398. }
  399. i915_kernel_lost_context(dev);
  400. count = nbox ? nbox : 1;
  401. for (i = 0; i < count; i++) {
  402. if (i < nbox) {
  403. int ret = i915_emit_box(dev, boxes, i,
  404. batch->DR1, batch->DR4);
  405. if (ret)
  406. return ret;
  407. }
  408. if (dev_priv->use_mi_batchbuffer_start) {
  409. BEGIN_LP_RING(2);
  410. if (IS_I965G(dev)) {
  411. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  412. OUT_RING(batch->start);
  413. } else {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. }
  417. ADVANCE_LP_RING();
  418. } else {
  419. BEGIN_LP_RING(4);
  420. OUT_RING(MI_BATCH_BUFFER);
  421. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  422. OUT_RING(batch->start + batch->used - 4);
  423. OUT_RING(0);
  424. ADVANCE_LP_RING();
  425. }
  426. }
  427. i915_emit_breadcrumb(dev);
  428. return 0;
  429. }
  430. static int i915_dispatch_flip(struct drm_device * dev)
  431. {
  432. drm_i915_private_t *dev_priv = dev->dev_private;
  433. RING_LOCALS;
  434. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  435. __FUNCTION__,
  436. dev_priv->current_page,
  437. dev_priv->sarea_priv->pf_current_page);
  438. i915_kernel_lost_context(dev);
  439. BEGIN_LP_RING(2);
  440. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  441. OUT_RING(0);
  442. ADVANCE_LP_RING();
  443. BEGIN_LP_RING(6);
  444. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  445. OUT_RING(0);
  446. if (dev_priv->current_page == 0) {
  447. OUT_RING(dev_priv->back_offset);
  448. dev_priv->current_page = 1;
  449. } else {
  450. OUT_RING(dev_priv->front_offset);
  451. dev_priv->current_page = 0;
  452. }
  453. OUT_RING(0);
  454. ADVANCE_LP_RING();
  455. BEGIN_LP_RING(2);
  456. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  457. OUT_RING(0);
  458. ADVANCE_LP_RING();
  459. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  460. BEGIN_LP_RING(4);
  461. OUT_RING(CMD_STORE_DWORD_IDX);
  462. OUT_RING(20);
  463. OUT_RING(dev_priv->counter);
  464. OUT_RING(0);
  465. ADVANCE_LP_RING();
  466. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  467. return 0;
  468. }
  469. static int i915_quiescent(struct drm_device * dev)
  470. {
  471. drm_i915_private_t *dev_priv = dev->dev_private;
  472. i915_kernel_lost_context(dev);
  473. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  474. }
  475. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  476. struct drm_file *file_priv)
  477. {
  478. LOCK_TEST_WITH_RETURN(dev, file_priv);
  479. return i915_quiescent(dev);
  480. }
  481. static int i915_batchbuffer(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  485. u32 *hw_status = dev_priv->hw_status_page;
  486. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  487. dev_priv->sarea_priv;
  488. drm_i915_batchbuffer_t *batch = data;
  489. int ret;
  490. if (!dev_priv->allow_batchbuffer) {
  491. DRM_ERROR("Batchbuffer ioctl disabled\n");
  492. return -EINVAL;
  493. }
  494. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  495. batch->start, batch->used, batch->num_cliprects);
  496. LOCK_TEST_WITH_RETURN(dev, file_priv);
  497. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  498. batch->num_cliprects *
  499. sizeof(struct drm_clip_rect)))
  500. return -EFAULT;
  501. ret = i915_dispatch_batchbuffer(dev, batch);
  502. sarea_priv->last_dispatch = (int)hw_status[5];
  503. return ret;
  504. }
  505. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  506. struct drm_file *file_priv)
  507. {
  508. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  509. u32 *hw_status = dev_priv->hw_status_page;
  510. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  511. dev_priv->sarea_priv;
  512. drm_i915_cmdbuffer_t *cmdbuf = data;
  513. int ret;
  514. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  515. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  516. LOCK_TEST_WITH_RETURN(dev, file_priv);
  517. if (cmdbuf->num_cliprects &&
  518. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  519. cmdbuf->num_cliprects *
  520. sizeof(struct drm_clip_rect))) {
  521. DRM_ERROR("Fault accessing cliprects\n");
  522. return -EFAULT;
  523. }
  524. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  525. if (ret) {
  526. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  527. return ret;
  528. }
  529. sarea_priv->last_dispatch = (int)hw_status[5];
  530. return 0;
  531. }
  532. static int i915_flip_bufs(struct drm_device *dev, void *data,
  533. struct drm_file *file_priv)
  534. {
  535. DRM_DEBUG("%s\n", __FUNCTION__);
  536. LOCK_TEST_WITH_RETURN(dev, file_priv);
  537. return i915_dispatch_flip(dev);
  538. }
  539. static int i915_getparam(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. drm_i915_private_t *dev_priv = dev->dev_private;
  543. drm_i915_getparam_t *param = data;
  544. int value;
  545. if (!dev_priv) {
  546. DRM_ERROR("called with no initialization\n");
  547. return -EINVAL;
  548. }
  549. switch (param->param) {
  550. case I915_PARAM_IRQ_ACTIVE:
  551. value = dev->irq ? 1 : 0;
  552. break;
  553. case I915_PARAM_ALLOW_BATCHBUFFER:
  554. value = dev_priv->allow_batchbuffer ? 1 : 0;
  555. break;
  556. case I915_PARAM_LAST_DISPATCH:
  557. value = READ_BREADCRUMB(dev_priv);
  558. break;
  559. default:
  560. DRM_ERROR("Unknown parameter %d\n", param->param);
  561. return -EINVAL;
  562. }
  563. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  564. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  565. return -EFAULT;
  566. }
  567. return 0;
  568. }
  569. static int i915_setparam(struct drm_device *dev, void *data,
  570. struct drm_file *file_priv)
  571. {
  572. drm_i915_private_t *dev_priv = dev->dev_private;
  573. drm_i915_setparam_t *param = data;
  574. if (!dev_priv) {
  575. DRM_ERROR("called with no initialization\n");
  576. return -EINVAL;
  577. }
  578. switch (param->param) {
  579. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  580. if (!IS_I965G(dev))
  581. dev_priv->use_mi_batchbuffer_start = param->value;
  582. break;
  583. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  584. dev_priv->tex_lru_log_granularity = param->value;
  585. break;
  586. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  587. dev_priv->allow_batchbuffer = param->value;
  588. break;
  589. default:
  590. DRM_ERROR("unknown parameter %d\n", param->param);
  591. return -EINVAL;
  592. }
  593. return 0;
  594. }
  595. static int i915_set_status_page(struct drm_device *dev, void *data,
  596. struct drm_file *file_priv)
  597. {
  598. drm_i915_private_t *dev_priv = dev->dev_private;
  599. drm_i915_hws_addr_t *hws = data;
  600. if (!I915_NEED_GFX_HWS(dev))
  601. return -EINVAL;
  602. if (!dev_priv) {
  603. DRM_ERROR("called with no initialization\n");
  604. return -EINVAL;
  605. }
  606. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  607. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  608. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  609. dev_priv->hws_map.size = 4*1024;
  610. dev_priv->hws_map.type = 0;
  611. dev_priv->hws_map.flags = 0;
  612. dev_priv->hws_map.mtrr = 0;
  613. drm_core_ioremap(&dev_priv->hws_map, dev);
  614. if (dev_priv->hws_map.handle == NULL) {
  615. i915_dma_cleanup(dev);
  616. dev_priv->status_gfx_addr = 0;
  617. DRM_ERROR("can not ioremap virtual address for"
  618. " G33 hw status page\n");
  619. return -ENOMEM;
  620. }
  621. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  622. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  623. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  624. DRM_DEBUG("load hws 0x2080 with gfx mem 0x%x\n",
  625. dev_priv->status_gfx_addr);
  626. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  627. return 0;
  628. }
  629. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  630. {
  631. struct drm_i915_private *dev_priv = dev->dev_private;
  632. unsigned long base, size;
  633. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  634. /* i915 has 4 more counters */
  635. dev->counters += 4;
  636. dev->types[6] = _DRM_STAT_IRQ;
  637. dev->types[7] = _DRM_STAT_PRIMARY;
  638. dev->types[8] = _DRM_STAT_SECONDARY;
  639. dev->types[9] = _DRM_STAT_DMA;
  640. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  641. if (dev_priv == NULL)
  642. return -ENOMEM;
  643. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  644. dev->dev_private = (void *)dev_priv;
  645. /* Add register map (needed for suspend/resume) */
  646. base = drm_get_resource_start(dev, mmio_bar);
  647. size = drm_get_resource_len(dev, mmio_bar);
  648. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  649. _DRM_KERNEL | _DRM_DRIVER,
  650. &dev_priv->mmio_map);
  651. return ret;
  652. }
  653. int i915_driver_unload(struct drm_device *dev)
  654. {
  655. struct drm_i915_private *dev_priv = dev->dev_private;
  656. if (dev_priv->mmio_map)
  657. drm_rmmap(dev, dev_priv->mmio_map);
  658. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  659. DRM_MEM_DRIVER);
  660. return 0;
  661. }
  662. void i915_driver_lastclose(struct drm_device * dev)
  663. {
  664. drm_i915_private_t *dev_priv = dev->dev_private;
  665. if (!dev_priv)
  666. return;
  667. if (dev_priv->agp_heap)
  668. i915_mem_takedown(&(dev_priv->agp_heap));
  669. i915_dma_cleanup(dev);
  670. }
  671. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  672. {
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  675. }
  676. struct drm_ioctl_desc i915_ioctls[] = {
  677. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  678. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  679. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  680. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  681. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  682. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  683. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  684. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  685. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  686. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  687. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  688. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  689. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  690. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  691. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  692. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  693. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  694. };
  695. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  696. /**
  697. * Determine if the device really is AGP or not.
  698. *
  699. * All Intel graphics chipsets are treated as AGP, even if they are really
  700. * PCI-e.
  701. *
  702. * \param dev The device to be tested.
  703. *
  704. * \returns
  705. * A value of 1 is always retured to indictate every i9x5 is AGP.
  706. */
  707. int i915_driver_device_is_agp(struct drm_device * dev)
  708. {
  709. return 1;
  710. }