i830_drv.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /* i830_drv.h -- Private header for the I830 driver -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All rights reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. *
  30. */
  31. #ifndef _I830_DRV_H_
  32. #define _I830_DRV_H_
  33. /* General customization:
  34. */
  35. #define DRIVER_AUTHOR "VA Linux Systems Inc."
  36. #define DRIVER_NAME "i830"
  37. #define DRIVER_DESC "Intel 830M"
  38. #define DRIVER_DATE "20021108"
  39. /* Interface history:
  40. *
  41. * 1.1: Original.
  42. * 1.2: ?
  43. * 1.3: New irq emit/wait ioctls.
  44. * New pageflip ioctl.
  45. * New getparam ioctl.
  46. * State for texunits 3&4 in sarea.
  47. * New (alternative) layout for texture state.
  48. */
  49. #define DRIVER_MAJOR 1
  50. #define DRIVER_MINOR 3
  51. #define DRIVER_PATCHLEVEL 2
  52. /* Driver will work either way: IRQ's save cpu time when waiting for
  53. * the card, but are subject to subtle interactions between bios,
  54. * hardware and the driver.
  55. */
  56. /* XXX: Add vblank support? */
  57. #define USE_IRQS 0
  58. typedef struct drm_i830_buf_priv {
  59. u32 *in_use;
  60. int my_use_idx;
  61. int currently_mapped;
  62. void __user *virtual;
  63. void *kernel_virtual;
  64. drm_local_map_t map;
  65. } drm_i830_buf_priv_t;
  66. typedef struct _drm_i830_ring_buffer {
  67. int tail_mask;
  68. unsigned long Start;
  69. unsigned long End;
  70. unsigned long Size;
  71. u8 *virtual_start;
  72. int head;
  73. int tail;
  74. int space;
  75. drm_local_map_t map;
  76. } drm_i830_ring_buffer_t;
  77. typedef struct drm_i830_private {
  78. struct drm_map *sarea_map;
  79. struct drm_map *mmio_map;
  80. drm_i830_sarea_t *sarea_priv;
  81. drm_i830_ring_buffer_t ring;
  82. void *hw_status_page;
  83. unsigned long counter;
  84. dma_addr_t dma_status_page;
  85. struct drm_buf *mmap_buffer;
  86. u32 front_di1, back_di1, zi1;
  87. int back_offset;
  88. int depth_offset;
  89. int front_offset;
  90. int w, h;
  91. int pitch;
  92. int back_pitch;
  93. int depth_pitch;
  94. unsigned int cpp;
  95. int do_boxes;
  96. int dma_used;
  97. int current_page;
  98. int page_flipping;
  99. wait_queue_head_t irq_queue;
  100. atomic_t irq_received;
  101. atomic_t irq_emitted;
  102. int use_mi_batchbuffer_start;
  103. } drm_i830_private_t;
  104. extern struct drm_ioctl_desc i830_ioctls[];
  105. extern int i830_max_ioctl;
  106. /* i830_irq.c */
  107. extern int i830_irq_emit(struct drm_device *dev, void *data,
  108. struct drm_file *file_priv);
  109. extern int i830_irq_wait(struct drm_device *dev, void *data,
  110. struct drm_file *file_priv);
  111. extern irqreturn_t i830_driver_irq_handler(DRM_IRQ_ARGS);
  112. extern void i830_driver_irq_preinstall(struct drm_device * dev);
  113. extern void i830_driver_irq_postinstall(struct drm_device * dev);
  114. extern void i830_driver_irq_uninstall(struct drm_device * dev);
  115. extern int i830_driver_load(struct drm_device *, unsigned long flags);
  116. extern void i830_driver_preclose(struct drm_device * dev,
  117. struct drm_file *file_priv);
  118. extern void i830_driver_lastclose(struct drm_device * dev);
  119. extern void i830_driver_reclaim_buffers_locked(struct drm_device * dev,
  120. struct drm_file *file_priv);
  121. extern int i830_driver_dma_quiescent(struct drm_device * dev);
  122. extern int i830_driver_device_is_agp(struct drm_device * dev);
  123. #define I830_READ(reg) DRM_READ32(dev_priv->mmio_map, reg)
  124. #define I830_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio_map, reg, val)
  125. #define I830_READ16(reg) DRM_READ16(dev_priv->mmio_map, reg)
  126. #define I830_WRITE16(reg,val) DRM_WRITE16(dev_priv->mmio_map, reg, val)
  127. #define I830_VERBOSE 0
  128. #define RING_LOCALS unsigned int outring, ringmask, outcount; \
  129. volatile char *virt;
  130. #define BEGIN_LP_RING(n) do { \
  131. if (I830_VERBOSE) \
  132. printk("BEGIN_LP_RING(%d)\n", (n)); \
  133. if (dev_priv->ring.space < n*4) \
  134. i830_wait_ring(dev, n*4, __func__); \
  135. outcount = 0; \
  136. outring = dev_priv->ring.tail; \
  137. ringmask = dev_priv->ring.tail_mask; \
  138. virt = dev_priv->ring.virtual_start; \
  139. } while (0)
  140. #define OUT_RING(n) do { \
  141. if (I830_VERBOSE) printk(" OUT_RING %x\n", (int)(n)); \
  142. *(volatile unsigned int *)(virt + outring) = n; \
  143. outcount++; \
  144. outring += 4; \
  145. outring &= ringmask; \
  146. } while (0)
  147. #define ADVANCE_LP_RING() do { \
  148. if (I830_VERBOSE) printk("ADVANCE_LP_RING %x\n", outring); \
  149. dev_priv->ring.tail = outring; \
  150. dev_priv->ring.space -= outcount * 4; \
  151. I830_WRITE(LP_RING + RING_TAIL, outring); \
  152. } while(0)
  153. extern int i830_wait_ring(struct drm_device * dev, int n, const char *caller);
  154. #define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
  155. #define GFX_OP_BREAKPOINT_INTERRUPT ((0<<29)|(1<<23))
  156. #define CMD_REPORT_HEAD (7<<23)
  157. #define CMD_STORE_DWORD_IDX ((0x21<<23) | 0x1)
  158. #define CMD_OP_BATCH_BUFFER ((0x0<<29)|(0x30<<23)|0x1)
  159. #define STATE3D_LOAD_STATE_IMMEDIATE_2 ((0x3<<29)|(0x1d<<24)|(0x03<<16))
  160. #define LOAD_TEXTURE_MAP0 (1<<11)
  161. #define INST_PARSER_CLIENT 0x00000000
  162. #define INST_OP_FLUSH 0x02000000
  163. #define INST_FLUSH_MAP_CACHE 0x00000001
  164. #define BB1_START_ADDR_MASK (~0x7)
  165. #define BB1_PROTECTED (1<<0)
  166. #define BB1_UNPROTECTED (0<<0)
  167. #define BB2_END_ADDR_MASK (~0x7)
  168. #define I830REG_HWSTAM 0x02098
  169. #define I830REG_INT_IDENTITY_R 0x020a4
  170. #define I830REG_INT_MASK_R 0x020a8
  171. #define I830REG_INT_ENABLE_R 0x020a0
  172. #define I830_IRQ_RESERVED ((1<<13)|(3<<2))
  173. #define LP_RING 0x2030
  174. #define HP_RING 0x2040
  175. #define RING_TAIL 0x00
  176. #define TAIL_ADDR 0x001FFFF8
  177. #define RING_HEAD 0x04
  178. #define HEAD_WRAP_COUNT 0xFFE00000
  179. #define HEAD_WRAP_ONE 0x00200000
  180. #define HEAD_ADDR 0x001FFFFC
  181. #define RING_START 0x08
  182. #define START_ADDR 0x0xFFFFF000
  183. #define RING_LEN 0x0C
  184. #define RING_NR_PAGES 0x001FF000
  185. #define RING_REPORT_MASK 0x00000006
  186. #define RING_REPORT_64K 0x00000002
  187. #define RING_REPORT_128K 0x00000004
  188. #define RING_NO_REPORT 0x00000000
  189. #define RING_VALID_MASK 0x00000001
  190. #define RING_VALID 0x00000001
  191. #define RING_INVALID 0x00000000
  192. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  193. #define SC_UPDATE_SCISSOR (0x1<<1)
  194. #define SC_ENABLE_MASK (0x1<<0)
  195. #define SC_ENABLE (0x1<<0)
  196. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  197. #define SCI_YMIN_MASK (0xffff<<16)
  198. #define SCI_XMIN_MASK (0xffff<<0)
  199. #define SCI_YMAX_MASK (0xffff<<16)
  200. #define SCI_XMAX_MASK (0xffff<<0)
  201. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  202. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  203. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  204. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  205. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  206. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  207. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  208. #define GFX_OP_PRIMITIVE ((0x3<<29)|(0x1f<<24))
  209. #define CMD_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  210. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  211. #define ASYNC_FLIP (1<<22)
  212. #define CMD_3D (0x3<<29)
  213. #define STATE3D_CONST_BLEND_COLOR_CMD (CMD_3D|(0x1d<<24)|(0x88<<16))
  214. #define STATE3D_MAP_COORD_SETBIND_CMD (CMD_3D|(0x1d<<24)|(0x02<<16))
  215. #define BR00_BITBLT_CLIENT 0x40000000
  216. #define BR00_OP_COLOR_BLT 0x10000000
  217. #define BR00_OP_SRC_COPY_BLT 0x10C00000
  218. #define BR13_SOLID_PATTERN 0x80000000
  219. #define BUF_3D_ID_COLOR_BACK (0x3<<24)
  220. #define BUF_3D_ID_DEPTH (0x7<<24)
  221. #define BUF_3D_USE_FENCE (1<<23)
  222. #define BUF_3D_PITCH(x) (((x)/4)<<2)
  223. #define CMD_OP_MAP_PALETTE_LOAD ((3<<29)|(0x1d<<24)|(0x82<<16)|255)
  224. #define MAP_PALETTE_NUM(x) ((x<<8) & (1<<8))
  225. #define MAP_PALETTE_BOTH (1<<11)
  226. #define XY_COLOR_BLT_CMD ((2<<29)|(0x50<<22)|0x4)
  227. #define XY_COLOR_BLT_WRITE_ALPHA (1<<21)
  228. #define XY_COLOR_BLT_WRITE_RGB (1<<20)
  229. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  230. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  231. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  232. #define MI_BATCH_BUFFER ((0x30<<23)|1)
  233. #define MI_BATCH_BUFFER_START (0x31<<23)
  234. #define MI_BATCH_BUFFER_END (0xA<<23)
  235. #define MI_BATCH_NON_SECURE (1)
  236. #define MI_WAIT_FOR_EVENT ((0x3<<23))
  237. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  238. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  239. #define MI_LOAD_SCAN_LINES_INCL ((0x12<<23))
  240. #endif