fw-ohci.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gfp.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/pci.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/page.h>
  33. #include <asm/system.h>
  34. #ifdef CONFIG_PPC_PMAC
  35. #include <asm/pmac_feature.h>
  36. #endif
  37. #include "fw-ohci.h"
  38. #include "fw-transaction.h"
  39. #define DESCRIPTOR_OUTPUT_MORE 0
  40. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  41. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  42. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  43. #define DESCRIPTOR_STATUS (1 << 11)
  44. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  45. #define DESCRIPTOR_PING (1 << 7)
  46. #define DESCRIPTOR_YY (1 << 6)
  47. #define DESCRIPTOR_NO_IRQ (0 << 4)
  48. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  49. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  50. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  51. #define DESCRIPTOR_WAIT (3 << 0)
  52. struct descriptor {
  53. __le16 req_count;
  54. __le16 control;
  55. __le32 data_address;
  56. __le32 branch_address;
  57. __le16 res_count;
  58. __le16 transfer_status;
  59. } __attribute__((aligned(16)));
  60. struct db_descriptor {
  61. __le16 first_size;
  62. __le16 control;
  63. __le16 second_req_count;
  64. __le16 first_req_count;
  65. __le32 branch_address;
  66. __le16 second_res_count;
  67. __le16 first_res_count;
  68. __le32 reserved0;
  69. __le32 first_buffer;
  70. __le32 second_buffer;
  71. __le32 reserved1;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. struct ar_buffer {
  78. struct descriptor descriptor;
  79. struct ar_buffer *next;
  80. __le32 data[0];
  81. };
  82. struct ar_context {
  83. struct fw_ohci *ohci;
  84. struct ar_buffer *current_buffer;
  85. struct ar_buffer *last_buffer;
  86. void *pointer;
  87. u32 regs;
  88. struct tasklet_struct tasklet;
  89. };
  90. struct context;
  91. typedef int (*descriptor_callback_t)(struct context *ctx,
  92. struct descriptor *d,
  93. struct descriptor *last);
  94. /*
  95. * A buffer that contains a block of DMA-able coherent memory used for
  96. * storing a portion of a DMA descriptor program.
  97. */
  98. struct descriptor_buffer {
  99. struct list_head list;
  100. dma_addr_t buffer_bus;
  101. size_t buffer_size;
  102. size_t used;
  103. struct descriptor buffer[0];
  104. };
  105. struct context {
  106. struct fw_ohci *ohci;
  107. u32 regs;
  108. int total_allocation;
  109. /*
  110. * List of page-sized buffers for storing DMA descriptors.
  111. * Head of list contains buffers in use and tail of list contains
  112. * free buffers.
  113. */
  114. struct list_head buffer_list;
  115. /*
  116. * Pointer to a buffer inside buffer_list that contains the tail
  117. * end of the current DMA program.
  118. */
  119. struct descriptor_buffer *buffer_tail;
  120. /*
  121. * The descriptor containing the branch address of the first
  122. * descriptor that has not yet been filled by the device.
  123. */
  124. struct descriptor *last;
  125. /*
  126. * The last descriptor in the DMA program. It contains the branch
  127. * address that must be updated upon appending a new descriptor.
  128. */
  129. struct descriptor *prev;
  130. descriptor_callback_t callback;
  131. struct tasklet_struct tasklet;
  132. };
  133. #define IT_HEADER_SY(v) ((v) << 0)
  134. #define IT_HEADER_TCODE(v) ((v) << 4)
  135. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  136. #define IT_HEADER_TAG(v) ((v) << 14)
  137. #define IT_HEADER_SPEED(v) ((v) << 16)
  138. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  139. struct iso_context {
  140. struct fw_iso_context base;
  141. struct context context;
  142. int excess_bytes;
  143. void *header;
  144. size_t header_length;
  145. };
  146. #define CONFIG_ROM_SIZE 1024
  147. struct fw_ohci {
  148. struct fw_card card;
  149. __iomem char *registers;
  150. dma_addr_t self_id_bus;
  151. __le32 *self_id_cpu;
  152. struct tasklet_struct bus_reset_tasklet;
  153. int node_id;
  154. int generation;
  155. int request_generation; /* for timestamping incoming requests */
  156. u32 bus_seconds;
  157. bool use_dualbuffer;
  158. bool old_uninorth;
  159. bool bus_reset_packet_quirk;
  160. /*
  161. * Spinlock for accessing fw_ohci data. Never call out of
  162. * this driver with this lock held.
  163. */
  164. spinlock_t lock;
  165. u32 self_id_buffer[512];
  166. /* Config rom buffers */
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. u32 next_header;
  172. struct ar_context ar_request_ctx;
  173. struct ar_context ar_response_ctx;
  174. struct context at_request_ctx;
  175. struct context at_response_ctx;
  176. u32 it_context_mask;
  177. struct iso_context *it_context_list;
  178. u32 ir_context_mask;
  179. struct iso_context *ir_context_list;
  180. };
  181. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  182. {
  183. return container_of(card, struct fw_ohci, card);
  184. }
  185. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  186. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  187. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  188. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  189. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  190. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  191. #define CONTEXT_RUN 0x8000
  192. #define CONTEXT_WAKE 0x1000
  193. #define CONTEXT_DEAD 0x0800
  194. #define CONTEXT_ACTIVE 0x0400
  195. #define OHCI1394_MAX_AT_REQ_RETRIES 0x2
  196. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  197. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  198. #define FW_OHCI_MAJOR 240
  199. #define OHCI1394_REGISTER_SIZE 0x800
  200. #define OHCI_LOOP_COUNT 500
  201. #define OHCI1394_PCI_HCI_Control 0x40
  202. #define SELF_ID_BUF_SIZE 0x800
  203. #define OHCI_TCODE_PHY_PACKET 0x0e
  204. #define OHCI_VERSION_1_1 0x010010
  205. static char ohci_driver_name[] = KBUILD_MODNAME;
  206. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  207. #define OHCI_PARAM_DEBUG_AT_AR 1
  208. #define OHCI_PARAM_DEBUG_SELFIDS 2
  209. #define OHCI_PARAM_DEBUG_IRQS 4
  210. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  211. static int param_debug;
  212. module_param_named(debug, param_debug, int, 0644);
  213. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  214. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  215. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  216. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  217. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  218. ", or a combination, or all = -1)");
  219. static void log_irqs(u32 evt)
  220. {
  221. if (likely(!(param_debug &
  222. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  223. return;
  224. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  225. !(evt & OHCI1394_busReset))
  226. return;
  227. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  228. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  229. evt & OHCI1394_RQPkt ? " AR_req" : "",
  230. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  231. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  232. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  233. evt & OHCI1394_isochRx ? " IR" : "",
  234. evt & OHCI1394_isochTx ? " IT" : "",
  235. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  236. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  237. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  238. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  239. evt & OHCI1394_busReset ? " busReset" : "",
  240. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  241. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  242. OHCI1394_respTxComplete | OHCI1394_isochRx |
  243. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  244. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  245. OHCI1394_regAccessFail | OHCI1394_busReset)
  246. ? " ?" : "");
  247. }
  248. static const char *speed[] = {
  249. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  250. };
  251. static const char *power[] = {
  252. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  253. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  254. };
  255. static const char port[] = { '.', '-', 'p', 'c', };
  256. static char _p(u32 *s, int shift)
  257. {
  258. return port[*s >> shift & 3];
  259. }
  260. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  261. {
  262. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  263. return;
  264. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  265. self_id_count, generation, node_id);
  266. for (; self_id_count--; ++s)
  267. if ((*s & 1 << 23) == 0)
  268. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  269. "%s gc=%d %s %s%s%s\n",
  270. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  271. speed[*s >> 14 & 3], *s >> 16 & 63,
  272. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  273. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  274. else
  275. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  276. *s, *s >> 24 & 63,
  277. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  278. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  279. }
  280. static const char *evts[] = {
  281. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  282. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  283. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  284. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  285. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  286. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  287. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  288. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  289. [0x10] = "-reserved-", [0x11] = "ack_complete",
  290. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  291. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  292. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  293. [0x18] = "-reserved-", [0x19] = "-reserved-",
  294. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  295. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  296. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  297. [0x20] = "pending/cancelled",
  298. };
  299. static const char *tcodes[] = {
  300. [0x0] = "QW req", [0x1] = "BW req",
  301. [0x2] = "W resp", [0x3] = "-reserved-",
  302. [0x4] = "QR req", [0x5] = "BR req",
  303. [0x6] = "QR resp", [0x7] = "BR resp",
  304. [0x8] = "cycle start", [0x9] = "Lk req",
  305. [0xa] = "async stream packet", [0xb] = "Lk resp",
  306. [0xc] = "-reserved-", [0xd] = "-reserved-",
  307. [0xe] = "link internal", [0xf] = "-reserved-",
  308. };
  309. static const char *phys[] = {
  310. [0x0] = "phy config packet", [0x1] = "link-on packet",
  311. [0x2] = "self-id packet", [0x3] = "-reserved-",
  312. };
  313. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  314. {
  315. int tcode = header[0] >> 4 & 0xf;
  316. char specific[12];
  317. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  318. return;
  319. if (unlikely(evt >= ARRAY_SIZE(evts)))
  320. evt = 0x1f;
  321. if (evt == OHCI1394_evt_bus_reset) {
  322. fw_notify("A%c evt_bus_reset, generation %d\n",
  323. dir, (header[2] >> 16) & 0xff);
  324. return;
  325. }
  326. if (header[0] == ~header[1]) {
  327. fw_notify("A%c %s, %s, %08x\n",
  328. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  329. return;
  330. }
  331. switch (tcode) {
  332. case 0x0: case 0x6: case 0x8:
  333. snprintf(specific, sizeof(specific), " = %08x",
  334. be32_to_cpu((__force __be32)header[3]));
  335. break;
  336. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  337. snprintf(specific, sizeof(specific), " %x,%x",
  338. header[3] >> 16, header[3] & 0xffff);
  339. break;
  340. default:
  341. specific[0] = '\0';
  342. }
  343. switch (tcode) {
  344. case 0xe: case 0xa:
  345. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  346. break;
  347. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  348. fw_notify("A%c spd %x tl %02x, "
  349. "%04x -> %04x, %s, "
  350. "%s, %04x%08x%s\n",
  351. dir, speed, header[0] >> 10 & 0x3f,
  352. header[1] >> 16, header[0] >> 16, evts[evt],
  353. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  354. break;
  355. default:
  356. fw_notify("A%c spd %x tl %02x, "
  357. "%04x -> %04x, %s, "
  358. "%s%s\n",
  359. dir, speed, header[0] >> 10 & 0x3f,
  360. header[1] >> 16, header[0] >> 16, evts[evt],
  361. tcodes[tcode], specific);
  362. }
  363. }
  364. #else
  365. #define log_irqs(evt)
  366. #define log_selfids(node_id, generation, self_id_count, sid)
  367. #define log_ar_at_event(dir, speed, header, evt)
  368. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  369. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  370. {
  371. writel(data, ohci->registers + offset);
  372. }
  373. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  374. {
  375. return readl(ohci->registers + offset);
  376. }
  377. static inline void flush_writes(const struct fw_ohci *ohci)
  378. {
  379. /* Do a dummy read to flush writes. */
  380. reg_read(ohci, OHCI1394_Version);
  381. }
  382. static int
  383. ohci_update_phy_reg(struct fw_card *card, int addr,
  384. int clear_bits, int set_bits)
  385. {
  386. struct fw_ohci *ohci = fw_ohci(card);
  387. u32 val, old;
  388. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  389. flush_writes(ohci);
  390. msleep(2);
  391. val = reg_read(ohci, OHCI1394_PhyControl);
  392. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  393. fw_error("failed to set phy reg bits.\n");
  394. return -EBUSY;
  395. }
  396. old = OHCI1394_PhyControl_ReadData(val);
  397. old = (old & ~clear_bits) | set_bits;
  398. reg_write(ohci, OHCI1394_PhyControl,
  399. OHCI1394_PhyControl_Write(addr, old));
  400. return 0;
  401. }
  402. static int ar_context_add_page(struct ar_context *ctx)
  403. {
  404. struct device *dev = ctx->ohci->card.device;
  405. struct ar_buffer *ab;
  406. dma_addr_t uninitialized_var(ab_bus);
  407. size_t offset;
  408. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  409. if (ab == NULL)
  410. return -ENOMEM;
  411. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  412. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  413. DESCRIPTOR_STATUS |
  414. DESCRIPTOR_BRANCH_ALWAYS);
  415. offset = offsetof(struct ar_buffer, data);
  416. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  417. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  418. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  419. ab->descriptor.branch_address = 0;
  420. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  421. ctx->last_buffer->next = ab;
  422. ctx->last_buffer = ab;
  423. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  424. flush_writes(ctx->ohci);
  425. return 0;
  426. }
  427. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  428. #define cond_le32_to_cpu(v) \
  429. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  430. #else
  431. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  432. #endif
  433. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  434. {
  435. struct fw_ohci *ohci = ctx->ohci;
  436. struct fw_packet p;
  437. u32 status, length, tcode;
  438. int evt;
  439. p.header[0] = cond_le32_to_cpu(buffer[0]);
  440. p.header[1] = cond_le32_to_cpu(buffer[1]);
  441. p.header[2] = cond_le32_to_cpu(buffer[2]);
  442. tcode = (p.header[0] >> 4) & 0x0f;
  443. switch (tcode) {
  444. case TCODE_WRITE_QUADLET_REQUEST:
  445. case TCODE_READ_QUADLET_RESPONSE:
  446. p.header[3] = (__force __u32) buffer[3];
  447. p.header_length = 16;
  448. p.payload_length = 0;
  449. break;
  450. case TCODE_READ_BLOCK_REQUEST :
  451. p.header[3] = cond_le32_to_cpu(buffer[3]);
  452. p.header_length = 16;
  453. p.payload_length = 0;
  454. break;
  455. case TCODE_WRITE_BLOCK_REQUEST:
  456. case TCODE_READ_BLOCK_RESPONSE:
  457. case TCODE_LOCK_REQUEST:
  458. case TCODE_LOCK_RESPONSE:
  459. p.header[3] = cond_le32_to_cpu(buffer[3]);
  460. p.header_length = 16;
  461. p.payload_length = p.header[3] >> 16;
  462. break;
  463. case TCODE_WRITE_RESPONSE:
  464. case TCODE_READ_QUADLET_REQUEST:
  465. case OHCI_TCODE_PHY_PACKET:
  466. p.header_length = 12;
  467. p.payload_length = 0;
  468. break;
  469. default:
  470. /* FIXME: Stop context, discard everything, and restart? */
  471. p.header_length = 0;
  472. p.payload_length = 0;
  473. }
  474. p.payload = (void *) buffer + p.header_length;
  475. /* FIXME: What to do about evt_* errors? */
  476. length = (p.header_length + p.payload_length + 3) / 4;
  477. status = cond_le32_to_cpu(buffer[length]);
  478. evt = (status >> 16) & 0x1f;
  479. p.ack = evt - 16;
  480. p.speed = (status >> 21) & 0x7;
  481. p.timestamp = status & 0xffff;
  482. p.generation = ohci->request_generation;
  483. log_ar_at_event('R', p.speed, p.header, evt);
  484. /*
  485. * The OHCI bus reset handler synthesizes a phy packet with
  486. * the new generation number when a bus reset happens (see
  487. * section 8.4.2.3). This helps us determine when a request
  488. * was received and make sure we send the response in the same
  489. * generation. We only need this for requests; for responses
  490. * we use the unique tlabel for finding the matching
  491. * request.
  492. *
  493. * Alas some chips sometimes emit bus reset packets with a
  494. * wrong generation. We set the correct generation for these
  495. * at a slightly incorrect time (in bus_reset_tasklet).
  496. */
  497. if (evt == OHCI1394_evt_bus_reset) {
  498. if (!ohci->bus_reset_packet_quirk)
  499. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  500. } else if (ctx == &ohci->ar_request_ctx) {
  501. fw_core_handle_request(&ohci->card, &p);
  502. } else {
  503. fw_core_handle_response(&ohci->card, &p);
  504. }
  505. return buffer + length + 1;
  506. }
  507. static void ar_context_tasklet(unsigned long data)
  508. {
  509. struct ar_context *ctx = (struct ar_context *)data;
  510. struct fw_ohci *ohci = ctx->ohci;
  511. struct ar_buffer *ab;
  512. struct descriptor *d;
  513. void *buffer, *end;
  514. ab = ctx->current_buffer;
  515. d = &ab->descriptor;
  516. if (d->res_count == 0) {
  517. size_t size, rest, offset;
  518. dma_addr_t start_bus;
  519. void *start;
  520. /*
  521. * This descriptor is finished and we may have a
  522. * packet split across this and the next buffer. We
  523. * reuse the page for reassembling the split packet.
  524. */
  525. offset = offsetof(struct ar_buffer, data);
  526. start = buffer = ab;
  527. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  528. ab = ab->next;
  529. d = &ab->descriptor;
  530. size = buffer + PAGE_SIZE - ctx->pointer;
  531. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  532. memmove(buffer, ctx->pointer, size);
  533. memcpy(buffer + size, ab->data, rest);
  534. ctx->current_buffer = ab;
  535. ctx->pointer = (void *) ab->data + rest;
  536. end = buffer + size + rest;
  537. while (buffer < end)
  538. buffer = handle_ar_packet(ctx, buffer);
  539. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  540. start, start_bus);
  541. ar_context_add_page(ctx);
  542. } else {
  543. buffer = ctx->pointer;
  544. ctx->pointer = end =
  545. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  546. while (buffer < end)
  547. buffer = handle_ar_packet(ctx, buffer);
  548. }
  549. }
  550. static int
  551. ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
  552. {
  553. struct ar_buffer ab;
  554. ctx->regs = regs;
  555. ctx->ohci = ohci;
  556. ctx->last_buffer = &ab;
  557. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  558. ar_context_add_page(ctx);
  559. ar_context_add_page(ctx);
  560. ctx->current_buffer = ab.next;
  561. ctx->pointer = ctx->current_buffer->data;
  562. return 0;
  563. }
  564. static void ar_context_run(struct ar_context *ctx)
  565. {
  566. struct ar_buffer *ab = ctx->current_buffer;
  567. dma_addr_t ab_bus;
  568. size_t offset;
  569. offset = offsetof(struct ar_buffer, data);
  570. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  571. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  572. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  573. flush_writes(ctx->ohci);
  574. }
  575. static struct descriptor *
  576. find_branch_descriptor(struct descriptor *d, int z)
  577. {
  578. int b, key;
  579. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  580. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  581. /* figure out which descriptor the branch address goes in */
  582. if (z == 2 && (b == 3 || key == 2))
  583. return d;
  584. else
  585. return d + z - 1;
  586. }
  587. static void context_tasklet(unsigned long data)
  588. {
  589. struct context *ctx = (struct context *) data;
  590. struct descriptor *d, *last;
  591. u32 address;
  592. int z;
  593. struct descriptor_buffer *desc;
  594. desc = list_entry(ctx->buffer_list.next,
  595. struct descriptor_buffer, list);
  596. last = ctx->last;
  597. while (last->branch_address != 0) {
  598. struct descriptor_buffer *old_desc = desc;
  599. address = le32_to_cpu(last->branch_address);
  600. z = address & 0xf;
  601. address &= ~0xf;
  602. /* If the branch address points to a buffer outside of the
  603. * current buffer, advance to the next buffer. */
  604. if (address < desc->buffer_bus ||
  605. address >= desc->buffer_bus + desc->used)
  606. desc = list_entry(desc->list.next,
  607. struct descriptor_buffer, list);
  608. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  609. last = find_branch_descriptor(d, z);
  610. if (!ctx->callback(ctx, d, last))
  611. break;
  612. if (old_desc != desc) {
  613. /* If we've advanced to the next buffer, move the
  614. * previous buffer to the free list. */
  615. unsigned long flags;
  616. old_desc->used = 0;
  617. spin_lock_irqsave(&ctx->ohci->lock, flags);
  618. list_move_tail(&old_desc->list, &ctx->buffer_list);
  619. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  620. }
  621. ctx->last = last;
  622. }
  623. }
  624. /*
  625. * Allocate a new buffer and add it to the list of free buffers for this
  626. * context. Must be called with ohci->lock held.
  627. */
  628. static int
  629. context_add_buffer(struct context *ctx)
  630. {
  631. struct descriptor_buffer *desc;
  632. dma_addr_t uninitialized_var(bus_addr);
  633. int offset;
  634. /*
  635. * 16MB of descriptors should be far more than enough for any DMA
  636. * program. This will catch run-away userspace or DoS attacks.
  637. */
  638. if (ctx->total_allocation >= 16*1024*1024)
  639. return -ENOMEM;
  640. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  641. &bus_addr, GFP_ATOMIC);
  642. if (!desc)
  643. return -ENOMEM;
  644. offset = (void *)&desc->buffer - (void *)desc;
  645. desc->buffer_size = PAGE_SIZE - offset;
  646. desc->buffer_bus = bus_addr + offset;
  647. desc->used = 0;
  648. list_add_tail(&desc->list, &ctx->buffer_list);
  649. ctx->total_allocation += PAGE_SIZE;
  650. return 0;
  651. }
  652. static int
  653. context_init(struct context *ctx, struct fw_ohci *ohci,
  654. u32 regs, descriptor_callback_t callback)
  655. {
  656. ctx->ohci = ohci;
  657. ctx->regs = regs;
  658. ctx->total_allocation = 0;
  659. INIT_LIST_HEAD(&ctx->buffer_list);
  660. if (context_add_buffer(ctx) < 0)
  661. return -ENOMEM;
  662. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  663. struct descriptor_buffer, list);
  664. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  665. ctx->callback = callback;
  666. /*
  667. * We put a dummy descriptor in the buffer that has a NULL
  668. * branch address and looks like it's been sent. That way we
  669. * have a descriptor to append DMA programs to.
  670. */
  671. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  672. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  673. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  674. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  675. ctx->last = ctx->buffer_tail->buffer;
  676. ctx->prev = ctx->buffer_tail->buffer;
  677. return 0;
  678. }
  679. static void
  680. context_release(struct context *ctx)
  681. {
  682. struct fw_card *card = &ctx->ohci->card;
  683. struct descriptor_buffer *desc, *tmp;
  684. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  685. dma_free_coherent(card->device, PAGE_SIZE, desc,
  686. desc->buffer_bus -
  687. ((void *)&desc->buffer - (void *)desc));
  688. }
  689. /* Must be called with ohci->lock held */
  690. static struct descriptor *
  691. context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
  692. {
  693. struct descriptor *d = NULL;
  694. struct descriptor_buffer *desc = ctx->buffer_tail;
  695. if (z * sizeof(*d) > desc->buffer_size)
  696. return NULL;
  697. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  698. /* No room for the descriptor in this buffer, so advance to the
  699. * next one. */
  700. if (desc->list.next == &ctx->buffer_list) {
  701. /* If there is no free buffer next in the list,
  702. * allocate one. */
  703. if (context_add_buffer(ctx) < 0)
  704. return NULL;
  705. }
  706. desc = list_entry(desc->list.next,
  707. struct descriptor_buffer, list);
  708. ctx->buffer_tail = desc;
  709. }
  710. d = desc->buffer + desc->used / sizeof(*d);
  711. memset(d, 0, z * sizeof(*d));
  712. *d_bus = desc->buffer_bus + desc->used;
  713. return d;
  714. }
  715. static void context_run(struct context *ctx, u32 extra)
  716. {
  717. struct fw_ohci *ohci = ctx->ohci;
  718. reg_write(ohci, COMMAND_PTR(ctx->regs),
  719. le32_to_cpu(ctx->last->branch_address));
  720. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  721. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  722. flush_writes(ohci);
  723. }
  724. static void context_append(struct context *ctx,
  725. struct descriptor *d, int z, int extra)
  726. {
  727. dma_addr_t d_bus;
  728. struct descriptor_buffer *desc = ctx->buffer_tail;
  729. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  730. desc->used += (z + extra) * sizeof(*d);
  731. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  732. ctx->prev = find_branch_descriptor(d, z);
  733. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  734. flush_writes(ctx->ohci);
  735. }
  736. static void context_stop(struct context *ctx)
  737. {
  738. u32 reg;
  739. int i;
  740. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  741. flush_writes(ctx->ohci);
  742. for (i = 0; i < 10; i++) {
  743. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  744. if ((reg & CONTEXT_ACTIVE) == 0)
  745. break;
  746. fw_notify("context_stop: still active (0x%08x)\n", reg);
  747. mdelay(1);
  748. }
  749. }
  750. struct driver_data {
  751. struct fw_packet *packet;
  752. };
  753. /*
  754. * This function apppends a packet to the DMA queue for transmission.
  755. * Must always be called with the ochi->lock held to ensure proper
  756. * generation handling and locking around packet queue manipulation.
  757. */
  758. static int
  759. at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
  760. {
  761. struct fw_ohci *ohci = ctx->ohci;
  762. dma_addr_t d_bus, uninitialized_var(payload_bus);
  763. struct driver_data *driver_data;
  764. struct descriptor *d, *last;
  765. __le32 *header;
  766. int z, tcode;
  767. u32 reg;
  768. d = context_get_descriptors(ctx, 4, &d_bus);
  769. if (d == NULL) {
  770. packet->ack = RCODE_SEND_ERROR;
  771. return -1;
  772. }
  773. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  774. d[0].res_count = cpu_to_le16(packet->timestamp);
  775. /*
  776. * The DMA format for asyncronous link packets is different
  777. * from the IEEE1394 layout, so shift the fields around
  778. * accordingly. If header_length is 8, it's a PHY packet, to
  779. * which we need to prepend an extra quadlet.
  780. */
  781. header = (__le32 *) &d[1];
  782. if (packet->header_length > 8) {
  783. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  784. (packet->speed << 16));
  785. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  786. (packet->header[0] & 0xffff0000));
  787. header[2] = cpu_to_le32(packet->header[2]);
  788. tcode = (packet->header[0] >> 4) & 0x0f;
  789. if (TCODE_IS_BLOCK_PACKET(tcode))
  790. header[3] = cpu_to_le32(packet->header[3]);
  791. else
  792. header[3] = (__force __le32) packet->header[3];
  793. d[0].req_count = cpu_to_le16(packet->header_length);
  794. } else {
  795. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  796. (packet->speed << 16));
  797. header[1] = cpu_to_le32(packet->header[0]);
  798. header[2] = cpu_to_le32(packet->header[1]);
  799. d[0].req_count = cpu_to_le16(12);
  800. }
  801. driver_data = (struct driver_data *) &d[3];
  802. driver_data->packet = packet;
  803. packet->driver_data = driver_data;
  804. if (packet->payload_length > 0) {
  805. payload_bus =
  806. dma_map_single(ohci->card.device, packet->payload,
  807. packet->payload_length, DMA_TO_DEVICE);
  808. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  809. packet->ack = RCODE_SEND_ERROR;
  810. return -1;
  811. }
  812. d[2].req_count = cpu_to_le16(packet->payload_length);
  813. d[2].data_address = cpu_to_le32(payload_bus);
  814. last = &d[2];
  815. z = 3;
  816. } else {
  817. last = &d[0];
  818. z = 2;
  819. }
  820. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  821. DESCRIPTOR_IRQ_ALWAYS |
  822. DESCRIPTOR_BRANCH_ALWAYS);
  823. /*
  824. * If the controller and packet generations don't match, we need to
  825. * bail out and try again. If IntEvent.busReset is set, the AT context
  826. * is halted, so appending to the context and trying to run it is
  827. * futile. Most controllers do the right thing and just flush the AT
  828. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  829. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  830. * up stalling out. So we just bail out in software and try again
  831. * later, and everyone is happy.
  832. * FIXME: Document how the locking works.
  833. */
  834. if (ohci->generation != packet->generation ||
  835. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  836. if (packet->payload_length > 0)
  837. dma_unmap_single(ohci->card.device, payload_bus,
  838. packet->payload_length, DMA_TO_DEVICE);
  839. packet->ack = RCODE_GENERATION;
  840. return -1;
  841. }
  842. context_append(ctx, d, z, 4 - z);
  843. /* If the context isn't already running, start it up. */
  844. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  845. if ((reg & CONTEXT_RUN) == 0)
  846. context_run(ctx, 0);
  847. return 0;
  848. }
  849. static int handle_at_packet(struct context *context,
  850. struct descriptor *d,
  851. struct descriptor *last)
  852. {
  853. struct driver_data *driver_data;
  854. struct fw_packet *packet;
  855. struct fw_ohci *ohci = context->ohci;
  856. dma_addr_t payload_bus;
  857. int evt;
  858. if (last->transfer_status == 0)
  859. /* This descriptor isn't done yet, stop iteration. */
  860. return 0;
  861. driver_data = (struct driver_data *) &d[3];
  862. packet = driver_data->packet;
  863. if (packet == NULL)
  864. /* This packet was cancelled, just continue. */
  865. return 1;
  866. payload_bus = le32_to_cpu(last->data_address);
  867. if (payload_bus != 0)
  868. dma_unmap_single(ohci->card.device, payload_bus,
  869. packet->payload_length, DMA_TO_DEVICE);
  870. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  871. packet->timestamp = le16_to_cpu(last->res_count);
  872. log_ar_at_event('T', packet->speed, packet->header, evt);
  873. switch (evt) {
  874. case OHCI1394_evt_timeout:
  875. /* Async response transmit timed out. */
  876. packet->ack = RCODE_CANCELLED;
  877. break;
  878. case OHCI1394_evt_flushed:
  879. /*
  880. * The packet was flushed should give same error as
  881. * when we try to use a stale generation count.
  882. */
  883. packet->ack = RCODE_GENERATION;
  884. break;
  885. case OHCI1394_evt_missing_ack:
  886. /*
  887. * Using a valid (current) generation count, but the
  888. * node is not on the bus or not sending acks.
  889. */
  890. packet->ack = RCODE_NO_ACK;
  891. break;
  892. case ACK_COMPLETE + 0x10:
  893. case ACK_PENDING + 0x10:
  894. case ACK_BUSY_X + 0x10:
  895. case ACK_BUSY_A + 0x10:
  896. case ACK_BUSY_B + 0x10:
  897. case ACK_DATA_ERROR + 0x10:
  898. case ACK_TYPE_ERROR + 0x10:
  899. packet->ack = evt - 0x10;
  900. break;
  901. default:
  902. packet->ack = RCODE_SEND_ERROR;
  903. break;
  904. }
  905. packet->callback(packet, &ohci->card, packet->ack);
  906. return 1;
  907. }
  908. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  909. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  910. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  911. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  912. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  913. static void
  914. handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  915. {
  916. struct fw_packet response;
  917. int tcode, length, i;
  918. tcode = HEADER_GET_TCODE(packet->header[0]);
  919. if (TCODE_IS_BLOCK_PACKET(tcode))
  920. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  921. else
  922. length = 4;
  923. i = csr - CSR_CONFIG_ROM;
  924. if (i + length > CONFIG_ROM_SIZE) {
  925. fw_fill_response(&response, packet->header,
  926. RCODE_ADDRESS_ERROR, NULL, 0);
  927. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  928. fw_fill_response(&response, packet->header,
  929. RCODE_TYPE_ERROR, NULL, 0);
  930. } else {
  931. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  932. (void *) ohci->config_rom + i, length);
  933. }
  934. fw_core_handle_response(&ohci->card, &response);
  935. }
  936. static void
  937. handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  938. {
  939. struct fw_packet response;
  940. int tcode, length, ext_tcode, sel;
  941. __be32 *payload, lock_old;
  942. u32 lock_arg, lock_data;
  943. tcode = HEADER_GET_TCODE(packet->header[0]);
  944. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  945. payload = packet->payload;
  946. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  947. if (tcode == TCODE_LOCK_REQUEST &&
  948. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  949. lock_arg = be32_to_cpu(payload[0]);
  950. lock_data = be32_to_cpu(payload[1]);
  951. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  952. lock_arg = 0;
  953. lock_data = 0;
  954. } else {
  955. fw_fill_response(&response, packet->header,
  956. RCODE_TYPE_ERROR, NULL, 0);
  957. goto out;
  958. }
  959. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  960. reg_write(ohci, OHCI1394_CSRData, lock_data);
  961. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  962. reg_write(ohci, OHCI1394_CSRControl, sel);
  963. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  964. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  965. else
  966. fw_notify("swap not done yet\n");
  967. fw_fill_response(&response, packet->header,
  968. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  969. out:
  970. fw_core_handle_response(&ohci->card, &response);
  971. }
  972. static void
  973. handle_local_request(struct context *ctx, struct fw_packet *packet)
  974. {
  975. u64 offset;
  976. u32 csr;
  977. if (ctx == &ctx->ohci->at_request_ctx) {
  978. packet->ack = ACK_PENDING;
  979. packet->callback(packet, &ctx->ohci->card, packet->ack);
  980. }
  981. offset =
  982. ((unsigned long long)
  983. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  984. packet->header[2];
  985. csr = offset - CSR_REGISTER_BASE;
  986. /* Handle config rom reads. */
  987. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  988. handle_local_rom(ctx->ohci, packet, csr);
  989. else switch (csr) {
  990. case CSR_BUS_MANAGER_ID:
  991. case CSR_BANDWIDTH_AVAILABLE:
  992. case CSR_CHANNELS_AVAILABLE_HI:
  993. case CSR_CHANNELS_AVAILABLE_LO:
  994. handle_local_lock(ctx->ohci, packet, csr);
  995. break;
  996. default:
  997. if (ctx == &ctx->ohci->at_request_ctx)
  998. fw_core_handle_request(&ctx->ohci->card, packet);
  999. else
  1000. fw_core_handle_response(&ctx->ohci->card, packet);
  1001. break;
  1002. }
  1003. if (ctx == &ctx->ohci->at_response_ctx) {
  1004. packet->ack = ACK_COMPLETE;
  1005. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1006. }
  1007. }
  1008. static void
  1009. at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1010. {
  1011. unsigned long flags;
  1012. int retval;
  1013. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1014. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1015. ctx->ohci->generation == packet->generation) {
  1016. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1017. handle_local_request(ctx, packet);
  1018. return;
  1019. }
  1020. retval = at_context_queue_packet(ctx, packet);
  1021. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1022. if (retval < 0)
  1023. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1024. }
  1025. static void bus_reset_tasklet(unsigned long data)
  1026. {
  1027. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1028. int self_id_count, i, j, reg;
  1029. int generation, new_generation;
  1030. unsigned long flags;
  1031. void *free_rom = NULL;
  1032. dma_addr_t free_rom_bus = 0;
  1033. reg = reg_read(ohci, OHCI1394_NodeID);
  1034. if (!(reg & OHCI1394_NodeID_idValid)) {
  1035. fw_notify("node ID not valid, new bus reset in progress\n");
  1036. return;
  1037. }
  1038. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1039. fw_notify("malconfigured bus\n");
  1040. return;
  1041. }
  1042. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1043. OHCI1394_NodeID_nodeNumber);
  1044. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1045. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1046. fw_notify("inconsistent self IDs\n");
  1047. return;
  1048. }
  1049. /*
  1050. * The count in the SelfIDCount register is the number of
  1051. * bytes in the self ID receive buffer. Since we also receive
  1052. * the inverted quadlets and a header quadlet, we shift one
  1053. * bit extra to get the actual number of self IDs.
  1054. */
  1055. self_id_count = (reg >> 3) & 0x3ff;
  1056. if (self_id_count == 0) {
  1057. fw_notify("inconsistent self IDs\n");
  1058. return;
  1059. }
  1060. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1061. rmb();
  1062. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1063. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1064. fw_notify("inconsistent self IDs\n");
  1065. return;
  1066. }
  1067. ohci->self_id_buffer[j] =
  1068. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1069. }
  1070. rmb();
  1071. /*
  1072. * Check the consistency of the self IDs we just read. The
  1073. * problem we face is that a new bus reset can start while we
  1074. * read out the self IDs from the DMA buffer. If this happens,
  1075. * the DMA buffer will be overwritten with new self IDs and we
  1076. * will read out inconsistent data. The OHCI specification
  1077. * (section 11.2) recommends a technique similar to
  1078. * linux/seqlock.h, where we remember the generation of the
  1079. * self IDs in the buffer before reading them out and compare
  1080. * it to the current generation after reading them out. If
  1081. * the two generations match we know we have a consistent set
  1082. * of self IDs.
  1083. */
  1084. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1085. if (new_generation != generation) {
  1086. fw_notify("recursive bus reset detected, "
  1087. "discarding self ids\n");
  1088. return;
  1089. }
  1090. /* FIXME: Document how the locking works. */
  1091. spin_lock_irqsave(&ohci->lock, flags);
  1092. ohci->generation = generation;
  1093. context_stop(&ohci->at_request_ctx);
  1094. context_stop(&ohci->at_response_ctx);
  1095. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1096. if (ohci->bus_reset_packet_quirk)
  1097. ohci->request_generation = generation;
  1098. /*
  1099. * This next bit is unrelated to the AT context stuff but we
  1100. * have to do it under the spinlock also. If a new config rom
  1101. * was set up before this reset, the old one is now no longer
  1102. * in use and we can free it. Update the config rom pointers
  1103. * to point to the current config rom and clear the
  1104. * next_config_rom pointer so a new udpate can take place.
  1105. */
  1106. if (ohci->next_config_rom != NULL) {
  1107. if (ohci->next_config_rom != ohci->config_rom) {
  1108. free_rom = ohci->config_rom;
  1109. free_rom_bus = ohci->config_rom_bus;
  1110. }
  1111. ohci->config_rom = ohci->next_config_rom;
  1112. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1113. ohci->next_config_rom = NULL;
  1114. /*
  1115. * Restore config_rom image and manually update
  1116. * config_rom registers. Writing the header quadlet
  1117. * will indicate that the config rom is ready, so we
  1118. * do that last.
  1119. */
  1120. reg_write(ohci, OHCI1394_BusOptions,
  1121. be32_to_cpu(ohci->config_rom[2]));
  1122. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1123. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1124. }
  1125. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1126. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1127. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1128. #endif
  1129. spin_unlock_irqrestore(&ohci->lock, flags);
  1130. if (free_rom)
  1131. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1132. free_rom, free_rom_bus);
  1133. log_selfids(ohci->node_id, generation,
  1134. self_id_count, ohci->self_id_buffer);
  1135. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1136. self_id_count, ohci->self_id_buffer);
  1137. }
  1138. static irqreturn_t irq_handler(int irq, void *data)
  1139. {
  1140. struct fw_ohci *ohci = data;
  1141. u32 event, iso_event, cycle_time;
  1142. int i;
  1143. event = reg_read(ohci, OHCI1394_IntEventClear);
  1144. if (!event || !~event)
  1145. return IRQ_NONE;
  1146. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1147. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1148. log_irqs(event);
  1149. if (event & OHCI1394_selfIDComplete)
  1150. tasklet_schedule(&ohci->bus_reset_tasklet);
  1151. if (event & OHCI1394_RQPkt)
  1152. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1153. if (event & OHCI1394_RSPkt)
  1154. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1155. if (event & OHCI1394_reqTxComplete)
  1156. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1157. if (event & OHCI1394_respTxComplete)
  1158. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1159. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1160. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1161. while (iso_event) {
  1162. i = ffs(iso_event) - 1;
  1163. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1164. iso_event &= ~(1 << i);
  1165. }
  1166. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1167. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1168. while (iso_event) {
  1169. i = ffs(iso_event) - 1;
  1170. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1171. iso_event &= ~(1 << i);
  1172. }
  1173. if (unlikely(event & OHCI1394_regAccessFail))
  1174. fw_error("Register access failure - "
  1175. "please notify linux1394-devel@lists.sf.net\n");
  1176. if (unlikely(event & OHCI1394_postedWriteErr))
  1177. fw_error("PCI posted write error\n");
  1178. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1179. if (printk_ratelimit())
  1180. fw_notify("isochronous cycle too long\n");
  1181. reg_write(ohci, OHCI1394_LinkControlSet,
  1182. OHCI1394_LinkControl_cycleMaster);
  1183. }
  1184. if (event & OHCI1394_cycle64Seconds) {
  1185. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1186. if ((cycle_time & 0x80000000) == 0)
  1187. ohci->bus_seconds++;
  1188. }
  1189. return IRQ_HANDLED;
  1190. }
  1191. static int software_reset(struct fw_ohci *ohci)
  1192. {
  1193. int i;
  1194. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1195. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1196. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1197. OHCI1394_HCControl_softReset) == 0)
  1198. return 0;
  1199. msleep(1);
  1200. }
  1201. return -EBUSY;
  1202. }
  1203. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1204. {
  1205. struct fw_ohci *ohci = fw_ohci(card);
  1206. struct pci_dev *dev = to_pci_dev(card->device);
  1207. u32 lps;
  1208. int i;
  1209. if (software_reset(ohci)) {
  1210. fw_error("Failed to reset ohci card.\n");
  1211. return -EBUSY;
  1212. }
  1213. /*
  1214. * Now enable LPS, which we need in order to start accessing
  1215. * most of the registers. In fact, on some cards (ALI M5251),
  1216. * accessing registers in the SClk domain without LPS enabled
  1217. * will lock up the machine. Wait 50msec to make sure we have
  1218. * full link enabled. However, with some cards (well, at least
  1219. * a JMicron PCIe card), we have to try again sometimes.
  1220. */
  1221. reg_write(ohci, OHCI1394_HCControlSet,
  1222. OHCI1394_HCControl_LPS |
  1223. OHCI1394_HCControl_postedWriteEnable);
  1224. flush_writes(ohci);
  1225. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1226. msleep(50);
  1227. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1228. OHCI1394_HCControl_LPS;
  1229. }
  1230. if (!lps) {
  1231. fw_error("Failed to set Link Power Status\n");
  1232. return -EIO;
  1233. }
  1234. reg_write(ohci, OHCI1394_HCControlClear,
  1235. OHCI1394_HCControl_noByteSwapData);
  1236. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1237. reg_write(ohci, OHCI1394_LinkControlClear,
  1238. OHCI1394_LinkControl_rcvPhyPkt);
  1239. reg_write(ohci, OHCI1394_LinkControlSet,
  1240. OHCI1394_LinkControl_rcvSelfID |
  1241. OHCI1394_LinkControl_cycleTimerEnable |
  1242. OHCI1394_LinkControl_cycleMaster);
  1243. reg_write(ohci, OHCI1394_ATRetries,
  1244. OHCI1394_MAX_AT_REQ_RETRIES |
  1245. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1246. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1247. ar_context_run(&ohci->ar_request_ctx);
  1248. ar_context_run(&ohci->ar_response_ctx);
  1249. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1250. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1251. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1252. reg_write(ohci, OHCI1394_IntMaskSet,
  1253. OHCI1394_selfIDComplete |
  1254. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1255. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1256. OHCI1394_isochRx | OHCI1394_isochTx |
  1257. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1258. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1259. OHCI1394_masterIntEnable);
  1260. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1261. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1262. /* Activate link_on bit and contender bit in our self ID packets.*/
  1263. if (ohci_update_phy_reg(card, 4, 0,
  1264. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1265. return -EIO;
  1266. /*
  1267. * When the link is not yet enabled, the atomic config rom
  1268. * update mechanism described below in ohci_set_config_rom()
  1269. * is not active. We have to update ConfigRomHeader and
  1270. * BusOptions manually, and the write to ConfigROMmap takes
  1271. * effect immediately. We tie this to the enabling of the
  1272. * link, so we have a valid config rom before enabling - the
  1273. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1274. * values before enabling.
  1275. *
  1276. * However, when the ConfigROMmap is written, some controllers
  1277. * always read back quadlets 0 and 2 from the config rom to
  1278. * the ConfigRomHeader and BusOptions registers on bus reset.
  1279. * They shouldn't do that in this initial case where the link
  1280. * isn't enabled. This means we have to use the same
  1281. * workaround here, setting the bus header to 0 and then write
  1282. * the right values in the bus reset tasklet.
  1283. */
  1284. if (config_rom) {
  1285. ohci->next_config_rom =
  1286. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1287. &ohci->next_config_rom_bus,
  1288. GFP_KERNEL);
  1289. if (ohci->next_config_rom == NULL)
  1290. return -ENOMEM;
  1291. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1292. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1293. } else {
  1294. /*
  1295. * In the suspend case, config_rom is NULL, which
  1296. * means that we just reuse the old config rom.
  1297. */
  1298. ohci->next_config_rom = ohci->config_rom;
  1299. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1300. }
  1301. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1302. ohci->next_config_rom[0] = 0;
  1303. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1304. reg_write(ohci, OHCI1394_BusOptions,
  1305. be32_to_cpu(ohci->next_config_rom[2]));
  1306. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1307. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1308. if (request_irq(dev->irq, irq_handler,
  1309. IRQF_SHARED, ohci_driver_name, ohci)) {
  1310. fw_error("Failed to allocate shared interrupt %d.\n",
  1311. dev->irq);
  1312. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1313. ohci->config_rom, ohci->config_rom_bus);
  1314. return -EIO;
  1315. }
  1316. reg_write(ohci, OHCI1394_HCControlSet,
  1317. OHCI1394_HCControl_linkEnable |
  1318. OHCI1394_HCControl_BIBimageValid);
  1319. flush_writes(ohci);
  1320. /*
  1321. * We are ready to go, initiate bus reset to finish the
  1322. * initialization.
  1323. */
  1324. fw_core_initiate_bus_reset(&ohci->card, 1);
  1325. return 0;
  1326. }
  1327. static int
  1328. ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
  1329. {
  1330. struct fw_ohci *ohci;
  1331. unsigned long flags;
  1332. int retval = -EBUSY;
  1333. __be32 *next_config_rom;
  1334. dma_addr_t uninitialized_var(next_config_rom_bus);
  1335. ohci = fw_ohci(card);
  1336. /*
  1337. * When the OHCI controller is enabled, the config rom update
  1338. * mechanism is a bit tricky, but easy enough to use. See
  1339. * section 5.5.6 in the OHCI specification.
  1340. *
  1341. * The OHCI controller caches the new config rom address in a
  1342. * shadow register (ConfigROMmapNext) and needs a bus reset
  1343. * for the changes to take place. When the bus reset is
  1344. * detected, the controller loads the new values for the
  1345. * ConfigRomHeader and BusOptions registers from the specified
  1346. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1347. * shadow register. All automatically and atomically.
  1348. *
  1349. * Now, there's a twist to this story. The automatic load of
  1350. * ConfigRomHeader and BusOptions doesn't honor the
  1351. * noByteSwapData bit, so with a be32 config rom, the
  1352. * controller will load be32 values in to these registers
  1353. * during the atomic update, even on litte endian
  1354. * architectures. The workaround we use is to put a 0 in the
  1355. * header quadlet; 0 is endian agnostic and means that the
  1356. * config rom isn't ready yet. In the bus reset tasklet we
  1357. * then set up the real values for the two registers.
  1358. *
  1359. * We use ohci->lock to avoid racing with the code that sets
  1360. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1361. */
  1362. next_config_rom =
  1363. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1364. &next_config_rom_bus, GFP_KERNEL);
  1365. if (next_config_rom == NULL)
  1366. return -ENOMEM;
  1367. spin_lock_irqsave(&ohci->lock, flags);
  1368. if (ohci->next_config_rom == NULL) {
  1369. ohci->next_config_rom = next_config_rom;
  1370. ohci->next_config_rom_bus = next_config_rom_bus;
  1371. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1372. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1373. length * 4);
  1374. ohci->next_header = config_rom[0];
  1375. ohci->next_config_rom[0] = 0;
  1376. reg_write(ohci, OHCI1394_ConfigROMmap,
  1377. ohci->next_config_rom_bus);
  1378. retval = 0;
  1379. }
  1380. spin_unlock_irqrestore(&ohci->lock, flags);
  1381. /*
  1382. * Now initiate a bus reset to have the changes take
  1383. * effect. We clean up the old config rom memory and DMA
  1384. * mappings in the bus reset tasklet, since the OHCI
  1385. * controller could need to access it before the bus reset
  1386. * takes effect.
  1387. */
  1388. if (retval == 0)
  1389. fw_core_initiate_bus_reset(&ohci->card, 1);
  1390. else
  1391. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1392. next_config_rom, next_config_rom_bus);
  1393. return retval;
  1394. }
  1395. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1396. {
  1397. struct fw_ohci *ohci = fw_ohci(card);
  1398. at_context_transmit(&ohci->at_request_ctx, packet);
  1399. }
  1400. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1401. {
  1402. struct fw_ohci *ohci = fw_ohci(card);
  1403. at_context_transmit(&ohci->at_response_ctx, packet);
  1404. }
  1405. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1406. {
  1407. struct fw_ohci *ohci = fw_ohci(card);
  1408. struct context *ctx = &ohci->at_request_ctx;
  1409. struct driver_data *driver_data = packet->driver_data;
  1410. int retval = -ENOENT;
  1411. tasklet_disable(&ctx->tasklet);
  1412. if (packet->ack != 0)
  1413. goto out;
  1414. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1415. driver_data->packet = NULL;
  1416. packet->ack = RCODE_CANCELLED;
  1417. packet->callback(packet, &ohci->card, packet->ack);
  1418. retval = 0;
  1419. out:
  1420. tasklet_enable(&ctx->tasklet);
  1421. return retval;
  1422. }
  1423. static int
  1424. ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
  1425. {
  1426. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1427. return 0;
  1428. #else
  1429. struct fw_ohci *ohci = fw_ohci(card);
  1430. unsigned long flags;
  1431. int n, retval = 0;
  1432. /*
  1433. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1434. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1435. */
  1436. spin_lock_irqsave(&ohci->lock, flags);
  1437. if (ohci->generation != generation) {
  1438. retval = -ESTALE;
  1439. goto out;
  1440. }
  1441. /*
  1442. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1443. * enabled for _all_ nodes on remote buses.
  1444. */
  1445. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1446. if (n < 32)
  1447. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1448. else
  1449. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1450. flush_writes(ohci);
  1451. out:
  1452. spin_unlock_irqrestore(&ohci->lock, flags);
  1453. return retval;
  1454. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1455. }
  1456. static u64
  1457. ohci_get_bus_time(struct fw_card *card)
  1458. {
  1459. struct fw_ohci *ohci = fw_ohci(card);
  1460. u32 cycle_time;
  1461. u64 bus_time;
  1462. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1463. bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
  1464. return bus_time;
  1465. }
  1466. static int handle_ir_dualbuffer_packet(struct context *context,
  1467. struct descriptor *d,
  1468. struct descriptor *last)
  1469. {
  1470. struct iso_context *ctx =
  1471. container_of(context, struct iso_context, context);
  1472. struct db_descriptor *db = (struct db_descriptor *) d;
  1473. __le32 *ir_header;
  1474. size_t header_length;
  1475. void *p, *end;
  1476. int i;
  1477. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1478. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1479. /* This descriptor isn't done yet, stop iteration. */
  1480. return 0;
  1481. }
  1482. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1483. }
  1484. header_length = le16_to_cpu(db->first_req_count) -
  1485. le16_to_cpu(db->first_res_count);
  1486. i = ctx->header_length;
  1487. p = db + 1;
  1488. end = p + header_length;
  1489. while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
  1490. /*
  1491. * The iso header is byteswapped to little endian by
  1492. * the controller, but the remaining header quadlets
  1493. * are big endian. We want to present all the headers
  1494. * as big endian, so we have to swap the first
  1495. * quadlet.
  1496. */
  1497. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1498. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1499. i += ctx->base.header_size;
  1500. ctx->excess_bytes +=
  1501. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1502. p += ctx->base.header_size + 4;
  1503. }
  1504. ctx->header_length = i;
  1505. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1506. le16_to_cpu(db->second_res_count);
  1507. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1508. ir_header = (__le32 *) (db + 1);
  1509. ctx->base.callback(&ctx->base,
  1510. le32_to_cpu(ir_header[0]) & 0xffff,
  1511. ctx->header_length, ctx->header,
  1512. ctx->base.callback_data);
  1513. ctx->header_length = 0;
  1514. }
  1515. return 1;
  1516. }
  1517. static int handle_ir_packet_per_buffer(struct context *context,
  1518. struct descriptor *d,
  1519. struct descriptor *last)
  1520. {
  1521. struct iso_context *ctx =
  1522. container_of(context, struct iso_context, context);
  1523. struct descriptor *pd;
  1524. __le32 *ir_header;
  1525. void *p;
  1526. int i;
  1527. for (pd = d; pd <= last; pd++) {
  1528. if (pd->transfer_status)
  1529. break;
  1530. }
  1531. if (pd > last)
  1532. /* Descriptor(s) not done yet, stop iteration */
  1533. return 0;
  1534. i = ctx->header_length;
  1535. p = last + 1;
  1536. if (ctx->base.header_size > 0 &&
  1537. i + ctx->base.header_size <= PAGE_SIZE) {
  1538. /*
  1539. * The iso header is byteswapped to little endian by
  1540. * the controller, but the remaining header quadlets
  1541. * are big endian. We want to present all the headers
  1542. * as big endian, so we have to swap the first quadlet.
  1543. */
  1544. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1545. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1546. ctx->header_length += ctx->base.header_size;
  1547. }
  1548. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1549. ir_header = (__le32 *) p;
  1550. ctx->base.callback(&ctx->base,
  1551. le32_to_cpu(ir_header[0]) & 0xffff,
  1552. ctx->header_length, ctx->header,
  1553. ctx->base.callback_data);
  1554. ctx->header_length = 0;
  1555. }
  1556. return 1;
  1557. }
  1558. static int handle_it_packet(struct context *context,
  1559. struct descriptor *d,
  1560. struct descriptor *last)
  1561. {
  1562. struct iso_context *ctx =
  1563. container_of(context, struct iso_context, context);
  1564. if (last->transfer_status == 0)
  1565. /* This descriptor isn't done yet, stop iteration. */
  1566. return 0;
  1567. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1568. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1569. 0, NULL, ctx->base.callback_data);
  1570. return 1;
  1571. }
  1572. static struct fw_iso_context *
  1573. ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
  1574. {
  1575. struct fw_ohci *ohci = fw_ohci(card);
  1576. struct iso_context *ctx, *list;
  1577. descriptor_callback_t callback;
  1578. u32 *mask, regs;
  1579. unsigned long flags;
  1580. int index, retval = -ENOMEM;
  1581. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1582. mask = &ohci->it_context_mask;
  1583. list = ohci->it_context_list;
  1584. callback = handle_it_packet;
  1585. } else {
  1586. mask = &ohci->ir_context_mask;
  1587. list = ohci->ir_context_list;
  1588. if (ohci->use_dualbuffer)
  1589. callback = handle_ir_dualbuffer_packet;
  1590. else
  1591. callback = handle_ir_packet_per_buffer;
  1592. }
  1593. spin_lock_irqsave(&ohci->lock, flags);
  1594. index = ffs(*mask) - 1;
  1595. if (index >= 0)
  1596. *mask &= ~(1 << index);
  1597. spin_unlock_irqrestore(&ohci->lock, flags);
  1598. if (index < 0)
  1599. return ERR_PTR(-EBUSY);
  1600. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1601. regs = OHCI1394_IsoXmitContextBase(index);
  1602. else
  1603. regs = OHCI1394_IsoRcvContextBase(index);
  1604. ctx = &list[index];
  1605. memset(ctx, 0, sizeof(*ctx));
  1606. ctx->header_length = 0;
  1607. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1608. if (ctx->header == NULL)
  1609. goto out;
  1610. retval = context_init(&ctx->context, ohci, regs, callback);
  1611. if (retval < 0)
  1612. goto out_with_header;
  1613. return &ctx->base;
  1614. out_with_header:
  1615. free_page((unsigned long)ctx->header);
  1616. out:
  1617. spin_lock_irqsave(&ohci->lock, flags);
  1618. *mask |= 1 << index;
  1619. spin_unlock_irqrestore(&ohci->lock, flags);
  1620. return ERR_PTR(retval);
  1621. }
  1622. static int ohci_start_iso(struct fw_iso_context *base,
  1623. s32 cycle, u32 sync, u32 tags)
  1624. {
  1625. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1626. struct fw_ohci *ohci = ctx->context.ohci;
  1627. u32 control, match;
  1628. int index;
  1629. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1630. index = ctx - ohci->it_context_list;
  1631. match = 0;
  1632. if (cycle >= 0)
  1633. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1634. (cycle & 0x7fff) << 16;
  1635. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1636. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1637. context_run(&ctx->context, match);
  1638. } else {
  1639. index = ctx - ohci->ir_context_list;
  1640. control = IR_CONTEXT_ISOCH_HEADER;
  1641. if (ohci->use_dualbuffer)
  1642. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1643. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1644. if (cycle >= 0) {
  1645. match |= (cycle & 0x07fff) << 12;
  1646. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1647. }
  1648. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1649. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1650. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1651. context_run(&ctx->context, control);
  1652. }
  1653. return 0;
  1654. }
  1655. static int ohci_stop_iso(struct fw_iso_context *base)
  1656. {
  1657. struct fw_ohci *ohci = fw_ohci(base->card);
  1658. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1659. int index;
  1660. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1661. index = ctx - ohci->it_context_list;
  1662. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1663. } else {
  1664. index = ctx - ohci->ir_context_list;
  1665. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1666. }
  1667. flush_writes(ohci);
  1668. context_stop(&ctx->context);
  1669. return 0;
  1670. }
  1671. static void ohci_free_iso_context(struct fw_iso_context *base)
  1672. {
  1673. struct fw_ohci *ohci = fw_ohci(base->card);
  1674. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1675. unsigned long flags;
  1676. int index;
  1677. ohci_stop_iso(base);
  1678. context_release(&ctx->context);
  1679. free_page((unsigned long)ctx->header);
  1680. spin_lock_irqsave(&ohci->lock, flags);
  1681. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1682. index = ctx - ohci->it_context_list;
  1683. ohci->it_context_mask |= 1 << index;
  1684. } else {
  1685. index = ctx - ohci->ir_context_list;
  1686. ohci->ir_context_mask |= 1 << index;
  1687. }
  1688. spin_unlock_irqrestore(&ohci->lock, flags);
  1689. }
  1690. static int
  1691. ohci_queue_iso_transmit(struct fw_iso_context *base,
  1692. struct fw_iso_packet *packet,
  1693. struct fw_iso_buffer *buffer,
  1694. unsigned long payload)
  1695. {
  1696. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1697. struct descriptor *d, *last, *pd;
  1698. struct fw_iso_packet *p;
  1699. __le32 *header;
  1700. dma_addr_t d_bus, page_bus;
  1701. u32 z, header_z, payload_z, irq;
  1702. u32 payload_index, payload_end_index, next_page_index;
  1703. int page, end_page, i, length, offset;
  1704. /*
  1705. * FIXME: Cycle lost behavior should be configurable: lose
  1706. * packet, retransmit or terminate..
  1707. */
  1708. p = packet;
  1709. payload_index = payload;
  1710. if (p->skip)
  1711. z = 1;
  1712. else
  1713. z = 2;
  1714. if (p->header_length > 0)
  1715. z++;
  1716. /* Determine the first page the payload isn't contained in. */
  1717. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1718. if (p->payload_length > 0)
  1719. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1720. else
  1721. payload_z = 0;
  1722. z += payload_z;
  1723. /* Get header size in number of descriptors. */
  1724. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1725. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1726. if (d == NULL)
  1727. return -ENOMEM;
  1728. if (!p->skip) {
  1729. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1730. d[0].req_count = cpu_to_le16(8);
  1731. header = (__le32 *) &d[1];
  1732. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1733. IT_HEADER_TAG(p->tag) |
  1734. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1735. IT_HEADER_CHANNEL(ctx->base.channel) |
  1736. IT_HEADER_SPEED(ctx->base.speed));
  1737. header[1] =
  1738. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1739. p->payload_length));
  1740. }
  1741. if (p->header_length > 0) {
  1742. d[2].req_count = cpu_to_le16(p->header_length);
  1743. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1744. memcpy(&d[z], p->header, p->header_length);
  1745. }
  1746. pd = d + z - payload_z;
  1747. payload_end_index = payload_index + p->payload_length;
  1748. for (i = 0; i < payload_z; i++) {
  1749. page = payload_index >> PAGE_SHIFT;
  1750. offset = payload_index & ~PAGE_MASK;
  1751. next_page_index = (page + 1) << PAGE_SHIFT;
  1752. length =
  1753. min(next_page_index, payload_end_index) - payload_index;
  1754. pd[i].req_count = cpu_to_le16(length);
  1755. page_bus = page_private(buffer->pages[page]);
  1756. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1757. payload_index += length;
  1758. }
  1759. if (p->interrupt)
  1760. irq = DESCRIPTOR_IRQ_ALWAYS;
  1761. else
  1762. irq = DESCRIPTOR_NO_IRQ;
  1763. last = z == 2 ? d : d + z - 1;
  1764. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1765. DESCRIPTOR_STATUS |
  1766. DESCRIPTOR_BRANCH_ALWAYS |
  1767. irq);
  1768. context_append(&ctx->context, d, z, header_z);
  1769. return 0;
  1770. }
  1771. static int
  1772. ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1773. struct fw_iso_packet *packet,
  1774. struct fw_iso_buffer *buffer,
  1775. unsigned long payload)
  1776. {
  1777. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1778. struct db_descriptor *db = NULL;
  1779. struct descriptor *d;
  1780. struct fw_iso_packet *p;
  1781. dma_addr_t d_bus, page_bus;
  1782. u32 z, header_z, length, rest;
  1783. int page, offset, packet_count, header_size;
  1784. /*
  1785. * FIXME: Cycle lost behavior should be configurable: lose
  1786. * packet, retransmit or terminate..
  1787. */
  1788. p = packet;
  1789. z = 2;
  1790. /*
  1791. * The OHCI controller puts the status word in the header
  1792. * buffer too, so we need 4 extra bytes per packet.
  1793. */
  1794. packet_count = p->header_length / ctx->base.header_size;
  1795. header_size = packet_count * (ctx->base.header_size + 4);
  1796. /* Get header size in number of descriptors. */
  1797. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1798. page = payload >> PAGE_SHIFT;
  1799. offset = payload & ~PAGE_MASK;
  1800. rest = p->payload_length;
  1801. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1802. while (rest > 0) {
  1803. d = context_get_descriptors(&ctx->context,
  1804. z + header_z, &d_bus);
  1805. if (d == NULL)
  1806. return -ENOMEM;
  1807. db = (struct db_descriptor *) d;
  1808. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1809. DESCRIPTOR_BRANCH_ALWAYS);
  1810. db->first_size = cpu_to_le16(ctx->base.header_size + 4);
  1811. if (p->skip && rest == p->payload_length) {
  1812. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1813. db->first_req_count = db->first_size;
  1814. } else {
  1815. db->first_req_count = cpu_to_le16(header_size);
  1816. }
  1817. db->first_res_count = db->first_req_count;
  1818. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1819. if (p->skip && rest == p->payload_length)
  1820. length = 4;
  1821. else if (offset + rest < PAGE_SIZE)
  1822. length = rest;
  1823. else
  1824. length = PAGE_SIZE - offset;
  1825. db->second_req_count = cpu_to_le16(length);
  1826. db->second_res_count = db->second_req_count;
  1827. page_bus = page_private(buffer->pages[page]);
  1828. db->second_buffer = cpu_to_le32(page_bus + offset);
  1829. if (p->interrupt && length == rest)
  1830. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1831. context_append(&ctx->context, d, z, header_z);
  1832. offset = (offset + length) & ~PAGE_MASK;
  1833. rest -= length;
  1834. if (offset == 0)
  1835. page++;
  1836. }
  1837. return 0;
  1838. }
  1839. static int
  1840. ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1841. struct fw_iso_packet *packet,
  1842. struct fw_iso_buffer *buffer,
  1843. unsigned long payload)
  1844. {
  1845. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1846. struct descriptor *d = NULL, *pd = NULL;
  1847. struct fw_iso_packet *p = packet;
  1848. dma_addr_t d_bus, page_bus;
  1849. u32 z, header_z, rest;
  1850. int i, j, length;
  1851. int page, offset, packet_count, header_size, payload_per_buffer;
  1852. /*
  1853. * The OHCI controller puts the status word in the
  1854. * buffer too, so we need 4 extra bytes per packet.
  1855. */
  1856. packet_count = p->header_length / ctx->base.header_size;
  1857. header_size = ctx->base.header_size + 4;
  1858. /* Get header size in number of descriptors. */
  1859. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1860. page = payload >> PAGE_SHIFT;
  1861. offset = payload & ~PAGE_MASK;
  1862. payload_per_buffer = p->payload_length / packet_count;
  1863. for (i = 0; i < packet_count; i++) {
  1864. /* d points to the header descriptor */
  1865. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1866. d = context_get_descriptors(&ctx->context,
  1867. z + header_z, &d_bus);
  1868. if (d == NULL)
  1869. return -ENOMEM;
  1870. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1871. DESCRIPTOR_INPUT_MORE);
  1872. if (p->skip && i == 0)
  1873. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1874. d->req_count = cpu_to_le16(header_size);
  1875. d->res_count = d->req_count;
  1876. d->transfer_status = 0;
  1877. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1878. rest = payload_per_buffer;
  1879. for (j = 1; j < z; j++) {
  1880. pd = d + j;
  1881. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1882. DESCRIPTOR_INPUT_MORE);
  1883. if (offset + rest < PAGE_SIZE)
  1884. length = rest;
  1885. else
  1886. length = PAGE_SIZE - offset;
  1887. pd->req_count = cpu_to_le16(length);
  1888. pd->res_count = pd->req_count;
  1889. pd->transfer_status = 0;
  1890. page_bus = page_private(buffer->pages[page]);
  1891. pd->data_address = cpu_to_le32(page_bus + offset);
  1892. offset = (offset + length) & ~PAGE_MASK;
  1893. rest -= length;
  1894. if (offset == 0)
  1895. page++;
  1896. }
  1897. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1898. DESCRIPTOR_INPUT_LAST |
  1899. DESCRIPTOR_BRANCH_ALWAYS);
  1900. if (p->interrupt && i == packet_count - 1)
  1901. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1902. context_append(&ctx->context, d, z, header_z);
  1903. }
  1904. return 0;
  1905. }
  1906. static int
  1907. ohci_queue_iso(struct fw_iso_context *base,
  1908. struct fw_iso_packet *packet,
  1909. struct fw_iso_buffer *buffer,
  1910. unsigned long payload)
  1911. {
  1912. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1913. unsigned long flags;
  1914. int retval;
  1915. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1916. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1917. retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1918. else if (ctx->context.ohci->use_dualbuffer)
  1919. retval = ohci_queue_iso_receive_dualbuffer(base, packet,
  1920. buffer, payload);
  1921. else
  1922. retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1923. buffer,
  1924. payload);
  1925. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1926. return retval;
  1927. }
  1928. static const struct fw_card_driver ohci_driver = {
  1929. .enable = ohci_enable,
  1930. .update_phy_reg = ohci_update_phy_reg,
  1931. .set_config_rom = ohci_set_config_rom,
  1932. .send_request = ohci_send_request,
  1933. .send_response = ohci_send_response,
  1934. .cancel_packet = ohci_cancel_packet,
  1935. .enable_phys_dma = ohci_enable_phys_dma,
  1936. .get_bus_time = ohci_get_bus_time,
  1937. .allocate_iso_context = ohci_allocate_iso_context,
  1938. .free_iso_context = ohci_free_iso_context,
  1939. .queue_iso = ohci_queue_iso,
  1940. .start_iso = ohci_start_iso,
  1941. .stop_iso = ohci_stop_iso,
  1942. };
  1943. #ifdef CONFIG_PPC_PMAC
  1944. static void ohci_pmac_on(struct pci_dev *dev)
  1945. {
  1946. if (machine_is(powermac)) {
  1947. struct device_node *ofn = pci_device_to_OF_node(dev);
  1948. if (ofn) {
  1949. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1950. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1951. }
  1952. }
  1953. }
  1954. static void ohci_pmac_off(struct pci_dev *dev)
  1955. {
  1956. if (machine_is(powermac)) {
  1957. struct device_node *ofn = pci_device_to_OF_node(dev);
  1958. if (ofn) {
  1959. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1960. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1961. }
  1962. }
  1963. }
  1964. #else
  1965. #define ohci_pmac_on(dev)
  1966. #define ohci_pmac_off(dev)
  1967. #endif /* CONFIG_PPC_PMAC */
  1968. static int __devinit
  1969. pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  1970. {
  1971. struct fw_ohci *ohci;
  1972. u32 bus_options, max_receive, link_speed, version;
  1973. u64 guid;
  1974. int err;
  1975. size_t size;
  1976. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1977. if (ohci == NULL) {
  1978. fw_error("Could not malloc fw_ohci data.\n");
  1979. return -ENOMEM;
  1980. }
  1981. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  1982. ohci_pmac_on(dev);
  1983. err = pci_enable_device(dev);
  1984. if (err) {
  1985. fw_error("Failed to enable OHCI hardware.\n");
  1986. goto fail_free;
  1987. }
  1988. pci_set_master(dev);
  1989. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  1990. pci_set_drvdata(dev, ohci);
  1991. spin_lock_init(&ohci->lock);
  1992. tasklet_init(&ohci->bus_reset_tasklet,
  1993. bus_reset_tasklet, (unsigned long)ohci);
  1994. err = pci_request_region(dev, 0, ohci_driver_name);
  1995. if (err) {
  1996. fw_error("MMIO resource unavailable\n");
  1997. goto fail_disable;
  1998. }
  1999. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2000. if (ohci->registers == NULL) {
  2001. fw_error("Failed to remap registers\n");
  2002. err = -ENXIO;
  2003. goto fail_iomem;
  2004. }
  2005. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2006. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2007. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2008. #if !defined(CONFIG_X86_32)
  2009. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2010. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2011. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2012. ohci->use_dualbuffer = false;
  2013. #endif
  2014. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2015. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2016. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2017. #endif
  2018. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2019. ar_context_init(&ohci->ar_request_ctx, ohci,
  2020. OHCI1394_AsReqRcvContextControlSet);
  2021. ar_context_init(&ohci->ar_response_ctx, ohci,
  2022. OHCI1394_AsRspRcvContextControlSet);
  2023. context_init(&ohci->at_request_ctx, ohci,
  2024. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2025. context_init(&ohci->at_response_ctx, ohci,
  2026. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2027. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2028. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2029. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2030. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2031. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2032. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2033. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2034. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2035. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2036. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2037. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2038. fw_error("Out of memory for it/ir contexts.\n");
  2039. err = -ENOMEM;
  2040. goto fail_registers;
  2041. }
  2042. /* self-id dma buffer allocation */
  2043. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2044. SELF_ID_BUF_SIZE,
  2045. &ohci->self_id_bus,
  2046. GFP_KERNEL);
  2047. if (ohci->self_id_cpu == NULL) {
  2048. fw_error("Out of memory for self ID buffer.\n");
  2049. err = -ENOMEM;
  2050. goto fail_registers;
  2051. }
  2052. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2053. max_receive = (bus_options >> 12) & 0xf;
  2054. link_speed = bus_options & 0x7;
  2055. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2056. reg_read(ohci, OHCI1394_GUIDLo);
  2057. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2058. if (err < 0)
  2059. goto fail_self_id;
  2060. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2061. dev->dev.bus_id, version >> 16, version & 0xff);
  2062. return 0;
  2063. fail_self_id:
  2064. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2065. ohci->self_id_cpu, ohci->self_id_bus);
  2066. fail_registers:
  2067. kfree(ohci->it_context_list);
  2068. kfree(ohci->ir_context_list);
  2069. pci_iounmap(dev, ohci->registers);
  2070. fail_iomem:
  2071. pci_release_region(dev, 0);
  2072. fail_disable:
  2073. pci_disable_device(dev);
  2074. fail_free:
  2075. kfree(&ohci->card);
  2076. ohci_pmac_off(dev);
  2077. return err;
  2078. }
  2079. static void pci_remove(struct pci_dev *dev)
  2080. {
  2081. struct fw_ohci *ohci;
  2082. ohci = pci_get_drvdata(dev);
  2083. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2084. flush_writes(ohci);
  2085. fw_core_remove_card(&ohci->card);
  2086. /*
  2087. * FIXME: Fail all pending packets here, now that the upper
  2088. * layers can't queue any more.
  2089. */
  2090. software_reset(ohci);
  2091. free_irq(dev->irq, ohci);
  2092. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2093. ohci->self_id_cpu, ohci->self_id_bus);
  2094. kfree(ohci->it_context_list);
  2095. kfree(ohci->ir_context_list);
  2096. pci_iounmap(dev, ohci->registers);
  2097. pci_release_region(dev, 0);
  2098. pci_disable_device(dev);
  2099. kfree(&ohci->card);
  2100. ohci_pmac_off(dev);
  2101. fw_notify("Removed fw-ohci device.\n");
  2102. }
  2103. #ifdef CONFIG_PM
  2104. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2105. {
  2106. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2107. int err;
  2108. software_reset(ohci);
  2109. free_irq(dev->irq, ohci);
  2110. err = pci_save_state(dev);
  2111. if (err) {
  2112. fw_error("pci_save_state failed\n");
  2113. return err;
  2114. }
  2115. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2116. if (err)
  2117. fw_error("pci_set_power_state failed with %d\n", err);
  2118. ohci_pmac_off(dev);
  2119. return 0;
  2120. }
  2121. static int pci_resume(struct pci_dev *dev)
  2122. {
  2123. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2124. int err;
  2125. ohci_pmac_on(dev);
  2126. pci_set_power_state(dev, PCI_D0);
  2127. pci_restore_state(dev);
  2128. err = pci_enable_device(dev);
  2129. if (err) {
  2130. fw_error("pci_enable_device failed\n");
  2131. return err;
  2132. }
  2133. return ohci_enable(&ohci->card, NULL, 0);
  2134. }
  2135. #endif
  2136. static struct pci_device_id pci_table[] = {
  2137. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2138. { }
  2139. };
  2140. MODULE_DEVICE_TABLE(pci, pci_table);
  2141. static struct pci_driver fw_ohci_pci_driver = {
  2142. .name = ohci_driver_name,
  2143. .id_table = pci_table,
  2144. .probe = pci_probe,
  2145. .remove = pci_remove,
  2146. #ifdef CONFIG_PM
  2147. .resume = pci_resume,
  2148. .suspend = pci_suspend,
  2149. #endif
  2150. };
  2151. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2152. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2153. MODULE_LICENSE("GPL");
  2154. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2155. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2156. MODULE_ALIAS("ohci1394");
  2157. #endif
  2158. static int __init fw_ohci_init(void)
  2159. {
  2160. return pci_register_driver(&fw_ohci_pci_driver);
  2161. }
  2162. static void __exit fw_ohci_cleanup(void)
  2163. {
  2164. pci_unregister_driver(&fw_ohci_pci_driver);
  2165. }
  2166. module_init(fw_ohci_init);
  2167. module_exit(fw_ohci_cleanup);