r82600_edac.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * Radisys 82600 Embedded chipset Memory Controller kernel module
  3. * (C) 2005 EADS Astrium
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * Written by Tim Small <tim@buttersideup.com>, based on work by Thayne
  8. * Harbaugh, Dan Hollis <goemon at anime dot net> and others.
  9. *
  10. * $Id: edac_r82600.c,v 1.1.2.6 2005/10/05 00:43:44 dsp_llnl Exp $
  11. *
  12. * Written with reference to 82600 High Integration Dual PCI System
  13. * Controller Data Book:
  14. * www.radisys.com/files/support_downloads/007-01277-0002.82600DataBook.pdf
  15. * references to this document given in []
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/pci.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/slab.h>
  22. #include <linux/edac.h>
  23. #include "edac_core.h"
  24. #define R82600_REVISION " Ver: 2.0.2 " __DATE__
  25. #define EDAC_MOD_STR "r82600_edac"
  26. #define r82600_printk(level, fmt, arg...) \
  27. edac_printk(level, "r82600", fmt, ##arg)
  28. #define r82600_mc_printk(mci, level, fmt, arg...) \
  29. edac_mc_chipset_printk(mci, level, "r82600", fmt, ##arg)
  30. /* Radisys say "The 82600 integrates a main memory SDRAM controller that
  31. * supports up to four banks of memory. The four banks can support a mix of
  32. * sizes of 64 bit wide (72 bits with ECC) Synchronous DRAM (SDRAM) DIMMs,
  33. * each of which can be any size from 16MB to 512MB. Both registered (control
  34. * signals buffered) and unbuffered DIMM types are supported. Mixing of
  35. * registered and unbuffered DIMMs as well as mixing of ECC and non-ECC DIMMs
  36. * is not allowed. The 82600 SDRAM interface operates at the same frequency as
  37. * the CPU bus, 66MHz, 100MHz or 133MHz."
  38. */
  39. #define R82600_NR_CSROWS 4
  40. #define R82600_NR_CHANS 1
  41. #define R82600_NR_DIMMS 4
  42. #define R82600_BRIDGE_ID 0x8200
  43. /* Radisys 82600 register addresses - device 0 function 0 - PCI bridge */
  44. #define R82600_DRAMC 0x57 /* Various SDRAM related control bits
  45. * all bits are R/W
  46. *
  47. * 7 SDRAM ISA Hole Enable
  48. * 6 Flash Page Mode Enable
  49. * 5 ECC Enable: 1=ECC 0=noECC
  50. * 4 DRAM DIMM Type: 1=
  51. * 3 BIOS Alias Disable
  52. * 2 SDRAM BIOS Flash Write Enable
  53. * 1:0 SDRAM Refresh Rate: 00=Disabled
  54. * 01=7.8usec (256Mbit SDRAMs)
  55. * 10=15.6us 11=125usec
  56. */
  57. #define R82600_SDRAMC 0x76 /* "SDRAM Control Register"
  58. * More SDRAM related control bits
  59. * all bits are R/W
  60. *
  61. * 15:8 Reserved.
  62. *
  63. * 7:5 Special SDRAM Mode Select
  64. *
  65. * 4 Force ECC
  66. *
  67. * 1=Drive ECC bits to 0 during
  68. * write cycles (i.e. ECC test mode)
  69. *
  70. * 0=Normal ECC functioning
  71. *
  72. * 3 Enhanced Paging Enable
  73. *
  74. * 2 CAS# Latency 0=3clks 1=2clks
  75. *
  76. * 1 RAS# to CAS# Delay 0=3 1=2
  77. *
  78. * 0 RAS# Precharge 0=3 1=2
  79. */
  80. #define R82600_EAP 0x80 /* ECC Error Address Pointer Register
  81. *
  82. * 31 Disable Hardware Scrubbing (RW)
  83. * 0=Scrub on corrected read
  84. * 1=Don't scrub on corrected read
  85. *
  86. * 30:12 Error Address Pointer (RO)
  87. * Upper 19 bits of error address
  88. *
  89. * 11:4 Syndrome Bits (RO)
  90. *
  91. * 3 BSERR# on multibit error (RW)
  92. * 1=enable 0=disable
  93. *
  94. * 2 NMI on Single Bit Eror (RW)
  95. * 1=NMI triggered by SBE n.b. other
  96. * prerequeists
  97. * 0=NMI not triggered
  98. *
  99. * 1 MBE (R/WC)
  100. * read 1=MBE at EAP (see above)
  101. * read 0=no MBE, or SBE occurred first
  102. * write 1=Clear MBE status (must also
  103. * clear SBE)
  104. * write 0=NOP
  105. *
  106. * 1 SBE (R/WC)
  107. * read 1=SBE at EAP (see above)
  108. * read 0=no SBE, or MBE occurred first
  109. * write 1=Clear SBE status (must also
  110. * clear MBE)
  111. * write 0=NOP
  112. */
  113. #define R82600_DRBA 0x60 /* + 0x60..0x63 SDRAM Row Boundry Address
  114. * Registers
  115. *
  116. * 7:0 Address lines 30:24 - upper limit of
  117. * each row [p57]
  118. */
  119. struct r82600_error_info {
  120. u32 eapr;
  121. };
  122. static unsigned int disable_hardware_scrub;
  123. static struct edac_pci_ctl_info *r82600_pci;
  124. static void r82600_get_error_info(struct mem_ctl_info *mci,
  125. struct r82600_error_info *info)
  126. {
  127. struct pci_dev *pdev;
  128. pdev = to_pci_dev(mci->dev);
  129. pci_read_config_dword(pdev, R82600_EAP, &info->eapr);
  130. if (info->eapr & BIT(0))
  131. /* Clear error to allow next error to be reported [p.62] */
  132. pci_write_bits32(pdev, R82600_EAP,
  133. ((u32) BIT(0) & (u32) BIT(1)),
  134. ((u32) BIT(0) & (u32) BIT(1)));
  135. if (info->eapr & BIT(1))
  136. /* Clear error to allow next error to be reported [p.62] */
  137. pci_write_bits32(pdev, R82600_EAP,
  138. ((u32) BIT(0) & (u32) BIT(1)),
  139. ((u32) BIT(0) & (u32) BIT(1)));
  140. }
  141. static int r82600_process_error_info(struct mem_ctl_info *mci,
  142. struct r82600_error_info *info,
  143. int handle_errors)
  144. {
  145. int error_found;
  146. u32 eapaddr, page;
  147. u32 syndrome;
  148. error_found = 0;
  149. /* bits 30:12 store the upper 19 bits of the 32 bit error address */
  150. eapaddr = ((info->eapr >> 12) & 0x7FFF) << 13;
  151. /* Syndrome in bits 11:4 [p.62] */
  152. syndrome = (info->eapr >> 4) & 0xFF;
  153. /* the R82600 reports at less than page *
  154. * granularity (upper 19 bits only) */
  155. page = eapaddr >> PAGE_SHIFT;
  156. if (info->eapr & BIT(0)) { /* CE? */
  157. error_found = 1;
  158. if (handle_errors)
  159. edac_mc_handle_ce(mci, page, 0, /* not avail */
  160. syndrome,
  161. edac_mc_find_csrow_by_page(mci, page),
  162. 0, mci->ctl_name);
  163. }
  164. if (info->eapr & BIT(1)) { /* UE? */
  165. error_found = 1;
  166. if (handle_errors)
  167. /* 82600 doesn't give enough info */
  168. edac_mc_handle_ue(mci, page, 0,
  169. edac_mc_find_csrow_by_page(mci, page),
  170. mci->ctl_name);
  171. }
  172. return error_found;
  173. }
  174. static void r82600_check(struct mem_ctl_info *mci)
  175. {
  176. struct r82600_error_info info;
  177. debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
  178. r82600_get_error_info(mci, &info);
  179. r82600_process_error_info(mci, &info, 1);
  180. }
  181. static inline int ecc_enabled(u8 dramcr)
  182. {
  183. return dramcr & BIT(5);
  184. }
  185. static void r82600_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
  186. u8 dramcr)
  187. {
  188. struct csrow_info *csrow;
  189. int index;
  190. u8 drbar; /* SDRAM Row Boundry Address Register */
  191. u32 row_high_limit, row_high_limit_last;
  192. u32 reg_sdram, ecc_on, row_base;
  193. ecc_on = ecc_enabled(dramcr);
  194. reg_sdram = dramcr & BIT(4);
  195. row_high_limit_last = 0;
  196. for (index = 0; index < mci->nr_csrows; index++) {
  197. csrow = &mci->csrows[index];
  198. /* find the DRAM Chip Select Base address and mask */
  199. pci_read_config_byte(pdev, R82600_DRBA + index, &drbar);
  200. debugf1("%s() Row=%d DRBA = %#0x\n", __func__, index, drbar);
  201. row_high_limit = ((u32) drbar << 24);
  202. /* row_high_limit = ((u32)drbar << 24) | 0xffffffUL; */
  203. debugf1("%s() Row=%d, Boundry Address=%#0x, Last = %#0x\n",
  204. __func__, index, row_high_limit, row_high_limit_last);
  205. /* Empty row [p.57] */
  206. if (row_high_limit == row_high_limit_last)
  207. continue;
  208. row_base = row_high_limit_last;
  209. csrow->first_page = row_base >> PAGE_SHIFT;
  210. csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1;
  211. csrow->nr_pages = csrow->last_page - csrow->first_page + 1;
  212. /* Error address is top 19 bits - so granularity is *
  213. * 14 bits */
  214. csrow->grain = 1 << 14;
  215. csrow->mtype = reg_sdram ? MEM_RDDR : MEM_DDR;
  216. /* FIXME - check that this is unknowable with this chipset */
  217. csrow->dtype = DEV_UNKNOWN;
  218. /* Mode is global on 82600 */
  219. csrow->edac_mode = ecc_on ? EDAC_SECDED : EDAC_NONE;
  220. row_high_limit_last = row_high_limit;
  221. }
  222. }
  223. static int r82600_probe1(struct pci_dev *pdev, int dev_idx)
  224. {
  225. struct mem_ctl_info *mci;
  226. u8 dramcr;
  227. u32 eapr;
  228. u32 scrub_disabled;
  229. u32 sdram_refresh_rate;
  230. struct r82600_error_info discard;
  231. debugf0("%s()\n", __func__);
  232. pci_read_config_byte(pdev, R82600_DRAMC, &dramcr);
  233. pci_read_config_dword(pdev, R82600_EAP, &eapr);
  234. scrub_disabled = eapr & BIT(31);
  235. sdram_refresh_rate = dramcr & (BIT(0) | BIT(1));
  236. debugf2("%s(): sdram refresh rate = %#0x\n", __func__,
  237. sdram_refresh_rate);
  238. debugf2("%s(): DRAMC register = %#0x\n", __func__, dramcr);
  239. mci = edac_mc_alloc(0, R82600_NR_CSROWS, R82600_NR_CHANS, 0);
  240. if (mci == NULL)
  241. return -ENOMEM;
  242. debugf0("%s(): mci = %p\n", __func__, mci);
  243. mci->dev = &pdev->dev;
  244. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_DDR;
  245. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
  246. /* FIXME try to work out if the chip leads have been used for COM2
  247. * instead on this board? [MA6?] MAYBE:
  248. */
  249. /* On the R82600, the pins for memory bits 72:65 - i.e. the *
  250. * EC bits are shared with the pins for COM2 (!), so if COM2 *
  251. * is enabled, we assume COM2 is wired up, and thus no EDAC *
  252. * is possible. */
  253. mci->edac_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
  254. if (ecc_enabled(dramcr)) {
  255. if (scrub_disabled)
  256. debugf3("%s(): mci = %p - Scrubbing disabled! EAP: "
  257. "%#0x\n", __func__, mci, eapr);
  258. } else
  259. mci->edac_cap = EDAC_FLAG_NONE;
  260. mci->mod_name = EDAC_MOD_STR;
  261. mci->mod_ver = R82600_REVISION;
  262. mci->ctl_name = "R82600";
  263. mci->dev_name = pci_name(pdev);
  264. mci->edac_check = r82600_check;
  265. mci->ctl_page_to_phys = NULL;
  266. r82600_init_csrows(mci, pdev, dramcr);
  267. r82600_get_error_info(mci, &discard); /* clear counters */
  268. /* Here we assume that we will never see multiple instances of this
  269. * type of memory controller. The ID is therefore hardcoded to 0.
  270. */
  271. if (edac_mc_add_mc(mci)) {
  272. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  273. goto fail;
  274. }
  275. /* get this far and it's successful */
  276. if (disable_hardware_scrub) {
  277. debugf3("%s(): Disabling Hardware Scrub (scrub on error)\n",
  278. __func__);
  279. pci_write_bits32(pdev, R82600_EAP, BIT(31), BIT(31));
  280. }
  281. /* allocating generic PCI control info */
  282. r82600_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
  283. if (!r82600_pci) {
  284. printk(KERN_WARNING
  285. "%s(): Unable to create PCI control\n",
  286. __func__);
  287. printk(KERN_WARNING
  288. "%s(): PCI error report via EDAC not setup\n",
  289. __func__);
  290. }
  291. debugf3("%s(): success\n", __func__);
  292. return 0;
  293. fail:
  294. edac_mc_free(mci);
  295. return -ENODEV;
  296. }
  297. /* returns count (>= 0), or negative on error */
  298. static int __devinit r82600_init_one(struct pci_dev *pdev,
  299. const struct pci_device_id *ent)
  300. {
  301. debugf0("%s()\n", __func__);
  302. /* don't need to call pci_device_enable() */
  303. return r82600_probe1(pdev, ent->driver_data);
  304. }
  305. static void __devexit r82600_remove_one(struct pci_dev *pdev)
  306. {
  307. struct mem_ctl_info *mci;
  308. debugf0("%s()\n", __func__);
  309. if (r82600_pci)
  310. edac_pci_release_generic_ctl(r82600_pci);
  311. if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
  312. return;
  313. edac_mc_free(mci);
  314. }
  315. static const struct pci_device_id r82600_pci_tbl[] __devinitdata = {
  316. {
  317. PCI_DEVICE(PCI_VENDOR_ID_RADISYS, R82600_BRIDGE_ID)
  318. },
  319. {
  320. 0,
  321. } /* 0 terminated list. */
  322. };
  323. MODULE_DEVICE_TABLE(pci, r82600_pci_tbl);
  324. static struct pci_driver r82600_driver = {
  325. .name = EDAC_MOD_STR,
  326. .probe = r82600_init_one,
  327. .remove = __devexit_p(r82600_remove_one),
  328. .id_table = r82600_pci_tbl,
  329. };
  330. static int __init r82600_init(void)
  331. {
  332. /* Ensure that the OPSTATE is set correctly for POLL or NMI */
  333. opstate_init();
  334. return pci_register_driver(&r82600_driver);
  335. }
  336. static void __exit r82600_exit(void)
  337. {
  338. pci_unregister_driver(&r82600_driver);
  339. }
  340. module_init(r82600_init);
  341. module_exit(r82600_exit);
  342. MODULE_LICENSE("GPL");
  343. MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD Ltd. "
  344. "on behalf of EADS Astrium");
  345. MODULE_DESCRIPTION("MC support for Radisys 82600 memory controllers");
  346. module_param(disable_hardware_scrub, bool, 0644);
  347. MODULE_PARM_DESC(disable_hardware_scrub,
  348. "If set, disable the chipset's automatic scrub for CEs");
  349. module_param(edac_op_state, int, 0444);
  350. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");