edac_core.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Defines, structures, APIs for edac_core module
  3. *
  4. * (C) 2007 Linux Networx (http://lnxi.com)
  5. * This file may be distributed under the terms of the
  6. * GNU General Public License.
  7. *
  8. * Written by Thayne Harbaugh
  9. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  10. * http://www.anime.net/~goemon/linux-ecc/
  11. *
  12. * NMI handling support added by
  13. * Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>
  14. *
  15. * Refactored for multi-source files:
  16. * Doug Thompson <norsk5@xmission.com>
  17. *
  18. */
  19. #ifndef _EDAC_CORE_H_
  20. #define _EDAC_CORE_H_
  21. #include <linux/kernel.h>
  22. #include <linux/types.h>
  23. #include <linux/module.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/smp.h>
  26. #include <linux/pci.h>
  27. #include <linux/time.h>
  28. #include <linux/nmi.h>
  29. #include <linux/rcupdate.h>
  30. #include <linux/completion.h>
  31. #include <linux/kobject.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/sysdev.h>
  34. #include <linux/workqueue.h>
  35. #define EDAC_MC_LABEL_LEN 31
  36. #define EDAC_DEVICE_NAME_LEN 31
  37. #define EDAC_ATTRIB_VALUE_LEN 15
  38. #define MC_PROC_NAME_MAX_LEN 7
  39. #if PAGE_SHIFT < 20
  40. #define PAGES_TO_MiB( pages ) ( ( pages ) >> ( 20 - PAGE_SHIFT ) )
  41. #else /* PAGE_SHIFT > 20 */
  42. #define PAGES_TO_MiB( pages ) ( ( pages ) << ( PAGE_SHIFT - 20 ) )
  43. #endif
  44. #define edac_printk(level, prefix, fmt, arg...) \
  45. printk(level "EDAC " prefix ": " fmt, ##arg)
  46. #define edac_mc_printk(mci, level, fmt, arg...) \
  47. printk(level "EDAC MC%d: " fmt, mci->mc_idx, ##arg)
  48. #define edac_mc_chipset_printk(mci, level, prefix, fmt, arg...) \
  49. printk(level "EDAC " prefix " MC%d: " fmt, mci->mc_idx, ##arg)
  50. /* edac_device printk */
  51. #define edac_device_printk(ctl, level, fmt, arg...) \
  52. printk(level "EDAC DEVICE%d: " fmt, ctl->dev_idx, ##arg)
  53. /* edac_pci printk */
  54. #define edac_pci_printk(ctl, level, fmt, arg...) \
  55. printk(level "EDAC PCI%d: " fmt, ctl->pci_idx, ##arg)
  56. /* prefixes for edac_printk() and edac_mc_printk() */
  57. #define EDAC_MC "MC"
  58. #define EDAC_PCI "PCI"
  59. #define EDAC_DEBUG "DEBUG"
  60. #ifdef CONFIG_EDAC_DEBUG
  61. extern int edac_debug_level;
  62. #define edac_debug_printk(level, fmt, arg...) \
  63. do { \
  64. if (level <= edac_debug_level) \
  65. edac_printk(KERN_DEBUG, EDAC_DEBUG, fmt, ##arg); \
  66. } while(0)
  67. #define debugf0( ... ) edac_debug_printk(0, __VA_ARGS__ )
  68. #define debugf1( ... ) edac_debug_printk(1, __VA_ARGS__ )
  69. #define debugf2( ... ) edac_debug_printk(2, __VA_ARGS__ )
  70. #define debugf3( ... ) edac_debug_printk(3, __VA_ARGS__ )
  71. #define debugf4( ... ) edac_debug_printk(4, __VA_ARGS__ )
  72. #else /* !CONFIG_EDAC_DEBUG */
  73. #define debugf0( ... )
  74. #define debugf1( ... )
  75. #define debugf2( ... )
  76. #define debugf3( ... )
  77. #define debugf4( ... )
  78. #endif /* !CONFIG_EDAC_DEBUG */
  79. #define PCI_VEND_DEV(vend, dev) PCI_VENDOR_ID_ ## vend, \
  80. PCI_DEVICE_ID_ ## vend ## _ ## dev
  81. #define edac_dev_name(dev) (dev)->dev_name
  82. /* memory devices */
  83. enum dev_type {
  84. DEV_UNKNOWN = 0,
  85. DEV_X1,
  86. DEV_X2,
  87. DEV_X4,
  88. DEV_X8,
  89. DEV_X16,
  90. DEV_X32, /* Do these parts exist? */
  91. DEV_X64 /* Do these parts exist? */
  92. };
  93. #define DEV_FLAG_UNKNOWN BIT(DEV_UNKNOWN)
  94. #define DEV_FLAG_X1 BIT(DEV_X1)
  95. #define DEV_FLAG_X2 BIT(DEV_X2)
  96. #define DEV_FLAG_X4 BIT(DEV_X4)
  97. #define DEV_FLAG_X8 BIT(DEV_X8)
  98. #define DEV_FLAG_X16 BIT(DEV_X16)
  99. #define DEV_FLAG_X32 BIT(DEV_X32)
  100. #define DEV_FLAG_X64 BIT(DEV_X64)
  101. /* memory types */
  102. enum mem_type {
  103. MEM_EMPTY = 0, /* Empty csrow */
  104. MEM_RESERVED, /* Reserved csrow type */
  105. MEM_UNKNOWN, /* Unknown csrow type */
  106. MEM_FPM, /* Fast page mode */
  107. MEM_EDO, /* Extended data out */
  108. MEM_BEDO, /* Burst Extended data out */
  109. MEM_SDR, /* Single data rate SDRAM */
  110. MEM_RDR, /* Registered single data rate SDRAM */
  111. MEM_DDR, /* Double data rate SDRAM */
  112. MEM_RDDR, /* Registered Double data rate SDRAM */
  113. MEM_RMBS, /* Rambus DRAM */
  114. MEM_DDR2, /* DDR2 RAM */
  115. MEM_FB_DDR2, /* fully buffered DDR2 */
  116. MEM_RDDR2, /* Registered DDR2 RAM */
  117. MEM_XDR, /* Rambus XDR */
  118. };
  119. #define MEM_FLAG_EMPTY BIT(MEM_EMPTY)
  120. #define MEM_FLAG_RESERVED BIT(MEM_RESERVED)
  121. #define MEM_FLAG_UNKNOWN BIT(MEM_UNKNOWN)
  122. #define MEM_FLAG_FPM BIT(MEM_FPM)
  123. #define MEM_FLAG_EDO BIT(MEM_EDO)
  124. #define MEM_FLAG_BEDO BIT(MEM_BEDO)
  125. #define MEM_FLAG_SDR BIT(MEM_SDR)
  126. #define MEM_FLAG_RDR BIT(MEM_RDR)
  127. #define MEM_FLAG_DDR BIT(MEM_DDR)
  128. #define MEM_FLAG_RDDR BIT(MEM_RDDR)
  129. #define MEM_FLAG_RMBS BIT(MEM_RMBS)
  130. #define MEM_FLAG_DDR2 BIT(MEM_DDR2)
  131. #define MEM_FLAG_FB_DDR2 BIT(MEM_FB_DDR2)
  132. #define MEM_FLAG_RDDR2 BIT(MEM_RDDR2)
  133. #define MEM_FLAG_XDR BIT(MEM_XDR)
  134. /* chipset Error Detection and Correction capabilities and mode */
  135. enum edac_type {
  136. EDAC_UNKNOWN = 0, /* Unknown if ECC is available */
  137. EDAC_NONE, /* Doesnt support ECC */
  138. EDAC_RESERVED, /* Reserved ECC type */
  139. EDAC_PARITY, /* Detects parity errors */
  140. EDAC_EC, /* Error Checking - no correction */
  141. EDAC_SECDED, /* Single bit error correction, Double detection */
  142. EDAC_S2ECD2ED, /* Chipkill x2 devices - do these exist? */
  143. EDAC_S4ECD4ED, /* Chipkill x4 devices */
  144. EDAC_S8ECD8ED, /* Chipkill x8 devices */
  145. EDAC_S16ECD16ED, /* Chipkill x16 devices */
  146. };
  147. #define EDAC_FLAG_UNKNOWN BIT(EDAC_UNKNOWN)
  148. #define EDAC_FLAG_NONE BIT(EDAC_NONE)
  149. #define EDAC_FLAG_PARITY BIT(EDAC_PARITY)
  150. #define EDAC_FLAG_EC BIT(EDAC_EC)
  151. #define EDAC_FLAG_SECDED BIT(EDAC_SECDED)
  152. #define EDAC_FLAG_S2ECD2ED BIT(EDAC_S2ECD2ED)
  153. #define EDAC_FLAG_S4ECD4ED BIT(EDAC_S4ECD4ED)
  154. #define EDAC_FLAG_S8ECD8ED BIT(EDAC_S8ECD8ED)
  155. #define EDAC_FLAG_S16ECD16ED BIT(EDAC_S16ECD16ED)
  156. /* scrubbing capabilities */
  157. enum scrub_type {
  158. SCRUB_UNKNOWN = 0, /* Unknown if scrubber is available */
  159. SCRUB_NONE, /* No scrubber */
  160. SCRUB_SW_PROG, /* SW progressive (sequential) scrubbing */
  161. SCRUB_SW_SRC, /* Software scrub only errors */
  162. SCRUB_SW_PROG_SRC, /* Progressive software scrub from an error */
  163. SCRUB_SW_TUNABLE, /* Software scrub frequency is tunable */
  164. SCRUB_HW_PROG, /* HW progressive (sequential) scrubbing */
  165. SCRUB_HW_SRC, /* Hardware scrub only errors */
  166. SCRUB_HW_PROG_SRC, /* Progressive hardware scrub from an error */
  167. SCRUB_HW_TUNABLE /* Hardware scrub frequency is tunable */
  168. };
  169. #define SCRUB_FLAG_SW_PROG BIT(SCRUB_SW_PROG)
  170. #define SCRUB_FLAG_SW_SRC BIT(SCRUB_SW_SRC)
  171. #define SCRUB_FLAG_SW_PROG_SRC BIT(SCRUB_SW_PROG_SRC)
  172. #define SCRUB_FLAG_SW_TUN BIT(SCRUB_SW_SCRUB_TUNABLE)
  173. #define SCRUB_FLAG_HW_PROG BIT(SCRUB_HW_PROG)
  174. #define SCRUB_FLAG_HW_SRC BIT(SCRUB_HW_SRC)
  175. #define SCRUB_FLAG_HW_PROG_SRC BIT(SCRUB_HW_PROG_SRC)
  176. #define SCRUB_FLAG_HW_TUN BIT(SCRUB_HW_TUNABLE)
  177. /* FIXME - should have notify capabilities: NMI, LOG, PROC, etc */
  178. /* EDAC internal operation states */
  179. #define OP_ALLOC 0x100
  180. #define OP_RUNNING_POLL 0x201
  181. #define OP_RUNNING_INTERRUPT 0x202
  182. #define OP_RUNNING_POLL_INTR 0x203
  183. #define OP_OFFLINE 0x300
  184. /*
  185. * There are several things to be aware of that aren't at all obvious:
  186. *
  187. *
  188. * SOCKETS, SOCKET SETS, BANKS, ROWS, CHIP-SELECT ROWS, CHANNELS, etc..
  189. *
  190. * These are some of the many terms that are thrown about that don't always
  191. * mean what people think they mean (Inconceivable!). In the interest of
  192. * creating a common ground for discussion, terms and their definitions
  193. * will be established.
  194. *
  195. * Memory devices: The individual chip on a memory stick. These devices
  196. * commonly output 4 and 8 bits each. Grouping several
  197. * of these in parallel provides 64 bits which is common
  198. * for a memory stick.
  199. *
  200. * Memory Stick: A printed circuit board that agregates multiple
  201. * memory devices in parallel. This is the atomic
  202. * memory component that is purchaseable by Joe consumer
  203. * and loaded into a memory socket.
  204. *
  205. * Socket: A physical connector on the motherboard that accepts
  206. * a single memory stick.
  207. *
  208. * Channel: Set of memory devices on a memory stick that must be
  209. * grouped in parallel with one or more additional
  210. * channels from other memory sticks. This parallel
  211. * grouping of the output from multiple channels are
  212. * necessary for the smallest granularity of memory access.
  213. * Some memory controllers are capable of single channel -
  214. * which means that memory sticks can be loaded
  215. * individually. Other memory controllers are only
  216. * capable of dual channel - which means that memory
  217. * sticks must be loaded as pairs (see "socket set").
  218. *
  219. * Chip-select row: All of the memory devices that are selected together.
  220. * for a single, minimum grain of memory access.
  221. * This selects all of the parallel memory devices across
  222. * all of the parallel channels. Common chip-select rows
  223. * for single channel are 64 bits, for dual channel 128
  224. * bits.
  225. *
  226. * Single-Ranked stick: A Single-ranked stick has 1 chip-select row of memmory.
  227. * Motherboards commonly drive two chip-select pins to
  228. * a memory stick. A single-ranked stick, will occupy
  229. * only one of those rows. The other will be unused.
  230. *
  231. * Double-Ranked stick: A double-ranked stick has two chip-select rows which
  232. * access different sets of memory devices. The two
  233. * rows cannot be accessed concurrently.
  234. *
  235. * Double-sided stick: DEPRECATED TERM, see Double-Ranked stick.
  236. * A double-sided stick has two chip-select rows which
  237. * access different sets of memory devices. The two
  238. * rows cannot be accessed concurrently. "Double-sided"
  239. * is irrespective of the memory devices being mounted
  240. * on both sides of the memory stick.
  241. *
  242. * Socket set: All of the memory sticks that are required for for
  243. * a single memory access or all of the memory sticks
  244. * spanned by a chip-select row. A single socket set
  245. * has two chip-select rows and if double-sided sticks
  246. * are used these will occupy those chip-select rows.
  247. *
  248. * Bank: This term is avoided because it is unclear when
  249. * needing to distinguish between chip-select rows and
  250. * socket sets.
  251. *
  252. * Controller pages:
  253. *
  254. * Physical pages:
  255. *
  256. * Virtual pages:
  257. *
  258. *
  259. * STRUCTURE ORGANIZATION AND CHOICES
  260. *
  261. *
  262. *
  263. * PS - I enjoyed writing all that about as much as you enjoyed reading it.
  264. */
  265. struct channel_info {
  266. int chan_idx; /* channel index */
  267. u32 ce_count; /* Correctable Errors for this CHANNEL */
  268. char label[EDAC_MC_LABEL_LEN + 1]; /* DIMM label on motherboard */
  269. struct csrow_info *csrow; /* the parent */
  270. };
  271. struct csrow_info {
  272. unsigned long first_page; /* first page number in dimm */
  273. unsigned long last_page; /* last page number in dimm */
  274. unsigned long page_mask; /* used for interleaving -
  275. * 0UL for non intlv
  276. */
  277. u32 nr_pages; /* number of pages in csrow */
  278. u32 grain; /* granularity of reported error in bytes */
  279. int csrow_idx; /* the chip-select row */
  280. enum dev_type dtype; /* memory device type */
  281. u32 ue_count; /* Uncorrectable Errors for this csrow */
  282. u32 ce_count; /* Correctable Errors for this csrow */
  283. enum mem_type mtype; /* memory csrow type */
  284. enum edac_type edac_mode; /* EDAC mode for this csrow */
  285. struct mem_ctl_info *mci; /* the parent */
  286. struct kobject kobj; /* sysfs kobject for this csrow */
  287. /* channel information for this csrow */
  288. u32 nr_channels;
  289. struct channel_info *channels;
  290. };
  291. /* mcidev_sysfs_attribute structure
  292. * used for driver sysfs attributes and in mem_ctl_info
  293. * sysfs top level entries
  294. */
  295. struct mcidev_sysfs_attribute {
  296. struct attribute attr;
  297. ssize_t (*show)(struct mem_ctl_info *,char *);
  298. ssize_t (*store)(struct mem_ctl_info *, const char *,size_t);
  299. };
  300. /* MEMORY controller information structure
  301. */
  302. struct mem_ctl_info {
  303. struct list_head link; /* for global list of mem_ctl_info structs */
  304. struct module *owner; /* Module owner of this control struct */
  305. unsigned long mtype_cap; /* memory types supported by mc */
  306. unsigned long edac_ctl_cap; /* Mem controller EDAC capabilities */
  307. unsigned long edac_cap; /* configuration capabilities - this is
  308. * closely related to edac_ctl_cap. The
  309. * difference is that the controller may be
  310. * capable of s4ecd4ed which would be listed
  311. * in edac_ctl_cap, but if channels aren't
  312. * capable of s4ecd4ed then the edac_cap would
  313. * not have that capability.
  314. */
  315. unsigned long scrub_cap; /* chipset scrub capabilities */
  316. enum scrub_type scrub_mode; /* current scrub mode */
  317. /* Translates sdram memory scrub rate given in bytes/sec to the
  318. internal representation and configures whatever else needs
  319. to be configured.
  320. */
  321. int (*set_sdram_scrub_rate) (struct mem_ctl_info * mci, u32 * bw);
  322. /* Get the current sdram memory scrub rate from the internal
  323. representation and converts it to the closest matching
  324. bandwith in bytes/sec.
  325. */
  326. int (*get_sdram_scrub_rate) (struct mem_ctl_info * mci, u32 * bw);
  327. /* pointer to edac checking routine */
  328. void (*edac_check) (struct mem_ctl_info * mci);
  329. /*
  330. * Remaps memory pages: controller pages to physical pages.
  331. * For most MC's, this will be NULL.
  332. */
  333. /* FIXME - why not send the phys page to begin with? */
  334. unsigned long (*ctl_page_to_phys) (struct mem_ctl_info * mci,
  335. unsigned long page);
  336. int mc_idx;
  337. int nr_csrows;
  338. struct csrow_info *csrows;
  339. /*
  340. * FIXME - what about controllers on other busses? - IDs must be
  341. * unique. dev pointer should be sufficiently unique, but
  342. * BUS:SLOT.FUNC numbers may not be unique.
  343. */
  344. struct device *dev;
  345. const char *mod_name;
  346. const char *mod_ver;
  347. const char *ctl_name;
  348. const char *dev_name;
  349. char proc_name[MC_PROC_NAME_MAX_LEN + 1];
  350. void *pvt_info;
  351. u32 ue_noinfo_count; /* Uncorrectable Errors w/o info */
  352. u32 ce_noinfo_count; /* Correctable Errors w/o info */
  353. u32 ue_count; /* Total Uncorrectable Errors for this MC */
  354. u32 ce_count; /* Total Correctable Errors for this MC */
  355. unsigned long start_time; /* mci load start time (in jiffies) */
  356. /* this stuff is for safe removal of mc devices from global list while
  357. * NMI handlers may be traversing list
  358. */
  359. struct rcu_head rcu;
  360. struct completion complete;
  361. /* edac sysfs device control */
  362. struct kobject edac_mci_kobj;
  363. /* Additional top controller level attributes, but specified
  364. * by the low level driver.
  365. *
  366. * Set by the low level driver to provide attributes at the
  367. * controller level, same level as 'ue_count' and 'ce_count' above.
  368. * An array of structures, NULL terminated
  369. *
  370. * If attributes are desired, then set to array of attributes
  371. * If no attributes are desired, leave NULL
  372. */
  373. struct mcidev_sysfs_attribute *mc_driver_sysfs_attributes;
  374. /* work struct for this MC */
  375. struct delayed_work work;
  376. /* the internal state of this controller instance */
  377. int op_state;
  378. };
  379. /*
  380. * The following are the structures to provide for a generic
  381. * or abstract 'edac_device'. This set of structures and the
  382. * code that implements the APIs for the same, provide for
  383. * registering EDAC type devices which are NOT standard memory.
  384. *
  385. * CPU caches (L1 and L2)
  386. * DMA engines
  387. * Core CPU swithces
  388. * Fabric switch units
  389. * PCIe interface controllers
  390. * other EDAC/ECC type devices that can be monitored for
  391. * errors, etc.
  392. *
  393. * It allows for a 2 level set of hiearchry. For example:
  394. *
  395. * cache could be composed of L1, L2 and L3 levels of cache.
  396. * Each CPU core would have its own L1 cache, while sharing
  397. * L2 and maybe L3 caches.
  398. *
  399. * View them arranged, via the sysfs presentation:
  400. * /sys/devices/system/edac/..
  401. *
  402. * mc/ <existing memory device directory>
  403. * cpu/cpu0/.. <L1 and L2 block directory>
  404. * /L1-cache/ce_count
  405. * /ue_count
  406. * /L2-cache/ce_count
  407. * /ue_count
  408. * cpu/cpu1/.. <L1 and L2 block directory>
  409. * /L1-cache/ce_count
  410. * /ue_count
  411. * /L2-cache/ce_count
  412. * /ue_count
  413. * ...
  414. *
  415. * the L1 and L2 directories would be "edac_device_block's"
  416. */
  417. struct edac_device_counter {
  418. u32 ue_count;
  419. u32 ce_count;
  420. };
  421. /* forward reference */
  422. struct edac_device_ctl_info;
  423. struct edac_device_block;
  424. /* edac_dev_sysfs_attribute structure
  425. * used for driver sysfs attributes in mem_ctl_info
  426. * for extra controls and attributes:
  427. * like high level error Injection controls
  428. */
  429. struct edac_dev_sysfs_attribute {
  430. struct attribute attr;
  431. ssize_t (*show)(struct edac_device_ctl_info *, char *);
  432. ssize_t (*store)(struct edac_device_ctl_info *, const char *, size_t);
  433. };
  434. /* edac_dev_sysfs_block_attribute structure
  435. *
  436. * used in leaf 'block' nodes for adding controls/attributes
  437. *
  438. * each block in each instance of the containing control structure
  439. * can have an array of the following. The show and store functions
  440. * will be filled in with the show/store function in the
  441. * low level driver.
  442. *
  443. * The 'value' field will be the actual value field used for
  444. * counting
  445. */
  446. struct edac_dev_sysfs_block_attribute {
  447. struct attribute attr;
  448. ssize_t (*show)(struct kobject *, struct attribute *, char *);
  449. ssize_t (*store)(struct kobject *, struct attribute *,
  450. const char *, size_t);
  451. struct edac_device_block *block;
  452. unsigned int value;
  453. };
  454. /* device block control structure */
  455. struct edac_device_block {
  456. struct edac_device_instance *instance; /* Up Pointer */
  457. char name[EDAC_DEVICE_NAME_LEN + 1];
  458. struct edac_device_counter counters; /* basic UE and CE counters */
  459. int nr_attribs; /* how many attributes */
  460. /* this block's attributes, could be NULL */
  461. struct edac_dev_sysfs_block_attribute *block_attributes;
  462. /* edac sysfs device control */
  463. struct kobject kobj;
  464. };
  465. /* device instance control structure */
  466. struct edac_device_instance {
  467. struct edac_device_ctl_info *ctl; /* Up pointer */
  468. char name[EDAC_DEVICE_NAME_LEN + 4];
  469. struct edac_device_counter counters; /* instance counters */
  470. u32 nr_blocks; /* how many blocks */
  471. struct edac_device_block *blocks; /* block array */
  472. /* edac sysfs device control */
  473. struct kobject kobj;
  474. };
  475. /*
  476. * Abstract edac_device control info structure
  477. *
  478. */
  479. struct edac_device_ctl_info {
  480. /* for global list of edac_device_ctl_info structs */
  481. struct list_head link;
  482. struct module *owner; /* Module owner of this control struct */
  483. int dev_idx;
  484. /* Per instance controls for this edac_device */
  485. int log_ue; /* boolean for logging UEs */
  486. int log_ce; /* boolean for logging CEs */
  487. int panic_on_ue; /* boolean for panic'ing on an UE */
  488. unsigned poll_msec; /* number of milliseconds to poll interval */
  489. unsigned long delay; /* number of jiffies for poll_msec */
  490. /* Additional top controller level attributes, but specified
  491. * by the low level driver.
  492. *
  493. * Set by the low level driver to provide attributes at the
  494. * controller level, same level as 'ue_count' and 'ce_count' above.
  495. * An array of structures, NULL terminated
  496. *
  497. * If attributes are desired, then set to array of attributes
  498. * If no attributes are desired, leave NULL
  499. */
  500. struct edac_dev_sysfs_attribute *sysfs_attributes;
  501. /* pointer to main 'edac' class in sysfs */
  502. struct sysdev_class *edac_class;
  503. /* the internal state of this controller instance */
  504. int op_state;
  505. /* work struct for this instance */
  506. struct delayed_work work;
  507. /* pointer to edac polling checking routine:
  508. * If NOT NULL: points to polling check routine
  509. * If NULL: Then assumes INTERRUPT operation, where
  510. * MC driver will receive events
  511. */
  512. void (*edac_check) (struct edac_device_ctl_info * edac_dev);
  513. struct device *dev; /* pointer to device structure */
  514. const char *mod_name; /* module name */
  515. const char *ctl_name; /* edac controller name */
  516. const char *dev_name; /* pci/platform/etc... name */
  517. void *pvt_info; /* pointer to 'private driver' info */
  518. unsigned long start_time; /* edac_device load start time (jiffies) */
  519. /* these are for safe removal of mc devices from global list while
  520. * NMI handlers may be traversing list
  521. */
  522. struct rcu_head rcu;
  523. struct completion removal_complete;
  524. /* sysfs top name under 'edac' directory
  525. * and instance name:
  526. * cpu/cpu0/...
  527. * cpu/cpu1/...
  528. * cpu/cpu2/...
  529. * ...
  530. */
  531. char name[EDAC_DEVICE_NAME_LEN + 1];
  532. /* Number of instances supported on this control structure
  533. * and the array of those instances
  534. */
  535. u32 nr_instances;
  536. struct edac_device_instance *instances;
  537. /* Event counters for the this whole EDAC Device */
  538. struct edac_device_counter counters;
  539. /* edac sysfs device control for the 'name'
  540. * device this structure controls
  541. */
  542. struct kobject kobj;
  543. };
  544. /* To get from the instance's wq to the beginning of the ctl structure */
  545. #define to_edac_mem_ctl_work(w) \
  546. container_of(w, struct mem_ctl_info, work)
  547. #define to_edac_device_ctl_work(w) \
  548. container_of(w,struct edac_device_ctl_info,work)
  549. /*
  550. * The alloc() and free() functions for the 'edac_device' control info
  551. * structure. A MC driver will allocate one of these for each edac_device
  552. * it is going to control/register with the EDAC CORE.
  553. */
  554. extern struct edac_device_ctl_info *edac_device_alloc_ctl_info(
  555. unsigned sizeof_private,
  556. char *edac_device_name, unsigned nr_instances,
  557. char *edac_block_name, unsigned nr_blocks,
  558. unsigned offset_value,
  559. struct edac_dev_sysfs_block_attribute *block_attributes,
  560. unsigned nr_attribs,
  561. int device_index);
  562. /* The offset value can be:
  563. * -1 indicating no offset value
  564. * 0 for zero-based block numbers
  565. * 1 for 1-based block number
  566. * other for other-based block number
  567. */
  568. #define BLOCK_OFFSET_VALUE_OFF ((unsigned) -1)
  569. extern void edac_device_free_ctl_info(struct edac_device_ctl_info *ctl_info);
  570. #ifdef CONFIG_PCI
  571. struct edac_pci_counter {
  572. atomic_t pe_count;
  573. atomic_t npe_count;
  574. };
  575. /*
  576. * Abstract edac_pci control info structure
  577. *
  578. */
  579. struct edac_pci_ctl_info {
  580. /* for global list of edac_pci_ctl_info structs */
  581. struct list_head link;
  582. int pci_idx;
  583. struct sysdev_class *edac_class; /* pointer to class */
  584. /* the internal state of this controller instance */
  585. int op_state;
  586. /* work struct for this instance */
  587. struct delayed_work work;
  588. /* pointer to edac polling checking routine:
  589. * If NOT NULL: points to polling check routine
  590. * If NULL: Then assumes INTERRUPT operation, where
  591. * MC driver will receive events
  592. */
  593. void (*edac_check) (struct edac_pci_ctl_info * edac_dev);
  594. struct device *dev; /* pointer to device structure */
  595. const char *mod_name; /* module name */
  596. const char *ctl_name; /* edac controller name */
  597. const char *dev_name; /* pci/platform/etc... name */
  598. void *pvt_info; /* pointer to 'private driver' info */
  599. unsigned long start_time; /* edac_pci load start time (jiffies) */
  600. /* these are for safe removal of devices from global list while
  601. * NMI handlers may be traversing list
  602. */
  603. struct rcu_head rcu;
  604. struct completion complete;
  605. /* sysfs top name under 'edac' directory
  606. * and instance name:
  607. * cpu/cpu0/...
  608. * cpu/cpu1/...
  609. * cpu/cpu2/...
  610. * ...
  611. */
  612. char name[EDAC_DEVICE_NAME_LEN + 1];
  613. /* Event counters for the this whole EDAC Device */
  614. struct edac_pci_counter counters;
  615. /* edac sysfs device control for the 'name'
  616. * device this structure controls
  617. */
  618. struct kobject kobj;
  619. struct completion kobj_complete;
  620. };
  621. #define to_edac_pci_ctl_work(w) \
  622. container_of(w, struct edac_pci_ctl_info,work)
  623. /* write all or some bits in a byte-register*/
  624. static inline void pci_write_bits8(struct pci_dev *pdev, int offset, u8 value,
  625. u8 mask)
  626. {
  627. if (mask != 0xff) {
  628. u8 buf;
  629. pci_read_config_byte(pdev, offset, &buf);
  630. value &= mask;
  631. buf &= ~mask;
  632. value |= buf;
  633. }
  634. pci_write_config_byte(pdev, offset, value);
  635. }
  636. /* write all or some bits in a word-register*/
  637. static inline void pci_write_bits16(struct pci_dev *pdev, int offset,
  638. u16 value, u16 mask)
  639. {
  640. if (mask != 0xffff) {
  641. u16 buf;
  642. pci_read_config_word(pdev, offset, &buf);
  643. value &= mask;
  644. buf &= ~mask;
  645. value |= buf;
  646. }
  647. pci_write_config_word(pdev, offset, value);
  648. }
  649. /* write all or some bits in a dword-register*/
  650. static inline void pci_write_bits32(struct pci_dev *pdev, int offset,
  651. u32 value, u32 mask)
  652. {
  653. if (mask != 0xffff) {
  654. u32 buf;
  655. pci_read_config_dword(pdev, offset, &buf);
  656. value &= mask;
  657. buf &= ~mask;
  658. value |= buf;
  659. }
  660. pci_write_config_dword(pdev, offset, value);
  661. }
  662. #endif /* CONFIG_PCI */
  663. extern struct mem_ctl_info *edac_mc_alloc(unsigned sz_pvt, unsigned nr_csrows,
  664. unsigned nr_chans, int edac_index);
  665. extern int edac_mc_add_mc(struct mem_ctl_info *mci);
  666. extern void edac_mc_free(struct mem_ctl_info *mci);
  667. extern struct mem_ctl_info *edac_mc_find(int idx);
  668. extern struct mem_ctl_info *edac_mc_del_mc(struct device *dev);
  669. extern int edac_mc_find_csrow_by_page(struct mem_ctl_info *mci,
  670. unsigned long page);
  671. /*
  672. * The no info errors are used when error overflows are reported.
  673. * There are a limited number of error logging registers that can
  674. * be exausted. When all registers are exhausted and an additional
  675. * error occurs then an error overflow register records that an
  676. * error occured and the type of error, but doesn't have any
  677. * further information. The ce/ue versions make for cleaner
  678. * reporting logic and function interface - reduces conditional
  679. * statement clutter and extra function arguments.
  680. */
  681. extern void edac_mc_handle_ce(struct mem_ctl_info *mci,
  682. unsigned long page_frame_number,
  683. unsigned long offset_in_page,
  684. unsigned long syndrome, int row, int channel,
  685. const char *msg);
  686. extern void edac_mc_handle_ce_no_info(struct mem_ctl_info *mci,
  687. const char *msg);
  688. extern void edac_mc_handle_ue(struct mem_ctl_info *mci,
  689. unsigned long page_frame_number,
  690. unsigned long offset_in_page, int row,
  691. const char *msg);
  692. extern void edac_mc_handle_ue_no_info(struct mem_ctl_info *mci,
  693. const char *msg);
  694. extern void edac_mc_handle_fbd_ue(struct mem_ctl_info *mci, unsigned int csrow,
  695. unsigned int channel0, unsigned int channel1,
  696. char *msg);
  697. extern void edac_mc_handle_fbd_ce(struct mem_ctl_info *mci, unsigned int csrow,
  698. unsigned int channel, char *msg);
  699. /*
  700. * edac_device APIs
  701. */
  702. extern int edac_device_add_device(struct edac_device_ctl_info *edac_dev);
  703. extern struct edac_device_ctl_info *edac_device_del_device(struct device *dev);
  704. extern void edac_device_handle_ue(struct edac_device_ctl_info *edac_dev,
  705. int inst_nr, int block_nr, const char *msg);
  706. extern void edac_device_handle_ce(struct edac_device_ctl_info *edac_dev,
  707. int inst_nr, int block_nr, const char *msg);
  708. /*
  709. * edac_pci APIs
  710. */
  711. extern struct edac_pci_ctl_info *edac_pci_alloc_ctl_info(unsigned int sz_pvt,
  712. const char *edac_pci_name);
  713. extern void edac_pci_free_ctl_info(struct edac_pci_ctl_info *pci);
  714. extern void edac_pci_reset_delay_period(struct edac_pci_ctl_info *pci,
  715. unsigned long value);
  716. extern int edac_pci_add_device(struct edac_pci_ctl_info *pci, int edac_idx);
  717. extern struct edac_pci_ctl_info *edac_pci_del_device(struct device *dev);
  718. extern struct edac_pci_ctl_info *edac_pci_create_generic_ctl(
  719. struct device *dev,
  720. const char *mod_name);
  721. extern void edac_pci_release_generic_ctl(struct edac_pci_ctl_info *pci);
  722. extern int edac_pci_create_sysfs(struct edac_pci_ctl_info *pci);
  723. extern void edac_pci_remove_sysfs(struct edac_pci_ctl_info *pci);
  724. /*
  725. * edac misc APIs
  726. */
  727. extern char *edac_op_state_to_string(int op_state);
  728. #endif /* _EDAC_CORE_H_ */