acpi_pm.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * linux/drivers/clocksource/acpi_pm.c
  3. *
  4. * This file contains the ACPI PM based clocksource.
  5. *
  6. * This code was largely moved from the i386 timer_pm.c file
  7. * which was (C) Dominik Brodowski <linux@brodo.de> 2003
  8. * and contained the following comments:
  9. *
  10. * Driver to use the Power Management Timer (PMTMR) available in some
  11. * southbridges as primary timing source for the Linux kernel.
  12. *
  13. * Based on parts of linux/drivers/acpi/hardware/hwtimer.c, timer_pit.c,
  14. * timer_hpet.c, and on Arjan van de Ven's implementation for 2.4.
  15. *
  16. * This file is licensed under the GPL v2.
  17. */
  18. #include <linux/acpi_pmtmr.h>
  19. #include <linux/clocksource.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/delay.h>
  24. #include <asm/io.h>
  25. /*
  26. * The I/O port the PMTMR resides at.
  27. * The location is detected during setup_arch(),
  28. * in arch/i386/kernel/acpi/boot.c
  29. */
  30. u32 pmtmr_ioport __read_mostly;
  31. static inline u32 read_pmtmr(void)
  32. {
  33. /* mask the output to 24 bits */
  34. return inl(pmtmr_ioport) & ACPI_PM_MASK;
  35. }
  36. u32 acpi_pm_read_verified(void)
  37. {
  38. u32 v1 = 0, v2 = 0, v3 = 0;
  39. /*
  40. * It has been reported that because of various broken
  41. * chipsets (ICH4, PIIX4 and PIIX4E) where the ACPI PM clock
  42. * source is not latched, you must read it multiple
  43. * times to ensure a safe value is read:
  44. */
  45. do {
  46. v1 = read_pmtmr();
  47. v2 = read_pmtmr();
  48. v3 = read_pmtmr();
  49. } while (unlikely((v1 > v2 && v1 < v3) || (v2 > v3 && v2 < v1)
  50. || (v3 > v1 && v3 < v2)));
  51. return v2;
  52. }
  53. static cycle_t acpi_pm_read_slow(void)
  54. {
  55. return (cycle_t)acpi_pm_read_verified();
  56. }
  57. static cycle_t acpi_pm_read(void)
  58. {
  59. return (cycle_t)read_pmtmr();
  60. }
  61. static struct clocksource clocksource_acpi_pm = {
  62. .name = "acpi_pm",
  63. .rating = 200,
  64. .read = acpi_pm_read,
  65. .mask = (cycle_t)ACPI_PM_MASK,
  66. .mult = 0, /*to be calculated*/
  67. .shift = 22,
  68. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  69. };
  70. #ifdef CONFIG_PCI
  71. static int __devinitdata acpi_pm_good;
  72. static int __init acpi_pm_good_setup(char *__str)
  73. {
  74. acpi_pm_good = 1;
  75. return 1;
  76. }
  77. __setup("acpi_pm_good", acpi_pm_good_setup);
  78. static inline void acpi_pm_need_workaround(void)
  79. {
  80. clocksource_acpi_pm.read = acpi_pm_read_slow;
  81. clocksource_acpi_pm.rating = 120;
  82. }
  83. /*
  84. * PIIX4 Errata:
  85. *
  86. * The power management timer may return improper results when read.
  87. * Although the timer value settles properly after incrementing,
  88. * while incrementing there is a 3 ns window every 69.8 ns where the
  89. * timer value is indeterminate (a 4.2% chance that the data will be
  90. * incorrect when read). As a result, the ACPI free running count up
  91. * timer specification is violated due to erroneous reads.
  92. */
  93. static void __devinit acpi_pm_check_blacklist(struct pci_dev *dev)
  94. {
  95. if (acpi_pm_good)
  96. return;
  97. /* the bug has been fixed in PIIX4M */
  98. if (dev->revision < 3) {
  99. printk(KERN_WARNING "* Found PM-Timer Bug on the chipset."
  100. " Due to workarounds for a bug,\n"
  101. "* this clock source is slow. Consider trying"
  102. " other clock sources\n");
  103. acpi_pm_need_workaround();
  104. }
  105. }
  106. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
  107. acpi_pm_check_blacklist);
  108. static void __devinit acpi_pm_check_graylist(struct pci_dev *dev)
  109. {
  110. if (acpi_pm_good)
  111. return;
  112. printk(KERN_WARNING "* The chipset may have PM-Timer Bug. Due to"
  113. " workarounds for a bug,\n"
  114. "* this clock source is slow. If you are sure your timer"
  115. " does not have\n"
  116. "* this bug, please use \"acpi_pm_good\" to disable the"
  117. " workaround\n");
  118. acpi_pm_need_workaround();
  119. }
  120. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  121. acpi_pm_check_graylist);
  122. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_LE,
  123. acpi_pm_check_graylist);
  124. #endif
  125. #ifndef CONFIG_X86_64
  126. #include "mach_timer.h"
  127. #define PMTMR_EXPECTED_RATE \
  128. ((CALIBRATE_LATCH * (PMTMR_TICKS_PER_SEC >> 10)) / (CLOCK_TICK_RATE>>10))
  129. /*
  130. * Some boards have the PMTMR running way too fast. We check
  131. * the PMTMR rate against PIT channel 2 to catch these cases.
  132. */
  133. static int verify_pmtmr_rate(void)
  134. {
  135. cycle_t value1, value2;
  136. unsigned long count, delta;
  137. mach_prepare_counter();
  138. value1 = clocksource_acpi_pm.read();
  139. mach_countup(&count);
  140. value2 = clocksource_acpi_pm.read();
  141. delta = (value2 - value1) & ACPI_PM_MASK;
  142. /* Check that the PMTMR delta is within 5% of what we expect */
  143. if (delta < (PMTMR_EXPECTED_RATE * 19) / 20 ||
  144. delta > (PMTMR_EXPECTED_RATE * 21) / 20) {
  145. printk(KERN_INFO "PM-Timer running at invalid rate: %lu%% "
  146. "of normal - aborting.\n",
  147. 100UL * delta / PMTMR_EXPECTED_RATE);
  148. return -1;
  149. }
  150. return 0;
  151. }
  152. #else
  153. #define verify_pmtmr_rate() (0)
  154. #endif
  155. /* Number of monotonicity checks to perform during initialization */
  156. #define ACPI_PM_MONOTONICITY_CHECKS 10
  157. /* Number of reads we try to get two different values */
  158. #define ACPI_PM_READ_CHECKS 10000
  159. static int __init init_acpi_pm_clocksource(void)
  160. {
  161. cycle_t value1, value2;
  162. unsigned int i, j = 0;
  163. if (!pmtmr_ioport)
  164. return -ENODEV;
  165. clocksource_acpi_pm.mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC,
  166. clocksource_acpi_pm.shift);
  167. /* "verify" this timing source: */
  168. for (j = 0; j < ACPI_PM_MONOTONICITY_CHECKS; j++) {
  169. udelay(100 * j);
  170. value1 = clocksource_acpi_pm.read();
  171. for (i = 0; i < ACPI_PM_READ_CHECKS; i++) {
  172. value2 = clocksource_acpi_pm.read();
  173. if (value2 == value1)
  174. continue;
  175. if (value2 > value1)
  176. break;
  177. if ((value2 < value1) && ((value2) < 0xFFF))
  178. break;
  179. printk(KERN_INFO "PM-Timer had inconsistent results:"
  180. " 0x%#llx, 0x%#llx - aborting.\n",
  181. value1, value2);
  182. return -EINVAL;
  183. }
  184. if (i == ACPI_PM_READ_CHECKS) {
  185. printk(KERN_INFO "PM-Timer failed consistency check "
  186. " (0x%#llx) - aborting.\n", value1);
  187. return -ENODEV;
  188. }
  189. }
  190. if (verify_pmtmr_rate() != 0)
  191. return -ENODEV;
  192. return clocksource_register(&clocksource_acpi_pm);
  193. }
  194. /* We use fs_initcall because we want the PCI fixups to have run
  195. * but we still need to load before device_initcall
  196. */
  197. fs_initcall(init_acpi_pm_clocksource);
  198. /*
  199. * Allow an override of the IOPort. Stupid BIOSes do not tell us about
  200. * the PMTimer, but we might know where it is.
  201. */
  202. static int __init parse_pmtmr(char *arg)
  203. {
  204. unsigned long base;
  205. if (strict_strtoul(arg, 16, &base))
  206. return -EINVAL;
  207. printk(KERN_INFO "PMTMR IOPort override: 0x%04x -> 0x%04lx\n",
  208. (unsigned int)pmtmr_ioport, base);
  209. pmtmr_ioport = base;
  210. return 1;
  211. }
  212. __setup("pmtmr=", parse_pmtmr);