vr41xx_giu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * Driver for NEC VR4100 series General-purpose I/O Unit.
  3. *
  4. * Copyright (C) 2002 MontaVista Software Inc.
  5. * Author: Yoichi Yuasa <yyuasa@mvista.com or source@mvista.com>
  6. * Copyright (C) 2003-2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/errno.h>
  23. #include <linux/fs.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/smp_lock.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/types.h>
  33. #include <asm/io.h>
  34. #include <asm/vr41xx/giu.h>
  35. #include <asm/vr41xx/irq.h>
  36. #include <asm/vr41xx/vr41xx.h>
  37. MODULE_AUTHOR("Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>");
  38. MODULE_DESCRIPTION("NEC VR4100 series General-purpose I/O Unit driver");
  39. MODULE_LICENSE("GPL");
  40. static int major; /* default is dynamic major device number */
  41. module_param(major, int, 0);
  42. MODULE_PARM_DESC(major, "Major device number");
  43. #define GIUIOSELL 0x00
  44. #define GIUIOSELH 0x02
  45. #define GIUPIODL 0x04
  46. #define GIUPIODH 0x06
  47. #define GIUINTSTATL 0x08
  48. #define GIUINTSTATH 0x0a
  49. #define GIUINTENL 0x0c
  50. #define GIUINTENH 0x0e
  51. #define GIUINTTYPL 0x10
  52. #define GIUINTTYPH 0x12
  53. #define GIUINTALSELL 0x14
  54. #define GIUINTALSELH 0x16
  55. #define GIUINTHTSELL 0x18
  56. #define GIUINTHTSELH 0x1a
  57. #define GIUPODATL 0x1c
  58. #define GIUPODATEN 0x1c
  59. #define GIUPODATH 0x1e
  60. #define PIOEN0 0x0100
  61. #define PIOEN1 0x0200
  62. #define GIUPODAT 0x1e
  63. #define GIUFEDGEINHL 0x20
  64. #define GIUFEDGEINHH 0x22
  65. #define GIUREDGEINHL 0x24
  66. #define GIUREDGEINHH 0x26
  67. #define GIUUSEUPDN 0x1e0
  68. #define GIUTERMUPDN 0x1e2
  69. #define GPIO_HAS_PULLUPDOWN_IO 0x0001
  70. #define GPIO_HAS_OUTPUT_ENABLE 0x0002
  71. #define GPIO_HAS_INTERRUPT_EDGE_SELECT 0x0100
  72. static spinlock_t giu_lock;
  73. static unsigned long giu_flags;
  74. static unsigned int giu_nr_pins;
  75. static void __iomem *giu_base;
  76. #define giu_read(offset) readw(giu_base + (offset))
  77. #define giu_write(offset, value) writew((value), giu_base + (offset))
  78. #define GPIO_PIN_OF_IRQ(irq) ((irq) - GIU_IRQ_BASE)
  79. #define GIUINT_HIGH_OFFSET 16
  80. #define GIUINT_HIGH_MAX 32
  81. static inline uint16_t giu_set(uint16_t offset, uint16_t set)
  82. {
  83. uint16_t data;
  84. data = giu_read(offset);
  85. data |= set;
  86. giu_write(offset, data);
  87. return data;
  88. }
  89. static inline uint16_t giu_clear(uint16_t offset, uint16_t clear)
  90. {
  91. uint16_t data;
  92. data = giu_read(offset);
  93. data &= ~clear;
  94. giu_write(offset, data);
  95. return data;
  96. }
  97. static void ack_giuint_low(unsigned int irq)
  98. {
  99. giu_write(GIUINTSTATL, 1 << GPIO_PIN_OF_IRQ(irq));
  100. }
  101. static void mask_giuint_low(unsigned int irq)
  102. {
  103. giu_clear(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  104. }
  105. static void mask_ack_giuint_low(unsigned int irq)
  106. {
  107. unsigned int pin;
  108. pin = GPIO_PIN_OF_IRQ(irq);
  109. giu_clear(GIUINTENL, 1 << pin);
  110. giu_write(GIUINTSTATL, 1 << pin);
  111. }
  112. static void unmask_giuint_low(unsigned int irq)
  113. {
  114. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  115. }
  116. static struct irq_chip giuint_low_irq_chip = {
  117. .name = "GIUINTL",
  118. .ack = ack_giuint_low,
  119. .mask = mask_giuint_low,
  120. .mask_ack = mask_ack_giuint_low,
  121. .unmask = unmask_giuint_low,
  122. };
  123. static void ack_giuint_high(unsigned int irq)
  124. {
  125. giu_write(GIUINTSTATH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  126. }
  127. static void mask_giuint_high(unsigned int irq)
  128. {
  129. giu_clear(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  130. }
  131. static void mask_ack_giuint_high(unsigned int irq)
  132. {
  133. unsigned int pin;
  134. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  135. giu_clear(GIUINTENH, 1 << pin);
  136. giu_write(GIUINTSTATH, 1 << pin);
  137. }
  138. static void unmask_giuint_high(unsigned int irq)
  139. {
  140. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  141. }
  142. static struct irq_chip giuint_high_irq_chip = {
  143. .name = "GIUINTH",
  144. .ack = ack_giuint_high,
  145. .mask = mask_giuint_high,
  146. .mask_ack = mask_ack_giuint_high,
  147. .unmask = unmask_giuint_high,
  148. };
  149. static int giu_get_irq(unsigned int irq)
  150. {
  151. uint16_t pendl, pendh, maskl, maskh;
  152. int i;
  153. pendl = giu_read(GIUINTSTATL);
  154. pendh = giu_read(GIUINTSTATH);
  155. maskl = giu_read(GIUINTENL);
  156. maskh = giu_read(GIUINTENH);
  157. maskl &= pendl;
  158. maskh &= pendh;
  159. if (maskl) {
  160. for (i = 0; i < 16; i++) {
  161. if (maskl & (1 << i))
  162. return GIU_IRQ(i);
  163. }
  164. } else if (maskh) {
  165. for (i = 0; i < 16; i++) {
  166. if (maskh & (1 << i))
  167. return GIU_IRQ(i + GIUINT_HIGH_OFFSET);
  168. }
  169. }
  170. printk(KERN_ERR "spurious GIU interrupt: %04x(%04x),%04x(%04x)\n",
  171. maskl, pendl, maskh, pendh);
  172. atomic_inc(&irq_err_count);
  173. return -EINVAL;
  174. }
  175. void vr41xx_set_irq_trigger(unsigned int pin, irq_trigger_t trigger, irq_signal_t signal)
  176. {
  177. uint16_t mask;
  178. if (pin < GIUINT_HIGH_OFFSET) {
  179. mask = 1 << pin;
  180. if (trigger != IRQ_TRIGGER_LEVEL) {
  181. giu_set(GIUINTTYPL, mask);
  182. if (signal == IRQ_SIGNAL_HOLD)
  183. giu_set(GIUINTHTSELL, mask);
  184. else
  185. giu_clear(GIUINTHTSELL, mask);
  186. if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
  187. switch (trigger) {
  188. case IRQ_TRIGGER_EDGE_FALLING:
  189. giu_set(GIUFEDGEINHL, mask);
  190. giu_clear(GIUREDGEINHL, mask);
  191. break;
  192. case IRQ_TRIGGER_EDGE_RISING:
  193. giu_clear(GIUFEDGEINHL, mask);
  194. giu_set(GIUREDGEINHL, mask);
  195. break;
  196. default:
  197. giu_set(GIUFEDGEINHL, mask);
  198. giu_set(GIUREDGEINHL, mask);
  199. break;
  200. }
  201. }
  202. set_irq_chip_and_handler(GIU_IRQ(pin),
  203. &giuint_low_irq_chip,
  204. handle_edge_irq);
  205. } else {
  206. giu_clear(GIUINTTYPL, mask);
  207. giu_clear(GIUINTHTSELL, mask);
  208. set_irq_chip_and_handler(GIU_IRQ(pin),
  209. &giuint_low_irq_chip,
  210. handle_level_irq);
  211. }
  212. giu_write(GIUINTSTATL, mask);
  213. } else if (pin < GIUINT_HIGH_MAX) {
  214. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  215. if (trigger != IRQ_TRIGGER_LEVEL) {
  216. giu_set(GIUINTTYPH, mask);
  217. if (signal == IRQ_SIGNAL_HOLD)
  218. giu_set(GIUINTHTSELH, mask);
  219. else
  220. giu_clear(GIUINTHTSELH, mask);
  221. if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
  222. switch (trigger) {
  223. case IRQ_TRIGGER_EDGE_FALLING:
  224. giu_set(GIUFEDGEINHH, mask);
  225. giu_clear(GIUREDGEINHH, mask);
  226. break;
  227. case IRQ_TRIGGER_EDGE_RISING:
  228. giu_clear(GIUFEDGEINHH, mask);
  229. giu_set(GIUREDGEINHH, mask);
  230. break;
  231. default:
  232. giu_set(GIUFEDGEINHH, mask);
  233. giu_set(GIUREDGEINHH, mask);
  234. break;
  235. }
  236. }
  237. set_irq_chip_and_handler(GIU_IRQ(pin),
  238. &giuint_high_irq_chip,
  239. handle_edge_irq);
  240. } else {
  241. giu_clear(GIUINTTYPH, mask);
  242. giu_clear(GIUINTHTSELH, mask);
  243. set_irq_chip_and_handler(GIU_IRQ(pin),
  244. &giuint_high_irq_chip,
  245. handle_level_irq);
  246. }
  247. giu_write(GIUINTSTATH, mask);
  248. }
  249. }
  250. EXPORT_SYMBOL_GPL(vr41xx_set_irq_trigger);
  251. void vr41xx_set_irq_level(unsigned int pin, irq_level_t level)
  252. {
  253. uint16_t mask;
  254. if (pin < GIUINT_HIGH_OFFSET) {
  255. mask = 1 << pin;
  256. if (level == IRQ_LEVEL_HIGH)
  257. giu_set(GIUINTALSELL, mask);
  258. else
  259. giu_clear(GIUINTALSELL, mask);
  260. giu_write(GIUINTSTATL, mask);
  261. } else if (pin < GIUINT_HIGH_MAX) {
  262. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  263. if (level == IRQ_LEVEL_HIGH)
  264. giu_set(GIUINTALSELH, mask);
  265. else
  266. giu_clear(GIUINTALSELH, mask);
  267. giu_write(GIUINTSTATH, mask);
  268. }
  269. }
  270. EXPORT_SYMBOL_GPL(vr41xx_set_irq_level);
  271. gpio_data_t vr41xx_gpio_get_pin(unsigned int pin)
  272. {
  273. uint16_t reg, mask;
  274. if (pin >= giu_nr_pins)
  275. return GPIO_DATA_INVAL;
  276. if (pin < 16) {
  277. reg = giu_read(GIUPIODL);
  278. mask = (uint16_t)1 << pin;
  279. } else if (pin < 32) {
  280. reg = giu_read(GIUPIODH);
  281. mask = (uint16_t)1 << (pin - 16);
  282. } else if (pin < 48) {
  283. reg = giu_read(GIUPODATL);
  284. mask = (uint16_t)1 << (pin - 32);
  285. } else {
  286. reg = giu_read(GIUPODATH);
  287. mask = (uint16_t)1 << (pin - 48);
  288. }
  289. if (reg & mask)
  290. return GPIO_DATA_HIGH;
  291. return GPIO_DATA_LOW;
  292. }
  293. EXPORT_SYMBOL_GPL(vr41xx_gpio_get_pin);
  294. int vr41xx_gpio_set_pin(unsigned int pin, gpio_data_t data)
  295. {
  296. uint16_t offset, mask, reg;
  297. unsigned long flags;
  298. if (pin >= giu_nr_pins)
  299. return -EINVAL;
  300. if (pin < 16) {
  301. offset = GIUPIODL;
  302. mask = (uint16_t)1 << pin;
  303. } else if (pin < 32) {
  304. offset = GIUPIODH;
  305. mask = (uint16_t)1 << (pin - 16);
  306. } else if (pin < 48) {
  307. offset = GIUPODATL;
  308. mask = (uint16_t)1 << (pin - 32);
  309. } else {
  310. offset = GIUPODATH;
  311. mask = (uint16_t)1 << (pin - 48);
  312. }
  313. spin_lock_irqsave(&giu_lock, flags);
  314. reg = giu_read(offset);
  315. if (data == GPIO_DATA_HIGH)
  316. reg |= mask;
  317. else
  318. reg &= ~mask;
  319. giu_write(offset, reg);
  320. spin_unlock_irqrestore(&giu_lock, flags);
  321. return 0;
  322. }
  323. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_pin);
  324. int vr41xx_gpio_set_direction(unsigned int pin, gpio_direction_t dir)
  325. {
  326. uint16_t offset, mask, reg;
  327. unsigned long flags;
  328. if (pin >= giu_nr_pins)
  329. return -EINVAL;
  330. if (pin < 16) {
  331. offset = GIUIOSELL;
  332. mask = (uint16_t)1 << pin;
  333. } else if (pin < 32) {
  334. offset = GIUIOSELH;
  335. mask = (uint16_t)1 << (pin - 16);
  336. } else {
  337. if (giu_flags & GPIO_HAS_OUTPUT_ENABLE) {
  338. offset = GIUPODATEN;
  339. mask = (uint16_t)1 << (pin - 32);
  340. } else {
  341. switch (pin) {
  342. case 48:
  343. offset = GIUPODATH;
  344. mask = PIOEN0;
  345. break;
  346. case 49:
  347. offset = GIUPODATH;
  348. mask = PIOEN1;
  349. break;
  350. default:
  351. return -EINVAL;
  352. }
  353. }
  354. }
  355. spin_lock_irqsave(&giu_lock, flags);
  356. reg = giu_read(offset);
  357. if (dir == GPIO_OUTPUT)
  358. reg |= mask;
  359. else
  360. reg &= ~mask;
  361. giu_write(offset, reg);
  362. spin_unlock_irqrestore(&giu_lock, flags);
  363. return 0;
  364. }
  365. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_direction);
  366. int vr41xx_gpio_pullupdown(unsigned int pin, gpio_pull_t pull)
  367. {
  368. uint16_t reg, mask;
  369. unsigned long flags;
  370. if ((giu_flags & GPIO_HAS_PULLUPDOWN_IO) != GPIO_HAS_PULLUPDOWN_IO)
  371. return -EPERM;
  372. if (pin >= 15)
  373. return -EINVAL;
  374. mask = (uint16_t)1 << pin;
  375. spin_lock_irqsave(&giu_lock, flags);
  376. if (pull == GPIO_PULL_UP || pull == GPIO_PULL_DOWN) {
  377. reg = giu_read(GIUTERMUPDN);
  378. if (pull == GPIO_PULL_UP)
  379. reg |= mask;
  380. else
  381. reg &= ~mask;
  382. giu_write(GIUTERMUPDN, reg);
  383. reg = giu_read(GIUUSEUPDN);
  384. reg |= mask;
  385. giu_write(GIUUSEUPDN, reg);
  386. } else {
  387. reg = giu_read(GIUUSEUPDN);
  388. reg &= ~mask;
  389. giu_write(GIUUSEUPDN, reg);
  390. }
  391. spin_unlock_irqrestore(&giu_lock, flags);
  392. return 0;
  393. }
  394. EXPORT_SYMBOL_GPL(vr41xx_gpio_pullupdown);
  395. static ssize_t gpio_read(struct file *file, char __user *buf, size_t len,
  396. loff_t *ppos)
  397. {
  398. unsigned int pin;
  399. char value = '0';
  400. pin = iminor(file->f_path.dentry->d_inode);
  401. if (pin >= giu_nr_pins)
  402. return -EBADF;
  403. if (vr41xx_gpio_get_pin(pin) == GPIO_DATA_HIGH)
  404. value = '1';
  405. if (len <= 0)
  406. return -EFAULT;
  407. if (put_user(value, buf))
  408. return -EFAULT;
  409. return 1;
  410. }
  411. static ssize_t gpio_write(struct file *file, const char __user *data,
  412. size_t len, loff_t *ppos)
  413. {
  414. unsigned int pin;
  415. size_t i;
  416. char c;
  417. int retval = 0;
  418. pin = iminor(file->f_path.dentry->d_inode);
  419. if (pin >= giu_nr_pins)
  420. return -EBADF;
  421. for (i = 0; i < len; i++) {
  422. if (get_user(c, data + i))
  423. return -EFAULT;
  424. switch (c) {
  425. case '0':
  426. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_LOW);
  427. break;
  428. case '1':
  429. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_HIGH);
  430. break;
  431. case 'D':
  432. printk(KERN_INFO "GPIO%d: pull down\n", pin);
  433. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DOWN);
  434. break;
  435. case 'd':
  436. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  437. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  438. break;
  439. case 'I':
  440. printk(KERN_INFO "GPIO%d: input\n", pin);
  441. retval = vr41xx_gpio_set_direction(pin, GPIO_INPUT);
  442. break;
  443. case 'O':
  444. printk(KERN_INFO "GPIO%d: output\n", pin);
  445. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT);
  446. break;
  447. case 'o':
  448. printk(KERN_INFO "GPIO%d: output disable\n", pin);
  449. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT_DISABLE);
  450. break;
  451. case 'P':
  452. printk(KERN_INFO "GPIO%d: pull up\n", pin);
  453. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_UP);
  454. break;
  455. case 'p':
  456. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  457. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  458. break;
  459. default:
  460. break;
  461. }
  462. if (retval < 0)
  463. break;
  464. }
  465. return i;
  466. }
  467. static int gpio_open(struct inode *inode, struct file *file)
  468. {
  469. unsigned int pin;
  470. cycle_kernel_lock();
  471. pin = iminor(inode);
  472. if (pin >= giu_nr_pins)
  473. return -EBADF;
  474. return nonseekable_open(inode, file);
  475. }
  476. static int gpio_release(struct inode *inode, struct file *file)
  477. {
  478. unsigned int pin;
  479. pin = iminor(inode);
  480. if (pin >= giu_nr_pins)
  481. return -EBADF;
  482. return 0;
  483. }
  484. static const struct file_operations gpio_fops = {
  485. .owner = THIS_MODULE,
  486. .read = gpio_read,
  487. .write = gpio_write,
  488. .open = gpio_open,
  489. .release = gpio_release,
  490. };
  491. static int __devinit giu_probe(struct platform_device *dev)
  492. {
  493. struct resource *res;
  494. unsigned int trigger, i, pin;
  495. struct irq_chip *chip;
  496. int irq, retval;
  497. switch (dev->id) {
  498. case GPIO_50PINS_PULLUPDOWN:
  499. giu_flags = GPIO_HAS_PULLUPDOWN_IO;
  500. giu_nr_pins = 50;
  501. break;
  502. case GPIO_36PINS:
  503. giu_nr_pins = 36;
  504. break;
  505. case GPIO_48PINS_EDGE_SELECT:
  506. giu_flags = GPIO_HAS_INTERRUPT_EDGE_SELECT;
  507. giu_nr_pins = 48;
  508. break;
  509. default:
  510. printk(KERN_ERR "GIU: unknown ID %d\n", dev->id);
  511. return -ENODEV;
  512. }
  513. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  514. if (!res)
  515. return -EBUSY;
  516. giu_base = ioremap(res->start, res->end - res->start + 1);
  517. if (!giu_base)
  518. return -ENOMEM;
  519. retval = register_chrdev(major, "GIU", &gpio_fops);
  520. if (retval < 0) {
  521. iounmap(giu_base);
  522. giu_base = NULL;
  523. return retval;
  524. }
  525. if (major == 0) {
  526. major = retval;
  527. printk(KERN_INFO "GIU: major number %d\n", major);
  528. }
  529. spin_lock_init(&giu_lock);
  530. giu_write(GIUINTENL, 0);
  531. giu_write(GIUINTENH, 0);
  532. trigger = giu_read(GIUINTTYPH) << 16;
  533. trigger |= giu_read(GIUINTTYPL);
  534. for (i = GIU_IRQ_BASE; i <= GIU_IRQ_LAST; i++) {
  535. pin = GPIO_PIN_OF_IRQ(i);
  536. if (pin < GIUINT_HIGH_OFFSET)
  537. chip = &giuint_low_irq_chip;
  538. else
  539. chip = &giuint_high_irq_chip;
  540. if (trigger & (1 << pin))
  541. set_irq_chip_and_handler(i, chip, handle_edge_irq);
  542. else
  543. set_irq_chip_and_handler(i, chip, handle_level_irq);
  544. }
  545. irq = platform_get_irq(dev, 0);
  546. if (irq < 0 || irq >= NR_IRQS)
  547. return -EBUSY;
  548. return cascade_irq(irq, giu_get_irq);
  549. }
  550. static int __devexit giu_remove(struct platform_device *dev)
  551. {
  552. if (giu_base) {
  553. iounmap(giu_base);
  554. giu_base = NULL;
  555. }
  556. return 0;
  557. }
  558. static struct platform_driver giu_device_driver = {
  559. .probe = giu_probe,
  560. .remove = __devexit_p(giu_remove),
  561. .driver = {
  562. .name = "GIU",
  563. .owner = THIS_MODULE,
  564. },
  565. };
  566. static int __init vr41xx_giu_init(void)
  567. {
  568. return platform_driver_register(&giu_device_driver);
  569. }
  570. static void __exit vr41xx_giu_exit(void)
  571. {
  572. platform_driver_unregister(&giu_device_driver);
  573. }
  574. module_init(vr41xx_giu_init);
  575. module_exit(vr41xx_giu_exit);