synclinkmp.c 148 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633
  1. /*
  2. * $Id: synclinkmp.c,v 4.38 2005/07/15 13:29:44 paulkf Exp $
  3. *
  4. * Device driver for Microgate SyncLink Multiport
  5. * high speed multiprotocol serial adapter.
  6. *
  7. * written by Paul Fulghum for Microgate Corporation
  8. * paulkf@microgate.com
  9. *
  10. * Microgate and SyncLink are trademarks of Microgate Corporation
  11. *
  12. * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
  13. * This code is released under the GNU General Public License (GPL)
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  17. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  19. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  20. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  22. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  23. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  24. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  25. * OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #define VERSION(ver,rel,seq) (((ver)<<16) | ((rel)<<8) | (seq))
  28. #if defined(__i386__)
  29. # define BREAKPOINT() asm(" int $3");
  30. #else
  31. # define BREAKPOINT() { }
  32. #endif
  33. #define MAX_DEVICES 12
  34. #include <linux/module.h>
  35. #include <linux/errno.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/timer.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/tty.h>
  42. #include <linux/tty_flip.h>
  43. #include <linux/serial.h>
  44. #include <linux/major.h>
  45. #include <linux/string.h>
  46. #include <linux/fcntl.h>
  47. #include <linux/ptrace.h>
  48. #include <linux/ioport.h>
  49. #include <linux/mm.h>
  50. #include <linux/slab.h>
  51. #include <linux/netdevice.h>
  52. #include <linux/vmalloc.h>
  53. #include <linux/init.h>
  54. #include <linux/delay.h>
  55. #include <linux/ioctl.h>
  56. #include <asm/system.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #include <asm/dma.h>
  60. #include <linux/bitops.h>
  61. #include <asm/types.h>
  62. #include <linux/termios.h>
  63. #include <linux/workqueue.h>
  64. #include <linux/hdlc.h>
  65. #include <linux/synclink.h>
  66. #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINKMP_MODULE))
  67. #define SYNCLINK_GENERIC_HDLC 1
  68. #else
  69. #define SYNCLINK_GENERIC_HDLC 0
  70. #endif
  71. #define GET_USER(error,value,addr) error = get_user(value,addr)
  72. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  73. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  74. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  75. #include <asm/uaccess.h>
  76. static MGSL_PARAMS default_params = {
  77. MGSL_MODE_HDLC, /* unsigned long mode */
  78. 0, /* unsigned char loopback; */
  79. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  80. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  81. 0, /* unsigned long clock_speed; */
  82. 0xff, /* unsigned char addr_filter; */
  83. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  84. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  85. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  86. 9600, /* unsigned long data_rate; */
  87. 8, /* unsigned char data_bits; */
  88. 1, /* unsigned char stop_bits; */
  89. ASYNC_PARITY_NONE /* unsigned char parity; */
  90. };
  91. /* size in bytes of DMA data buffers */
  92. #define SCABUFSIZE 1024
  93. #define SCA_MEM_SIZE 0x40000
  94. #define SCA_BASE_SIZE 512
  95. #define SCA_REG_SIZE 16
  96. #define SCA_MAX_PORTS 4
  97. #define SCAMAXDESC 128
  98. #define BUFFERLISTSIZE 4096
  99. /* SCA-I style DMA buffer descriptor */
  100. typedef struct _SCADESC
  101. {
  102. u16 next; /* lower l6 bits of next descriptor addr */
  103. u16 buf_ptr; /* lower 16 bits of buffer addr */
  104. u8 buf_base; /* upper 8 bits of buffer addr */
  105. u8 pad1;
  106. u16 length; /* length of buffer */
  107. u8 status; /* status of buffer */
  108. u8 pad2;
  109. } SCADESC, *PSCADESC;
  110. typedef struct _SCADESC_EX
  111. {
  112. /* device driver bookkeeping section */
  113. char *virt_addr; /* virtual address of data buffer */
  114. u16 phys_entry; /* lower 16-bits of physical address of this descriptor */
  115. } SCADESC_EX, *PSCADESC_EX;
  116. /* The queue of BH actions to be performed */
  117. #define BH_RECEIVE 1
  118. #define BH_TRANSMIT 2
  119. #define BH_STATUS 4
  120. #define IO_PIN_SHUTDOWN_LIMIT 100
  121. struct _input_signal_events {
  122. int ri_up;
  123. int ri_down;
  124. int dsr_up;
  125. int dsr_down;
  126. int dcd_up;
  127. int dcd_down;
  128. int cts_up;
  129. int cts_down;
  130. };
  131. /*
  132. * Device instance data structure
  133. */
  134. typedef struct _synclinkmp_info {
  135. void *if_ptr; /* General purpose pointer (used by SPPP) */
  136. int magic;
  137. struct tty_port port;
  138. int line;
  139. unsigned short close_delay;
  140. unsigned short closing_wait; /* time to wait before closing */
  141. struct mgsl_icount icount;
  142. int timeout;
  143. int x_char; /* xon/xoff character */
  144. u16 read_status_mask1; /* break detection (SR1 indications) */
  145. u16 read_status_mask2; /* parity/framing/overun (SR2 indications) */
  146. unsigned char ignore_status_mask1; /* break detection (SR1 indications) */
  147. unsigned char ignore_status_mask2; /* parity/framing/overun (SR2 indications) */
  148. unsigned char *tx_buf;
  149. int tx_put;
  150. int tx_get;
  151. int tx_count;
  152. wait_queue_head_t status_event_wait_q;
  153. wait_queue_head_t event_wait_q;
  154. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  155. struct _synclinkmp_info *next_device; /* device list link */
  156. struct timer_list status_timer; /* input signal status check timer */
  157. spinlock_t lock; /* spinlock for synchronizing with ISR */
  158. struct work_struct task; /* task structure for scheduling bh */
  159. u32 max_frame_size; /* as set by device config */
  160. u32 pending_bh;
  161. bool bh_running; /* Protection from multiple */
  162. int isr_overflow;
  163. bool bh_requested;
  164. int dcd_chkcount; /* check counts to prevent */
  165. int cts_chkcount; /* too many IRQs if a signal */
  166. int dsr_chkcount; /* is floating */
  167. int ri_chkcount;
  168. char *buffer_list; /* virtual address of Rx & Tx buffer lists */
  169. unsigned long buffer_list_phys;
  170. unsigned int rx_buf_count; /* count of total allocated Rx buffers */
  171. SCADESC *rx_buf_list; /* list of receive buffer entries */
  172. SCADESC_EX rx_buf_list_ex[SCAMAXDESC]; /* list of receive buffer entries */
  173. unsigned int current_rx_buf;
  174. unsigned int tx_buf_count; /* count of total allocated Tx buffers */
  175. SCADESC *tx_buf_list; /* list of transmit buffer entries */
  176. SCADESC_EX tx_buf_list_ex[SCAMAXDESC]; /* list of transmit buffer entries */
  177. unsigned int last_tx_buf;
  178. unsigned char *tmp_rx_buf;
  179. unsigned int tmp_rx_buf_count;
  180. bool rx_enabled;
  181. bool rx_overflow;
  182. bool tx_enabled;
  183. bool tx_active;
  184. u32 idle_mode;
  185. unsigned char ie0_value;
  186. unsigned char ie1_value;
  187. unsigned char ie2_value;
  188. unsigned char ctrlreg_value;
  189. unsigned char old_signals;
  190. char device_name[25]; /* device instance name */
  191. int port_count;
  192. int adapter_num;
  193. int port_num;
  194. struct _synclinkmp_info *port_array[SCA_MAX_PORTS];
  195. unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
  196. unsigned int irq_level; /* interrupt level */
  197. unsigned long irq_flags;
  198. bool irq_requested; /* true if IRQ requested */
  199. MGSL_PARAMS params; /* communications parameters */
  200. unsigned char serial_signals; /* current serial signal states */
  201. bool irq_occurred; /* for diagnostics use */
  202. unsigned int init_error; /* Initialization startup error */
  203. u32 last_mem_alloc;
  204. unsigned char* memory_base; /* shared memory address (PCI only) */
  205. u32 phys_memory_base;
  206. int shared_mem_requested;
  207. unsigned char* sca_base; /* HD64570 SCA Memory address */
  208. u32 phys_sca_base;
  209. u32 sca_offset;
  210. bool sca_base_requested;
  211. unsigned char* lcr_base; /* local config registers (PCI only) */
  212. u32 phys_lcr_base;
  213. u32 lcr_offset;
  214. int lcr_mem_requested;
  215. unsigned char* statctrl_base; /* status/control register memory */
  216. u32 phys_statctrl_base;
  217. u32 statctrl_offset;
  218. bool sca_statctrl_requested;
  219. u32 misc_ctrl_value;
  220. char flag_buf[MAX_ASYNC_BUFFER_SIZE];
  221. char char_buf[MAX_ASYNC_BUFFER_SIZE];
  222. bool drop_rts_on_tx_done;
  223. struct _input_signal_events input_signal_events;
  224. /* SPPP/Cisco HDLC device parts */
  225. int netcount;
  226. spinlock_t netlock;
  227. #if SYNCLINK_GENERIC_HDLC
  228. struct net_device *netdev;
  229. #endif
  230. } SLMP_INFO;
  231. #define MGSL_MAGIC 0x5401
  232. /*
  233. * define serial signal status change macros
  234. */
  235. #define MISCSTATUS_DCD_LATCHED (SerialSignal_DCD<<8) /* indicates change in DCD */
  236. #define MISCSTATUS_RI_LATCHED (SerialSignal_RI<<8) /* indicates change in RI */
  237. #define MISCSTATUS_CTS_LATCHED (SerialSignal_CTS<<8) /* indicates change in CTS */
  238. #define MISCSTATUS_DSR_LATCHED (SerialSignal_DSR<<8) /* change in DSR */
  239. /* Common Register macros */
  240. #define LPR 0x00
  241. #define PABR0 0x02
  242. #define PABR1 0x03
  243. #define WCRL 0x04
  244. #define WCRM 0x05
  245. #define WCRH 0x06
  246. #define DPCR 0x08
  247. #define DMER 0x09
  248. #define ISR0 0x10
  249. #define ISR1 0x11
  250. #define ISR2 0x12
  251. #define IER0 0x14
  252. #define IER1 0x15
  253. #define IER2 0x16
  254. #define ITCR 0x18
  255. #define INTVR 0x1a
  256. #define IMVR 0x1c
  257. /* MSCI Register macros */
  258. #define TRB 0x20
  259. #define TRBL 0x20
  260. #define TRBH 0x21
  261. #define SR0 0x22
  262. #define SR1 0x23
  263. #define SR2 0x24
  264. #define SR3 0x25
  265. #define FST 0x26
  266. #define IE0 0x28
  267. #define IE1 0x29
  268. #define IE2 0x2a
  269. #define FIE 0x2b
  270. #define CMD 0x2c
  271. #define MD0 0x2e
  272. #define MD1 0x2f
  273. #define MD2 0x30
  274. #define CTL 0x31
  275. #define SA0 0x32
  276. #define SA1 0x33
  277. #define IDL 0x34
  278. #define TMC 0x35
  279. #define RXS 0x36
  280. #define TXS 0x37
  281. #define TRC0 0x38
  282. #define TRC1 0x39
  283. #define RRC 0x3a
  284. #define CST0 0x3c
  285. #define CST1 0x3d
  286. /* Timer Register Macros */
  287. #define TCNT 0x60
  288. #define TCNTL 0x60
  289. #define TCNTH 0x61
  290. #define TCONR 0x62
  291. #define TCONRL 0x62
  292. #define TCONRH 0x63
  293. #define TMCS 0x64
  294. #define TEPR 0x65
  295. /* DMA Controller Register macros */
  296. #define DARL 0x80
  297. #define DARH 0x81
  298. #define DARB 0x82
  299. #define BAR 0x80
  300. #define BARL 0x80
  301. #define BARH 0x81
  302. #define BARB 0x82
  303. #define SAR 0x84
  304. #define SARL 0x84
  305. #define SARH 0x85
  306. #define SARB 0x86
  307. #define CPB 0x86
  308. #define CDA 0x88
  309. #define CDAL 0x88
  310. #define CDAH 0x89
  311. #define EDA 0x8a
  312. #define EDAL 0x8a
  313. #define EDAH 0x8b
  314. #define BFL 0x8c
  315. #define BFLL 0x8c
  316. #define BFLH 0x8d
  317. #define BCR 0x8e
  318. #define BCRL 0x8e
  319. #define BCRH 0x8f
  320. #define DSR 0x90
  321. #define DMR 0x91
  322. #define FCT 0x93
  323. #define DIR 0x94
  324. #define DCMD 0x95
  325. /* combine with timer or DMA register address */
  326. #define TIMER0 0x00
  327. #define TIMER1 0x08
  328. #define TIMER2 0x10
  329. #define TIMER3 0x18
  330. #define RXDMA 0x00
  331. #define TXDMA 0x20
  332. /* SCA Command Codes */
  333. #define NOOP 0x00
  334. #define TXRESET 0x01
  335. #define TXENABLE 0x02
  336. #define TXDISABLE 0x03
  337. #define TXCRCINIT 0x04
  338. #define TXCRCEXCL 0x05
  339. #define TXEOM 0x06
  340. #define TXABORT 0x07
  341. #define MPON 0x08
  342. #define TXBUFCLR 0x09
  343. #define RXRESET 0x11
  344. #define RXENABLE 0x12
  345. #define RXDISABLE 0x13
  346. #define RXCRCINIT 0x14
  347. #define RXREJECT 0x15
  348. #define SEARCHMP 0x16
  349. #define RXCRCEXCL 0x17
  350. #define RXCRCCALC 0x18
  351. #define CHRESET 0x21
  352. #define HUNT 0x31
  353. /* DMA command codes */
  354. #define SWABORT 0x01
  355. #define FEICLEAR 0x02
  356. /* IE0 */
  357. #define TXINTE BIT7
  358. #define RXINTE BIT6
  359. #define TXRDYE BIT1
  360. #define RXRDYE BIT0
  361. /* IE1 & SR1 */
  362. #define UDRN BIT7
  363. #define IDLE BIT6
  364. #define SYNCD BIT4
  365. #define FLGD BIT4
  366. #define CCTS BIT3
  367. #define CDCD BIT2
  368. #define BRKD BIT1
  369. #define ABTD BIT1
  370. #define GAPD BIT1
  371. #define BRKE BIT0
  372. #define IDLD BIT0
  373. /* IE2 & SR2 */
  374. #define EOM BIT7
  375. #define PMP BIT6
  376. #define SHRT BIT6
  377. #define PE BIT5
  378. #define ABT BIT5
  379. #define FRME BIT4
  380. #define RBIT BIT4
  381. #define OVRN BIT3
  382. #define CRCE BIT2
  383. /*
  384. * Global linked list of SyncLink devices
  385. */
  386. static SLMP_INFO *synclinkmp_device_list = NULL;
  387. static int synclinkmp_adapter_count = -1;
  388. static int synclinkmp_device_count = 0;
  389. /*
  390. * Set this param to non-zero to load eax with the
  391. * .text section address and breakpoint on module load.
  392. * This is useful for use with gdb and add-symbol-file command.
  393. */
  394. static int break_on_load = 0;
  395. /*
  396. * Driver major number, defaults to zero to get auto
  397. * assigned major number. May be forced as module parameter.
  398. */
  399. static int ttymajor = 0;
  400. /*
  401. * Array of user specified options for ISA adapters.
  402. */
  403. static int debug_level = 0;
  404. static int maxframe[MAX_DEVICES] = {0,};
  405. module_param(break_on_load, bool, 0);
  406. module_param(ttymajor, int, 0);
  407. module_param(debug_level, int, 0);
  408. module_param_array(maxframe, int, NULL, 0);
  409. static char *driver_name = "SyncLink MultiPort driver";
  410. static char *driver_version = "$Revision: 4.38 $";
  411. static int synclinkmp_init_one(struct pci_dev *dev,const struct pci_device_id *ent);
  412. static void synclinkmp_remove_one(struct pci_dev *dev);
  413. static struct pci_device_id synclinkmp_pci_tbl[] = {
  414. { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_SCA, PCI_ANY_ID, PCI_ANY_ID, },
  415. { 0, }, /* terminate list */
  416. };
  417. MODULE_DEVICE_TABLE(pci, synclinkmp_pci_tbl);
  418. MODULE_LICENSE("GPL");
  419. static struct pci_driver synclinkmp_pci_driver = {
  420. .name = "synclinkmp",
  421. .id_table = synclinkmp_pci_tbl,
  422. .probe = synclinkmp_init_one,
  423. .remove = __devexit_p(synclinkmp_remove_one),
  424. };
  425. static struct tty_driver *serial_driver;
  426. /* number of characters left in xmit buffer before we ask for more */
  427. #define WAKEUP_CHARS 256
  428. /* tty callbacks */
  429. static int open(struct tty_struct *tty, struct file * filp);
  430. static void close(struct tty_struct *tty, struct file * filp);
  431. static void hangup(struct tty_struct *tty);
  432. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
  433. static int write(struct tty_struct *tty, const unsigned char *buf, int count);
  434. static int put_char(struct tty_struct *tty, unsigned char ch);
  435. static void send_xchar(struct tty_struct *tty, char ch);
  436. static void wait_until_sent(struct tty_struct *tty, int timeout);
  437. static int write_room(struct tty_struct *tty);
  438. static void flush_chars(struct tty_struct *tty);
  439. static void flush_buffer(struct tty_struct *tty);
  440. static void tx_hold(struct tty_struct *tty);
  441. static void tx_release(struct tty_struct *tty);
  442. static int ioctl(struct tty_struct *tty, struct file *file, unsigned int cmd, unsigned long arg);
  443. static int read_proc(char *page, char **start, off_t off, int count,int *eof, void *data);
  444. static int chars_in_buffer(struct tty_struct *tty);
  445. static void throttle(struct tty_struct * tty);
  446. static void unthrottle(struct tty_struct * tty);
  447. static int set_break(struct tty_struct *tty, int break_state);
  448. #if SYNCLINK_GENERIC_HDLC
  449. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  450. static void hdlcdev_tx_done(SLMP_INFO *info);
  451. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size);
  452. static int hdlcdev_init(SLMP_INFO *info);
  453. static void hdlcdev_exit(SLMP_INFO *info);
  454. #endif
  455. /* ioctl handlers */
  456. static int get_stats(SLMP_INFO *info, struct mgsl_icount __user *user_icount);
  457. static int get_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  458. static int set_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  459. static int get_txidle(SLMP_INFO *info, int __user *idle_mode);
  460. static int set_txidle(SLMP_INFO *info, int idle_mode);
  461. static int tx_enable(SLMP_INFO *info, int enable);
  462. static int tx_abort(SLMP_INFO *info);
  463. static int rx_enable(SLMP_INFO *info, int enable);
  464. static int modem_input_wait(SLMP_INFO *info,int arg);
  465. static int wait_mgsl_event(SLMP_INFO *info, int __user *mask_ptr);
  466. static int tiocmget(struct tty_struct *tty, struct file *file);
  467. static int tiocmset(struct tty_struct *tty, struct file *file,
  468. unsigned int set, unsigned int clear);
  469. static int set_break(struct tty_struct *tty, int break_state);
  470. static void add_device(SLMP_INFO *info);
  471. static void device_init(int adapter_num, struct pci_dev *pdev);
  472. static int claim_resources(SLMP_INFO *info);
  473. static void release_resources(SLMP_INFO *info);
  474. static int startup(SLMP_INFO *info);
  475. static int block_til_ready(struct tty_struct *tty, struct file * filp,SLMP_INFO *info);
  476. static void shutdown(SLMP_INFO *info);
  477. static void program_hw(SLMP_INFO *info);
  478. static void change_params(SLMP_INFO *info);
  479. static bool init_adapter(SLMP_INFO *info);
  480. static bool register_test(SLMP_INFO *info);
  481. static bool irq_test(SLMP_INFO *info);
  482. static bool loopback_test(SLMP_INFO *info);
  483. static int adapter_test(SLMP_INFO *info);
  484. static bool memory_test(SLMP_INFO *info);
  485. static void reset_adapter(SLMP_INFO *info);
  486. static void reset_port(SLMP_INFO *info);
  487. static void async_mode(SLMP_INFO *info);
  488. static void hdlc_mode(SLMP_INFO *info);
  489. static void rx_stop(SLMP_INFO *info);
  490. static void rx_start(SLMP_INFO *info);
  491. static void rx_reset_buffers(SLMP_INFO *info);
  492. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last);
  493. static bool rx_get_frame(SLMP_INFO *info);
  494. static void tx_start(SLMP_INFO *info);
  495. static void tx_stop(SLMP_INFO *info);
  496. static void tx_load_fifo(SLMP_INFO *info);
  497. static void tx_set_idle(SLMP_INFO *info);
  498. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count);
  499. static void get_signals(SLMP_INFO *info);
  500. static void set_signals(SLMP_INFO *info);
  501. static void enable_loopback(SLMP_INFO *info, int enable);
  502. static void set_rate(SLMP_INFO *info, u32 data_rate);
  503. static int bh_action(SLMP_INFO *info);
  504. static void bh_handler(struct work_struct *work);
  505. static void bh_receive(SLMP_INFO *info);
  506. static void bh_transmit(SLMP_INFO *info);
  507. static void bh_status(SLMP_INFO *info);
  508. static void isr_timer(SLMP_INFO *info);
  509. static void isr_rxint(SLMP_INFO *info);
  510. static void isr_rxrdy(SLMP_INFO *info);
  511. static void isr_txint(SLMP_INFO *info);
  512. static void isr_txrdy(SLMP_INFO *info);
  513. static void isr_rxdmaok(SLMP_INFO *info);
  514. static void isr_rxdmaerror(SLMP_INFO *info);
  515. static void isr_txdmaok(SLMP_INFO *info);
  516. static void isr_txdmaerror(SLMP_INFO *info);
  517. static void isr_io_pin(SLMP_INFO *info, u16 status);
  518. static int alloc_dma_bufs(SLMP_INFO *info);
  519. static void free_dma_bufs(SLMP_INFO *info);
  520. static int alloc_buf_list(SLMP_INFO *info);
  521. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *list, SCADESC_EX *list_ex,int count);
  522. static int alloc_tmp_rx_buf(SLMP_INFO *info);
  523. static void free_tmp_rx_buf(SLMP_INFO *info);
  524. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count);
  525. static void trace_block(SLMP_INFO *info, const char* data, int count, int xmit);
  526. static void tx_timeout(unsigned long context);
  527. static void status_timeout(unsigned long context);
  528. static unsigned char read_reg(SLMP_INFO *info, unsigned char addr);
  529. static void write_reg(SLMP_INFO *info, unsigned char addr, unsigned char val);
  530. static u16 read_reg16(SLMP_INFO *info, unsigned char addr);
  531. static void write_reg16(SLMP_INFO *info, unsigned char addr, u16 val);
  532. static unsigned char read_status_reg(SLMP_INFO * info);
  533. static void write_control_reg(SLMP_INFO * info);
  534. static unsigned char rx_active_fifo_level = 16; // rx request FIFO activation level in bytes
  535. static unsigned char tx_active_fifo_level = 16; // tx request FIFO activation level in bytes
  536. static unsigned char tx_negate_fifo_level = 32; // tx request FIFO negation level in bytes
  537. static u32 misc_ctrl_value = 0x007e4040;
  538. static u32 lcr1_brdr_value = 0x00800028;
  539. static u32 read_ahead_count = 8;
  540. /* DPCR, DMA Priority Control
  541. *
  542. * 07..05 Not used, must be 0
  543. * 04 BRC, bus release condition: 0=all transfers complete
  544. * 1=release after 1 xfer on all channels
  545. * 03 CCC, channel change condition: 0=every cycle
  546. * 1=after each channel completes all xfers
  547. * 02..00 PR<2..0>, priority 100=round robin
  548. *
  549. * 00000100 = 0x00
  550. */
  551. static unsigned char dma_priority = 0x04;
  552. // Number of bytes that can be written to shared RAM
  553. // in a single write operation
  554. static u32 sca_pci_load_interval = 64;
  555. /*
  556. * 1st function defined in .text section. Calling this function in
  557. * init_module() followed by a breakpoint allows a remote debugger
  558. * (gdb) to get the .text address for the add-symbol-file command.
  559. * This allows remote debugging of dynamically loadable modules.
  560. */
  561. static void* synclinkmp_get_text_ptr(void);
  562. static void* synclinkmp_get_text_ptr(void) {return synclinkmp_get_text_ptr;}
  563. static inline int sanity_check(SLMP_INFO *info,
  564. char *name, const char *routine)
  565. {
  566. #ifdef SANITY_CHECK
  567. static const char *badmagic =
  568. "Warning: bad magic number for synclinkmp_struct (%s) in %s\n";
  569. static const char *badinfo =
  570. "Warning: null synclinkmp_struct for (%s) in %s\n";
  571. if (!info) {
  572. printk(badinfo, name, routine);
  573. return 1;
  574. }
  575. if (info->magic != MGSL_MAGIC) {
  576. printk(badmagic, name, routine);
  577. return 1;
  578. }
  579. #else
  580. if (!info)
  581. return 1;
  582. #endif
  583. return 0;
  584. }
  585. /**
  586. * line discipline callback wrappers
  587. *
  588. * The wrappers maintain line discipline references
  589. * while calling into the line discipline.
  590. *
  591. * ldisc_receive_buf - pass receive data to line discipline
  592. */
  593. static void ldisc_receive_buf(struct tty_struct *tty,
  594. const __u8 *data, char *flags, int count)
  595. {
  596. struct tty_ldisc *ld;
  597. if (!tty)
  598. return;
  599. ld = tty_ldisc_ref(tty);
  600. if (ld) {
  601. if (ld->ops->receive_buf)
  602. ld->ops->receive_buf(tty, data, flags, count);
  603. tty_ldisc_deref(ld);
  604. }
  605. }
  606. /* tty callbacks */
  607. /* Called when a port is opened. Init and enable port.
  608. */
  609. static int open(struct tty_struct *tty, struct file *filp)
  610. {
  611. SLMP_INFO *info;
  612. int retval, line;
  613. unsigned long flags;
  614. line = tty->index;
  615. if ((line < 0) || (line >= synclinkmp_device_count)) {
  616. printk("%s(%d): open with invalid line #%d.\n",
  617. __FILE__,__LINE__,line);
  618. return -ENODEV;
  619. }
  620. info = synclinkmp_device_list;
  621. while(info && info->line != line)
  622. info = info->next_device;
  623. if (sanity_check(info, tty->name, "open"))
  624. return -ENODEV;
  625. if ( info->init_error ) {
  626. printk("%s(%d):%s device is not allocated, init error=%d\n",
  627. __FILE__,__LINE__,info->device_name,info->init_error);
  628. return -ENODEV;
  629. }
  630. tty->driver_data = info;
  631. info->port.tty = tty;
  632. if (debug_level >= DEBUG_LEVEL_INFO)
  633. printk("%s(%d):%s open(), old ref count = %d\n",
  634. __FILE__,__LINE__,tty->driver->name, info->port.count);
  635. /* If port is closing, signal caller to try again */
  636. if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
  637. if (info->port.flags & ASYNC_CLOSING)
  638. interruptible_sleep_on(&info->port.close_wait);
  639. retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
  640. -EAGAIN : -ERESTARTSYS);
  641. goto cleanup;
  642. }
  643. info->port.tty->low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  644. spin_lock_irqsave(&info->netlock, flags);
  645. if (info->netcount) {
  646. retval = -EBUSY;
  647. spin_unlock_irqrestore(&info->netlock, flags);
  648. goto cleanup;
  649. }
  650. info->port.count++;
  651. spin_unlock_irqrestore(&info->netlock, flags);
  652. if (info->port.count == 1) {
  653. /* 1st open on this device, init hardware */
  654. retval = startup(info);
  655. if (retval < 0)
  656. goto cleanup;
  657. }
  658. retval = block_til_ready(tty, filp, info);
  659. if (retval) {
  660. if (debug_level >= DEBUG_LEVEL_INFO)
  661. printk("%s(%d):%s block_til_ready() returned %d\n",
  662. __FILE__,__LINE__, info->device_name, retval);
  663. goto cleanup;
  664. }
  665. if (debug_level >= DEBUG_LEVEL_INFO)
  666. printk("%s(%d):%s open() success\n",
  667. __FILE__,__LINE__, info->device_name);
  668. retval = 0;
  669. cleanup:
  670. if (retval) {
  671. if (tty->count == 1)
  672. info->port.tty = NULL; /* tty layer will release tty struct */
  673. if(info->port.count)
  674. info->port.count--;
  675. }
  676. return retval;
  677. }
  678. /* Called when port is closed. Wait for remaining data to be
  679. * sent. Disable port and free resources.
  680. */
  681. static void close(struct tty_struct *tty, struct file *filp)
  682. {
  683. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  684. if (sanity_check(info, tty->name, "close"))
  685. return;
  686. if (debug_level >= DEBUG_LEVEL_INFO)
  687. printk("%s(%d):%s close() entry, count=%d\n",
  688. __FILE__,__LINE__, info->device_name, info->port.count);
  689. if (!info->port.count)
  690. return;
  691. if (tty_hung_up_p(filp))
  692. goto cleanup;
  693. if ((tty->count == 1) && (info->port.count != 1)) {
  694. /*
  695. * tty->count is 1 and the tty structure will be freed.
  696. * info->port.count should be one in this case.
  697. * if it's not, correct it so that the port is shutdown.
  698. */
  699. printk("%s(%d):%s close: bad refcount; tty->count is 1, "
  700. "info->port.count is %d\n",
  701. __FILE__,__LINE__, info->device_name, info->port.count);
  702. info->port.count = 1;
  703. }
  704. info->port.count--;
  705. /* if at least one open remaining, leave hardware active */
  706. if (info->port.count)
  707. goto cleanup;
  708. info->port.flags |= ASYNC_CLOSING;
  709. /* set tty->closing to notify line discipline to
  710. * only process XON/XOFF characters. Only the N_TTY
  711. * discipline appears to use this (ppp does not).
  712. */
  713. tty->closing = 1;
  714. /* wait for transmit data to clear all layers */
  715. if (info->port.closing_wait != ASYNC_CLOSING_WAIT_NONE) {
  716. if (debug_level >= DEBUG_LEVEL_INFO)
  717. printk("%s(%d):%s close() calling tty_wait_until_sent\n",
  718. __FILE__,__LINE__, info->device_name );
  719. tty_wait_until_sent(tty, info->port.closing_wait);
  720. }
  721. if (info->port.flags & ASYNC_INITIALIZED)
  722. wait_until_sent(tty, info->timeout);
  723. flush_buffer(tty);
  724. tty_ldisc_flush(tty);
  725. shutdown(info);
  726. tty->closing = 0;
  727. info->port.tty = NULL;
  728. if (info->port.blocked_open) {
  729. if (info->port.close_delay) {
  730. msleep_interruptible(jiffies_to_msecs(info->port.close_delay));
  731. }
  732. wake_up_interruptible(&info->port.open_wait);
  733. }
  734. info->port.flags &= ~(ASYNC_NORMAL_ACTIVE|ASYNC_CLOSING);
  735. wake_up_interruptible(&info->port.close_wait);
  736. cleanup:
  737. if (debug_level >= DEBUG_LEVEL_INFO)
  738. printk("%s(%d):%s close() exit, count=%d\n", __FILE__,__LINE__,
  739. tty->driver->name, info->port.count);
  740. }
  741. /* Called by tty_hangup() when a hangup is signaled.
  742. * This is the same as closing all open descriptors for the port.
  743. */
  744. static void hangup(struct tty_struct *tty)
  745. {
  746. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  747. if (debug_level >= DEBUG_LEVEL_INFO)
  748. printk("%s(%d):%s hangup()\n",
  749. __FILE__,__LINE__, info->device_name );
  750. if (sanity_check(info, tty->name, "hangup"))
  751. return;
  752. flush_buffer(tty);
  753. shutdown(info);
  754. info->port.count = 0;
  755. info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
  756. info->port.tty = NULL;
  757. wake_up_interruptible(&info->port.open_wait);
  758. }
  759. /* Set new termios settings
  760. */
  761. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
  762. {
  763. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  764. unsigned long flags;
  765. if (debug_level >= DEBUG_LEVEL_INFO)
  766. printk("%s(%d):%s set_termios()\n", __FILE__,__LINE__,
  767. tty->driver->name );
  768. change_params(info);
  769. /* Handle transition to B0 status */
  770. if (old_termios->c_cflag & CBAUD &&
  771. !(tty->termios->c_cflag & CBAUD)) {
  772. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  773. spin_lock_irqsave(&info->lock,flags);
  774. set_signals(info);
  775. spin_unlock_irqrestore(&info->lock,flags);
  776. }
  777. /* Handle transition away from B0 status */
  778. if (!(old_termios->c_cflag & CBAUD) &&
  779. tty->termios->c_cflag & CBAUD) {
  780. info->serial_signals |= SerialSignal_DTR;
  781. if (!(tty->termios->c_cflag & CRTSCTS) ||
  782. !test_bit(TTY_THROTTLED, &tty->flags)) {
  783. info->serial_signals |= SerialSignal_RTS;
  784. }
  785. spin_lock_irqsave(&info->lock,flags);
  786. set_signals(info);
  787. spin_unlock_irqrestore(&info->lock,flags);
  788. }
  789. /* Handle turning off CRTSCTS */
  790. if (old_termios->c_cflag & CRTSCTS &&
  791. !(tty->termios->c_cflag & CRTSCTS)) {
  792. tty->hw_stopped = 0;
  793. tx_release(tty);
  794. }
  795. }
  796. /* Send a block of data
  797. *
  798. * Arguments:
  799. *
  800. * tty pointer to tty information structure
  801. * buf pointer to buffer containing send data
  802. * count size of send data in bytes
  803. *
  804. * Return Value: number of characters written
  805. */
  806. static int write(struct tty_struct *tty,
  807. const unsigned char *buf, int count)
  808. {
  809. int c, ret = 0;
  810. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  811. unsigned long flags;
  812. if (debug_level >= DEBUG_LEVEL_INFO)
  813. printk("%s(%d):%s write() count=%d\n",
  814. __FILE__,__LINE__,info->device_name,count);
  815. if (sanity_check(info, tty->name, "write"))
  816. goto cleanup;
  817. if (!info->tx_buf)
  818. goto cleanup;
  819. if (info->params.mode == MGSL_MODE_HDLC) {
  820. if (count > info->max_frame_size) {
  821. ret = -EIO;
  822. goto cleanup;
  823. }
  824. if (info->tx_active)
  825. goto cleanup;
  826. if (info->tx_count) {
  827. /* send accumulated data from send_char() calls */
  828. /* as frame and wait before accepting more data. */
  829. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  830. goto start;
  831. }
  832. ret = info->tx_count = count;
  833. tx_load_dma_buffer(info, buf, count);
  834. goto start;
  835. }
  836. for (;;) {
  837. c = min_t(int, count,
  838. min(info->max_frame_size - info->tx_count - 1,
  839. info->max_frame_size - info->tx_put));
  840. if (c <= 0)
  841. break;
  842. memcpy(info->tx_buf + info->tx_put, buf, c);
  843. spin_lock_irqsave(&info->lock,flags);
  844. info->tx_put += c;
  845. if (info->tx_put >= info->max_frame_size)
  846. info->tx_put -= info->max_frame_size;
  847. info->tx_count += c;
  848. spin_unlock_irqrestore(&info->lock,flags);
  849. buf += c;
  850. count -= c;
  851. ret += c;
  852. }
  853. if (info->params.mode == MGSL_MODE_HDLC) {
  854. if (count) {
  855. ret = info->tx_count = 0;
  856. goto cleanup;
  857. }
  858. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  859. }
  860. start:
  861. if (info->tx_count && !tty->stopped && !tty->hw_stopped) {
  862. spin_lock_irqsave(&info->lock,flags);
  863. if (!info->tx_active)
  864. tx_start(info);
  865. spin_unlock_irqrestore(&info->lock,flags);
  866. }
  867. cleanup:
  868. if (debug_level >= DEBUG_LEVEL_INFO)
  869. printk( "%s(%d):%s write() returning=%d\n",
  870. __FILE__,__LINE__,info->device_name,ret);
  871. return ret;
  872. }
  873. /* Add a character to the transmit buffer.
  874. */
  875. static int put_char(struct tty_struct *tty, unsigned char ch)
  876. {
  877. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  878. unsigned long flags;
  879. int ret = 0;
  880. if ( debug_level >= DEBUG_LEVEL_INFO ) {
  881. printk( "%s(%d):%s put_char(%d)\n",
  882. __FILE__,__LINE__,info->device_name,ch);
  883. }
  884. if (sanity_check(info, tty->name, "put_char"))
  885. return 0;
  886. if (!info->tx_buf)
  887. return 0;
  888. spin_lock_irqsave(&info->lock,flags);
  889. if ( (info->params.mode != MGSL_MODE_HDLC) ||
  890. !info->tx_active ) {
  891. if (info->tx_count < info->max_frame_size - 1) {
  892. info->tx_buf[info->tx_put++] = ch;
  893. if (info->tx_put >= info->max_frame_size)
  894. info->tx_put -= info->max_frame_size;
  895. info->tx_count++;
  896. ret = 1;
  897. }
  898. }
  899. spin_unlock_irqrestore(&info->lock,flags);
  900. return ret;
  901. }
  902. /* Send a high-priority XON/XOFF character
  903. */
  904. static void send_xchar(struct tty_struct *tty, char ch)
  905. {
  906. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  907. unsigned long flags;
  908. if (debug_level >= DEBUG_LEVEL_INFO)
  909. printk("%s(%d):%s send_xchar(%d)\n",
  910. __FILE__,__LINE__, info->device_name, ch );
  911. if (sanity_check(info, tty->name, "send_xchar"))
  912. return;
  913. info->x_char = ch;
  914. if (ch) {
  915. /* Make sure transmit interrupts are on */
  916. spin_lock_irqsave(&info->lock,flags);
  917. if (!info->tx_enabled)
  918. tx_start(info);
  919. spin_unlock_irqrestore(&info->lock,flags);
  920. }
  921. }
  922. /* Wait until the transmitter is empty.
  923. */
  924. static void wait_until_sent(struct tty_struct *tty, int timeout)
  925. {
  926. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  927. unsigned long orig_jiffies, char_time;
  928. if (!info )
  929. return;
  930. if (debug_level >= DEBUG_LEVEL_INFO)
  931. printk("%s(%d):%s wait_until_sent() entry\n",
  932. __FILE__,__LINE__, info->device_name );
  933. if (sanity_check(info, tty->name, "wait_until_sent"))
  934. return;
  935. lock_kernel();
  936. if (!(info->port.flags & ASYNC_INITIALIZED))
  937. goto exit;
  938. orig_jiffies = jiffies;
  939. /* Set check interval to 1/5 of estimated time to
  940. * send a character, and make it at least 1. The check
  941. * interval should also be less than the timeout.
  942. * Note: use tight timings here to satisfy the NIST-PCTS.
  943. */
  944. if ( info->params.data_rate ) {
  945. char_time = info->timeout/(32 * 5);
  946. if (!char_time)
  947. char_time++;
  948. } else
  949. char_time = 1;
  950. if (timeout)
  951. char_time = min_t(unsigned long, char_time, timeout);
  952. if ( info->params.mode == MGSL_MODE_HDLC ) {
  953. while (info->tx_active) {
  954. msleep_interruptible(jiffies_to_msecs(char_time));
  955. if (signal_pending(current))
  956. break;
  957. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  958. break;
  959. }
  960. } else {
  961. //TODO: determine if there is something similar to USC16C32
  962. // TXSTATUS_ALL_SENT status
  963. while ( info->tx_active && info->tx_enabled) {
  964. msleep_interruptible(jiffies_to_msecs(char_time));
  965. if (signal_pending(current))
  966. break;
  967. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  968. break;
  969. }
  970. }
  971. exit:
  972. unlock_kernel();
  973. if (debug_level >= DEBUG_LEVEL_INFO)
  974. printk("%s(%d):%s wait_until_sent() exit\n",
  975. __FILE__,__LINE__, info->device_name );
  976. }
  977. /* Return the count of free bytes in transmit buffer
  978. */
  979. static int write_room(struct tty_struct *tty)
  980. {
  981. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  982. int ret;
  983. if (sanity_check(info, tty->name, "write_room"))
  984. return 0;
  985. lock_kernel();
  986. if (info->params.mode == MGSL_MODE_HDLC) {
  987. ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
  988. } else {
  989. ret = info->max_frame_size - info->tx_count - 1;
  990. if (ret < 0)
  991. ret = 0;
  992. }
  993. unlock_kernel();
  994. if (debug_level >= DEBUG_LEVEL_INFO)
  995. printk("%s(%d):%s write_room()=%d\n",
  996. __FILE__, __LINE__, info->device_name, ret);
  997. return ret;
  998. }
  999. /* enable transmitter and send remaining buffered characters
  1000. */
  1001. static void flush_chars(struct tty_struct *tty)
  1002. {
  1003. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1004. unsigned long flags;
  1005. if ( debug_level >= DEBUG_LEVEL_INFO )
  1006. printk( "%s(%d):%s flush_chars() entry tx_count=%d\n",
  1007. __FILE__,__LINE__,info->device_name,info->tx_count);
  1008. if (sanity_check(info, tty->name, "flush_chars"))
  1009. return;
  1010. if (info->tx_count <= 0 || tty->stopped || tty->hw_stopped ||
  1011. !info->tx_buf)
  1012. return;
  1013. if ( debug_level >= DEBUG_LEVEL_INFO )
  1014. printk( "%s(%d):%s flush_chars() entry, starting transmitter\n",
  1015. __FILE__,__LINE__,info->device_name );
  1016. spin_lock_irqsave(&info->lock,flags);
  1017. if (!info->tx_active) {
  1018. if ( (info->params.mode == MGSL_MODE_HDLC) &&
  1019. info->tx_count ) {
  1020. /* operating in synchronous (frame oriented) mode */
  1021. /* copy data from circular tx_buf to */
  1022. /* transmit DMA buffer. */
  1023. tx_load_dma_buffer(info,
  1024. info->tx_buf,info->tx_count);
  1025. }
  1026. tx_start(info);
  1027. }
  1028. spin_unlock_irqrestore(&info->lock,flags);
  1029. }
  1030. /* Discard all data in the send buffer
  1031. */
  1032. static void flush_buffer(struct tty_struct *tty)
  1033. {
  1034. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1035. unsigned long flags;
  1036. if (debug_level >= DEBUG_LEVEL_INFO)
  1037. printk("%s(%d):%s flush_buffer() entry\n",
  1038. __FILE__,__LINE__, info->device_name );
  1039. if (sanity_check(info, tty->name, "flush_buffer"))
  1040. return;
  1041. spin_lock_irqsave(&info->lock,flags);
  1042. info->tx_count = info->tx_put = info->tx_get = 0;
  1043. del_timer(&info->tx_timer);
  1044. spin_unlock_irqrestore(&info->lock,flags);
  1045. tty_wakeup(tty);
  1046. }
  1047. /* throttle (stop) transmitter
  1048. */
  1049. static void tx_hold(struct tty_struct *tty)
  1050. {
  1051. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1052. unsigned long flags;
  1053. if (sanity_check(info, tty->name, "tx_hold"))
  1054. return;
  1055. if ( debug_level >= DEBUG_LEVEL_INFO )
  1056. printk("%s(%d):%s tx_hold()\n",
  1057. __FILE__,__LINE__,info->device_name);
  1058. spin_lock_irqsave(&info->lock,flags);
  1059. if (info->tx_enabled)
  1060. tx_stop(info);
  1061. spin_unlock_irqrestore(&info->lock,flags);
  1062. }
  1063. /* release (start) transmitter
  1064. */
  1065. static void tx_release(struct tty_struct *tty)
  1066. {
  1067. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1068. unsigned long flags;
  1069. if (sanity_check(info, tty->name, "tx_release"))
  1070. return;
  1071. if ( debug_level >= DEBUG_LEVEL_INFO )
  1072. printk("%s(%d):%s tx_release()\n",
  1073. __FILE__,__LINE__,info->device_name);
  1074. spin_lock_irqsave(&info->lock,flags);
  1075. if (!info->tx_enabled)
  1076. tx_start(info);
  1077. spin_unlock_irqrestore(&info->lock,flags);
  1078. }
  1079. /* Service an IOCTL request
  1080. *
  1081. * Arguments:
  1082. *
  1083. * tty pointer to tty instance data
  1084. * file pointer to associated file object for device
  1085. * cmd IOCTL command code
  1086. * arg command argument/context
  1087. *
  1088. * Return Value: 0 if success, otherwise error code
  1089. */
  1090. static int do_ioctl(struct tty_struct *tty, struct file *file,
  1091. unsigned int cmd, unsigned long arg)
  1092. {
  1093. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1094. int error;
  1095. struct mgsl_icount cnow; /* kernel counter temps */
  1096. struct serial_icounter_struct __user *p_cuser; /* user space */
  1097. unsigned long flags;
  1098. void __user *argp = (void __user *)arg;
  1099. if (debug_level >= DEBUG_LEVEL_INFO)
  1100. printk("%s(%d):%s ioctl() cmd=%08X\n", __FILE__,__LINE__,
  1101. info->device_name, cmd );
  1102. if (sanity_check(info, tty->name, "ioctl"))
  1103. return -ENODEV;
  1104. if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
  1105. (cmd != TIOCMIWAIT) && (cmd != TIOCGICOUNT)) {
  1106. if (tty->flags & (1 << TTY_IO_ERROR))
  1107. return -EIO;
  1108. }
  1109. switch (cmd) {
  1110. case MGSL_IOCGPARAMS:
  1111. return get_params(info, argp);
  1112. case MGSL_IOCSPARAMS:
  1113. return set_params(info, argp);
  1114. case MGSL_IOCGTXIDLE:
  1115. return get_txidle(info, argp);
  1116. case MGSL_IOCSTXIDLE:
  1117. return set_txidle(info, (int)arg);
  1118. case MGSL_IOCTXENABLE:
  1119. return tx_enable(info, (int)arg);
  1120. case MGSL_IOCRXENABLE:
  1121. return rx_enable(info, (int)arg);
  1122. case MGSL_IOCTXABORT:
  1123. return tx_abort(info);
  1124. case MGSL_IOCGSTATS:
  1125. return get_stats(info, argp);
  1126. case MGSL_IOCWAITEVENT:
  1127. return wait_mgsl_event(info, argp);
  1128. case MGSL_IOCLOOPTXDONE:
  1129. return 0; // TODO: Not supported, need to document
  1130. /* Wait for modem input (DCD,RI,DSR,CTS) change
  1131. * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
  1132. */
  1133. case TIOCMIWAIT:
  1134. return modem_input_wait(info,(int)arg);
  1135. /*
  1136. * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
  1137. * Return: write counters to the user passed counter struct
  1138. * NB: both 1->0 and 0->1 transitions are counted except for
  1139. * RI where only 0->1 is counted.
  1140. */
  1141. case TIOCGICOUNT:
  1142. spin_lock_irqsave(&info->lock,flags);
  1143. cnow = info->icount;
  1144. spin_unlock_irqrestore(&info->lock,flags);
  1145. p_cuser = argp;
  1146. PUT_USER(error,cnow.cts, &p_cuser->cts);
  1147. if (error) return error;
  1148. PUT_USER(error,cnow.dsr, &p_cuser->dsr);
  1149. if (error) return error;
  1150. PUT_USER(error,cnow.rng, &p_cuser->rng);
  1151. if (error) return error;
  1152. PUT_USER(error,cnow.dcd, &p_cuser->dcd);
  1153. if (error) return error;
  1154. PUT_USER(error,cnow.rx, &p_cuser->rx);
  1155. if (error) return error;
  1156. PUT_USER(error,cnow.tx, &p_cuser->tx);
  1157. if (error) return error;
  1158. PUT_USER(error,cnow.frame, &p_cuser->frame);
  1159. if (error) return error;
  1160. PUT_USER(error,cnow.overrun, &p_cuser->overrun);
  1161. if (error) return error;
  1162. PUT_USER(error,cnow.parity, &p_cuser->parity);
  1163. if (error) return error;
  1164. PUT_USER(error,cnow.brk, &p_cuser->brk);
  1165. if (error) return error;
  1166. PUT_USER(error,cnow.buf_overrun, &p_cuser->buf_overrun);
  1167. if (error) return error;
  1168. return 0;
  1169. default:
  1170. return -ENOIOCTLCMD;
  1171. }
  1172. return 0;
  1173. }
  1174. static int ioctl(struct tty_struct *tty, struct file *file,
  1175. unsigned int cmd, unsigned long arg)
  1176. {
  1177. int ret;
  1178. lock_kernel();
  1179. ret = do_ioctl(tty, file, cmd, arg);
  1180. unlock_kernel();
  1181. return ret;
  1182. }
  1183. /*
  1184. * /proc fs routines....
  1185. */
  1186. static inline int line_info(char *buf, SLMP_INFO *info)
  1187. {
  1188. char stat_buf[30];
  1189. int ret;
  1190. unsigned long flags;
  1191. ret = sprintf(buf, "%s: SCABase=%08x Mem=%08X StatusControl=%08x LCR=%08X\n"
  1192. "\tIRQ=%d MaxFrameSize=%u\n",
  1193. info->device_name,
  1194. info->phys_sca_base,
  1195. info->phys_memory_base,
  1196. info->phys_statctrl_base,
  1197. info->phys_lcr_base,
  1198. info->irq_level,
  1199. info->max_frame_size );
  1200. /* output current serial signal states */
  1201. spin_lock_irqsave(&info->lock,flags);
  1202. get_signals(info);
  1203. spin_unlock_irqrestore(&info->lock,flags);
  1204. stat_buf[0] = 0;
  1205. stat_buf[1] = 0;
  1206. if (info->serial_signals & SerialSignal_RTS)
  1207. strcat(stat_buf, "|RTS");
  1208. if (info->serial_signals & SerialSignal_CTS)
  1209. strcat(stat_buf, "|CTS");
  1210. if (info->serial_signals & SerialSignal_DTR)
  1211. strcat(stat_buf, "|DTR");
  1212. if (info->serial_signals & SerialSignal_DSR)
  1213. strcat(stat_buf, "|DSR");
  1214. if (info->serial_signals & SerialSignal_DCD)
  1215. strcat(stat_buf, "|CD");
  1216. if (info->serial_signals & SerialSignal_RI)
  1217. strcat(stat_buf, "|RI");
  1218. if (info->params.mode == MGSL_MODE_HDLC) {
  1219. ret += sprintf(buf+ret, "\tHDLC txok:%d rxok:%d",
  1220. info->icount.txok, info->icount.rxok);
  1221. if (info->icount.txunder)
  1222. ret += sprintf(buf+ret, " txunder:%d", info->icount.txunder);
  1223. if (info->icount.txabort)
  1224. ret += sprintf(buf+ret, " txabort:%d", info->icount.txabort);
  1225. if (info->icount.rxshort)
  1226. ret += sprintf(buf+ret, " rxshort:%d", info->icount.rxshort);
  1227. if (info->icount.rxlong)
  1228. ret += sprintf(buf+ret, " rxlong:%d", info->icount.rxlong);
  1229. if (info->icount.rxover)
  1230. ret += sprintf(buf+ret, " rxover:%d", info->icount.rxover);
  1231. if (info->icount.rxcrc)
  1232. ret += sprintf(buf+ret, " rxlong:%d", info->icount.rxcrc);
  1233. } else {
  1234. ret += sprintf(buf+ret, "\tASYNC tx:%d rx:%d",
  1235. info->icount.tx, info->icount.rx);
  1236. if (info->icount.frame)
  1237. ret += sprintf(buf+ret, " fe:%d", info->icount.frame);
  1238. if (info->icount.parity)
  1239. ret += sprintf(buf+ret, " pe:%d", info->icount.parity);
  1240. if (info->icount.brk)
  1241. ret += sprintf(buf+ret, " brk:%d", info->icount.brk);
  1242. if (info->icount.overrun)
  1243. ret += sprintf(buf+ret, " oe:%d", info->icount.overrun);
  1244. }
  1245. /* Append serial signal status to end */
  1246. ret += sprintf(buf+ret, " %s\n", stat_buf+1);
  1247. ret += sprintf(buf+ret, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  1248. info->tx_active,info->bh_requested,info->bh_running,
  1249. info->pending_bh);
  1250. return ret;
  1251. }
  1252. /* Called to print information about devices
  1253. */
  1254. static int read_proc(char *page, char **start, off_t off, int count,
  1255. int *eof, void *data)
  1256. {
  1257. int len = 0, l;
  1258. off_t begin = 0;
  1259. SLMP_INFO *info;
  1260. len += sprintf(page, "synclinkmp driver:%s\n", driver_version);
  1261. info = synclinkmp_device_list;
  1262. while( info ) {
  1263. l = line_info(page + len, info);
  1264. len += l;
  1265. if (len+begin > off+count)
  1266. goto done;
  1267. if (len+begin < off) {
  1268. begin += len;
  1269. len = 0;
  1270. }
  1271. info = info->next_device;
  1272. }
  1273. *eof = 1;
  1274. done:
  1275. if (off >= len+begin)
  1276. return 0;
  1277. *start = page + (off-begin);
  1278. return ((count < begin+len-off) ? count : begin+len-off);
  1279. }
  1280. /* Return the count of bytes in transmit buffer
  1281. */
  1282. static int chars_in_buffer(struct tty_struct *tty)
  1283. {
  1284. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1285. if (sanity_check(info, tty->name, "chars_in_buffer"))
  1286. return 0;
  1287. if (debug_level >= DEBUG_LEVEL_INFO)
  1288. printk("%s(%d):%s chars_in_buffer()=%d\n",
  1289. __FILE__, __LINE__, info->device_name, info->tx_count);
  1290. return info->tx_count;
  1291. }
  1292. /* Signal remote device to throttle send data (our receive data)
  1293. */
  1294. static void throttle(struct tty_struct * tty)
  1295. {
  1296. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1297. unsigned long flags;
  1298. if (debug_level >= DEBUG_LEVEL_INFO)
  1299. printk("%s(%d):%s throttle() entry\n",
  1300. __FILE__,__LINE__, info->device_name );
  1301. if (sanity_check(info, tty->name, "throttle"))
  1302. return;
  1303. if (I_IXOFF(tty))
  1304. send_xchar(tty, STOP_CHAR(tty));
  1305. if (tty->termios->c_cflag & CRTSCTS) {
  1306. spin_lock_irqsave(&info->lock,flags);
  1307. info->serial_signals &= ~SerialSignal_RTS;
  1308. set_signals(info);
  1309. spin_unlock_irqrestore(&info->lock,flags);
  1310. }
  1311. }
  1312. /* Signal remote device to stop throttling send data (our receive data)
  1313. */
  1314. static void unthrottle(struct tty_struct * tty)
  1315. {
  1316. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1317. unsigned long flags;
  1318. if (debug_level >= DEBUG_LEVEL_INFO)
  1319. printk("%s(%d):%s unthrottle() entry\n",
  1320. __FILE__,__LINE__, info->device_name );
  1321. if (sanity_check(info, tty->name, "unthrottle"))
  1322. return;
  1323. if (I_IXOFF(tty)) {
  1324. if (info->x_char)
  1325. info->x_char = 0;
  1326. else
  1327. send_xchar(tty, START_CHAR(tty));
  1328. }
  1329. if (tty->termios->c_cflag & CRTSCTS) {
  1330. spin_lock_irqsave(&info->lock,flags);
  1331. info->serial_signals |= SerialSignal_RTS;
  1332. set_signals(info);
  1333. spin_unlock_irqrestore(&info->lock,flags);
  1334. }
  1335. }
  1336. /* set or clear transmit break condition
  1337. * break_state -1=set break condition, 0=clear
  1338. */
  1339. static int set_break(struct tty_struct *tty, int break_state)
  1340. {
  1341. unsigned char RegValue;
  1342. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  1343. unsigned long flags;
  1344. if (debug_level >= DEBUG_LEVEL_INFO)
  1345. printk("%s(%d):%s set_break(%d)\n",
  1346. __FILE__,__LINE__, info->device_name, break_state);
  1347. if (sanity_check(info, tty->name, "set_break"))
  1348. return -EINVAL;
  1349. spin_lock_irqsave(&info->lock,flags);
  1350. RegValue = read_reg(info, CTL);
  1351. if (break_state == -1)
  1352. RegValue |= BIT3;
  1353. else
  1354. RegValue &= ~BIT3;
  1355. write_reg(info, CTL, RegValue);
  1356. spin_unlock_irqrestore(&info->lock,flags);
  1357. return 0;
  1358. }
  1359. #if SYNCLINK_GENERIC_HDLC
  1360. /**
  1361. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  1362. * set encoding and frame check sequence (FCS) options
  1363. *
  1364. * dev pointer to network device structure
  1365. * encoding serial encoding setting
  1366. * parity FCS setting
  1367. *
  1368. * returns 0 if success, otherwise error code
  1369. */
  1370. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  1371. unsigned short parity)
  1372. {
  1373. SLMP_INFO *info = dev_to_port(dev);
  1374. unsigned char new_encoding;
  1375. unsigned short new_crctype;
  1376. /* return error if TTY interface open */
  1377. if (info->port.count)
  1378. return -EBUSY;
  1379. switch (encoding)
  1380. {
  1381. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  1382. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  1383. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  1384. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  1385. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  1386. default: return -EINVAL;
  1387. }
  1388. switch (parity)
  1389. {
  1390. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  1391. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  1392. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  1393. default: return -EINVAL;
  1394. }
  1395. info->params.encoding = new_encoding;
  1396. info->params.crc_type = new_crctype;
  1397. /* if network interface up, reprogram hardware */
  1398. if (info->netcount)
  1399. program_hw(info);
  1400. return 0;
  1401. }
  1402. /**
  1403. * called by generic HDLC layer to send frame
  1404. *
  1405. * skb socket buffer containing HDLC frame
  1406. * dev pointer to network device structure
  1407. *
  1408. * returns 0 if success, otherwise error code
  1409. */
  1410. static int hdlcdev_xmit(struct sk_buff *skb, struct net_device *dev)
  1411. {
  1412. SLMP_INFO *info = dev_to_port(dev);
  1413. unsigned long flags;
  1414. if (debug_level >= DEBUG_LEVEL_INFO)
  1415. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  1416. /* stop sending until this frame completes */
  1417. netif_stop_queue(dev);
  1418. /* copy data to device buffers */
  1419. info->tx_count = skb->len;
  1420. tx_load_dma_buffer(info, skb->data, skb->len);
  1421. /* update network statistics */
  1422. dev->stats.tx_packets++;
  1423. dev->stats.tx_bytes += skb->len;
  1424. /* done with socket buffer, so free it */
  1425. dev_kfree_skb(skb);
  1426. /* save start time for transmit timeout detection */
  1427. dev->trans_start = jiffies;
  1428. /* start hardware transmitter if necessary */
  1429. spin_lock_irqsave(&info->lock,flags);
  1430. if (!info->tx_active)
  1431. tx_start(info);
  1432. spin_unlock_irqrestore(&info->lock,flags);
  1433. return 0;
  1434. }
  1435. /**
  1436. * called by network layer when interface enabled
  1437. * claim resources and initialize hardware
  1438. *
  1439. * dev pointer to network device structure
  1440. *
  1441. * returns 0 if success, otherwise error code
  1442. */
  1443. static int hdlcdev_open(struct net_device *dev)
  1444. {
  1445. SLMP_INFO *info = dev_to_port(dev);
  1446. int rc;
  1447. unsigned long flags;
  1448. if (debug_level >= DEBUG_LEVEL_INFO)
  1449. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  1450. /* generic HDLC layer open processing */
  1451. if ((rc = hdlc_open(dev)))
  1452. return rc;
  1453. /* arbitrate between network and tty opens */
  1454. spin_lock_irqsave(&info->netlock, flags);
  1455. if (info->port.count != 0 || info->netcount != 0) {
  1456. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  1457. spin_unlock_irqrestore(&info->netlock, flags);
  1458. return -EBUSY;
  1459. }
  1460. info->netcount=1;
  1461. spin_unlock_irqrestore(&info->netlock, flags);
  1462. /* claim resources and init adapter */
  1463. if ((rc = startup(info)) != 0) {
  1464. spin_lock_irqsave(&info->netlock, flags);
  1465. info->netcount=0;
  1466. spin_unlock_irqrestore(&info->netlock, flags);
  1467. return rc;
  1468. }
  1469. /* assert DTR and RTS, apply hardware settings */
  1470. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  1471. program_hw(info);
  1472. /* enable network layer transmit */
  1473. dev->trans_start = jiffies;
  1474. netif_start_queue(dev);
  1475. /* inform generic HDLC layer of current DCD status */
  1476. spin_lock_irqsave(&info->lock, flags);
  1477. get_signals(info);
  1478. spin_unlock_irqrestore(&info->lock, flags);
  1479. if (info->serial_signals & SerialSignal_DCD)
  1480. netif_carrier_on(dev);
  1481. else
  1482. netif_carrier_off(dev);
  1483. return 0;
  1484. }
  1485. /**
  1486. * called by network layer when interface is disabled
  1487. * shutdown hardware and release resources
  1488. *
  1489. * dev pointer to network device structure
  1490. *
  1491. * returns 0 if success, otherwise error code
  1492. */
  1493. static int hdlcdev_close(struct net_device *dev)
  1494. {
  1495. SLMP_INFO *info = dev_to_port(dev);
  1496. unsigned long flags;
  1497. if (debug_level >= DEBUG_LEVEL_INFO)
  1498. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  1499. netif_stop_queue(dev);
  1500. /* shutdown adapter and release resources */
  1501. shutdown(info);
  1502. hdlc_close(dev);
  1503. spin_lock_irqsave(&info->netlock, flags);
  1504. info->netcount=0;
  1505. spin_unlock_irqrestore(&info->netlock, flags);
  1506. return 0;
  1507. }
  1508. /**
  1509. * called by network layer to process IOCTL call to network device
  1510. *
  1511. * dev pointer to network device structure
  1512. * ifr pointer to network interface request structure
  1513. * cmd IOCTL command code
  1514. *
  1515. * returns 0 if success, otherwise error code
  1516. */
  1517. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1518. {
  1519. const size_t size = sizeof(sync_serial_settings);
  1520. sync_serial_settings new_line;
  1521. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1522. SLMP_INFO *info = dev_to_port(dev);
  1523. unsigned int flags;
  1524. if (debug_level >= DEBUG_LEVEL_INFO)
  1525. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  1526. /* return error if TTY interface open */
  1527. if (info->port.count)
  1528. return -EBUSY;
  1529. if (cmd != SIOCWANDEV)
  1530. return hdlc_ioctl(dev, ifr, cmd);
  1531. switch(ifr->ifr_settings.type) {
  1532. case IF_GET_IFACE: /* return current sync_serial_settings */
  1533. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1534. if (ifr->ifr_settings.size < size) {
  1535. ifr->ifr_settings.size = size; /* data size wanted */
  1536. return -ENOBUFS;
  1537. }
  1538. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1539. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1540. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1541. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1542. switch (flags){
  1543. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  1544. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  1545. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  1546. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  1547. default: new_line.clock_type = CLOCK_DEFAULT;
  1548. }
  1549. new_line.clock_rate = info->params.clock_speed;
  1550. new_line.loopback = info->params.loopback ? 1:0;
  1551. if (copy_to_user(line, &new_line, size))
  1552. return -EFAULT;
  1553. return 0;
  1554. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  1555. if(!capable(CAP_NET_ADMIN))
  1556. return -EPERM;
  1557. if (copy_from_user(&new_line, line, size))
  1558. return -EFAULT;
  1559. switch (new_line.clock_type)
  1560. {
  1561. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  1562. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  1563. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  1564. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  1565. case CLOCK_DEFAULT: flags = info->params.flags &
  1566. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1567. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1568. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1569. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  1570. default: return -EINVAL;
  1571. }
  1572. if (new_line.loopback != 0 && new_line.loopback != 1)
  1573. return -EINVAL;
  1574. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1575. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1576. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1577. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1578. info->params.flags |= flags;
  1579. info->params.loopback = new_line.loopback;
  1580. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  1581. info->params.clock_speed = new_line.clock_rate;
  1582. else
  1583. info->params.clock_speed = 0;
  1584. /* if network interface up, reprogram hardware */
  1585. if (info->netcount)
  1586. program_hw(info);
  1587. return 0;
  1588. default:
  1589. return hdlc_ioctl(dev, ifr, cmd);
  1590. }
  1591. }
  1592. /**
  1593. * called by network layer when transmit timeout is detected
  1594. *
  1595. * dev pointer to network device structure
  1596. */
  1597. static void hdlcdev_tx_timeout(struct net_device *dev)
  1598. {
  1599. SLMP_INFO *info = dev_to_port(dev);
  1600. unsigned long flags;
  1601. if (debug_level >= DEBUG_LEVEL_INFO)
  1602. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  1603. dev->stats.tx_errors++;
  1604. dev->stats.tx_aborted_errors++;
  1605. spin_lock_irqsave(&info->lock,flags);
  1606. tx_stop(info);
  1607. spin_unlock_irqrestore(&info->lock,flags);
  1608. netif_wake_queue(dev);
  1609. }
  1610. /**
  1611. * called by device driver when transmit completes
  1612. * reenable network layer transmit if stopped
  1613. *
  1614. * info pointer to device instance information
  1615. */
  1616. static void hdlcdev_tx_done(SLMP_INFO *info)
  1617. {
  1618. if (netif_queue_stopped(info->netdev))
  1619. netif_wake_queue(info->netdev);
  1620. }
  1621. /**
  1622. * called by device driver when frame received
  1623. * pass frame to network layer
  1624. *
  1625. * info pointer to device instance information
  1626. * buf pointer to buffer contianing frame data
  1627. * size count of data bytes in buf
  1628. */
  1629. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size)
  1630. {
  1631. struct sk_buff *skb = dev_alloc_skb(size);
  1632. struct net_device *dev = info->netdev;
  1633. if (debug_level >= DEBUG_LEVEL_INFO)
  1634. printk("hdlcdev_rx(%s)\n",dev->name);
  1635. if (skb == NULL) {
  1636. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
  1637. dev->name);
  1638. dev->stats.rx_dropped++;
  1639. return;
  1640. }
  1641. memcpy(skb_put(skb, size), buf, size);
  1642. skb->protocol = hdlc_type_trans(skb, dev);
  1643. dev->stats.rx_packets++;
  1644. dev->stats.rx_bytes += size;
  1645. netif_rx(skb);
  1646. dev->last_rx = jiffies;
  1647. }
  1648. /**
  1649. * called by device driver when adding device instance
  1650. * do generic HDLC initialization
  1651. *
  1652. * info pointer to device instance information
  1653. *
  1654. * returns 0 if success, otherwise error code
  1655. */
  1656. static int hdlcdev_init(SLMP_INFO *info)
  1657. {
  1658. int rc;
  1659. struct net_device *dev;
  1660. hdlc_device *hdlc;
  1661. /* allocate and initialize network and HDLC layer objects */
  1662. if (!(dev = alloc_hdlcdev(info))) {
  1663. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  1664. return -ENOMEM;
  1665. }
  1666. /* for network layer reporting purposes only */
  1667. dev->mem_start = info->phys_sca_base;
  1668. dev->mem_end = info->phys_sca_base + SCA_BASE_SIZE - 1;
  1669. dev->irq = info->irq_level;
  1670. /* network layer callbacks and settings */
  1671. dev->do_ioctl = hdlcdev_ioctl;
  1672. dev->open = hdlcdev_open;
  1673. dev->stop = hdlcdev_close;
  1674. dev->tx_timeout = hdlcdev_tx_timeout;
  1675. dev->watchdog_timeo = 10*HZ;
  1676. dev->tx_queue_len = 50;
  1677. /* generic HDLC layer callbacks and settings */
  1678. hdlc = dev_to_hdlc(dev);
  1679. hdlc->attach = hdlcdev_attach;
  1680. hdlc->xmit = hdlcdev_xmit;
  1681. /* register objects with HDLC layer */
  1682. if ((rc = register_hdlc_device(dev))) {
  1683. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  1684. free_netdev(dev);
  1685. return rc;
  1686. }
  1687. info->netdev = dev;
  1688. return 0;
  1689. }
  1690. /**
  1691. * called by device driver when removing device instance
  1692. * do generic HDLC cleanup
  1693. *
  1694. * info pointer to device instance information
  1695. */
  1696. static void hdlcdev_exit(SLMP_INFO *info)
  1697. {
  1698. unregister_hdlc_device(info->netdev);
  1699. free_netdev(info->netdev);
  1700. info->netdev = NULL;
  1701. }
  1702. #endif /* CONFIG_HDLC */
  1703. /* Return next bottom half action to perform.
  1704. * Return Value: BH action code or 0 if nothing to do.
  1705. */
  1706. static int bh_action(SLMP_INFO *info)
  1707. {
  1708. unsigned long flags;
  1709. int rc = 0;
  1710. spin_lock_irqsave(&info->lock,flags);
  1711. if (info->pending_bh & BH_RECEIVE) {
  1712. info->pending_bh &= ~BH_RECEIVE;
  1713. rc = BH_RECEIVE;
  1714. } else if (info->pending_bh & BH_TRANSMIT) {
  1715. info->pending_bh &= ~BH_TRANSMIT;
  1716. rc = BH_TRANSMIT;
  1717. } else if (info->pending_bh & BH_STATUS) {
  1718. info->pending_bh &= ~BH_STATUS;
  1719. rc = BH_STATUS;
  1720. }
  1721. if (!rc) {
  1722. /* Mark BH routine as complete */
  1723. info->bh_running = false;
  1724. info->bh_requested = false;
  1725. }
  1726. spin_unlock_irqrestore(&info->lock,flags);
  1727. return rc;
  1728. }
  1729. /* Perform bottom half processing of work items queued by ISR.
  1730. */
  1731. static void bh_handler(struct work_struct *work)
  1732. {
  1733. SLMP_INFO *info = container_of(work, SLMP_INFO, task);
  1734. int action;
  1735. if (!info)
  1736. return;
  1737. if ( debug_level >= DEBUG_LEVEL_BH )
  1738. printk( "%s(%d):%s bh_handler() entry\n",
  1739. __FILE__,__LINE__,info->device_name);
  1740. info->bh_running = true;
  1741. while((action = bh_action(info)) != 0) {
  1742. /* Process work item */
  1743. if ( debug_level >= DEBUG_LEVEL_BH )
  1744. printk( "%s(%d):%s bh_handler() work item action=%d\n",
  1745. __FILE__,__LINE__,info->device_name, action);
  1746. switch (action) {
  1747. case BH_RECEIVE:
  1748. bh_receive(info);
  1749. break;
  1750. case BH_TRANSMIT:
  1751. bh_transmit(info);
  1752. break;
  1753. case BH_STATUS:
  1754. bh_status(info);
  1755. break;
  1756. default:
  1757. /* unknown work item ID */
  1758. printk("%s(%d):%s Unknown work item ID=%08X!\n",
  1759. __FILE__,__LINE__,info->device_name,action);
  1760. break;
  1761. }
  1762. }
  1763. if ( debug_level >= DEBUG_LEVEL_BH )
  1764. printk( "%s(%d):%s bh_handler() exit\n",
  1765. __FILE__,__LINE__,info->device_name);
  1766. }
  1767. static void bh_receive(SLMP_INFO *info)
  1768. {
  1769. if ( debug_level >= DEBUG_LEVEL_BH )
  1770. printk( "%s(%d):%s bh_receive()\n",
  1771. __FILE__,__LINE__,info->device_name);
  1772. while( rx_get_frame(info) );
  1773. }
  1774. static void bh_transmit(SLMP_INFO *info)
  1775. {
  1776. struct tty_struct *tty = info->port.tty;
  1777. if ( debug_level >= DEBUG_LEVEL_BH )
  1778. printk( "%s(%d):%s bh_transmit() entry\n",
  1779. __FILE__,__LINE__,info->device_name);
  1780. if (tty)
  1781. tty_wakeup(tty);
  1782. }
  1783. static void bh_status(SLMP_INFO *info)
  1784. {
  1785. if ( debug_level >= DEBUG_LEVEL_BH )
  1786. printk( "%s(%d):%s bh_status() entry\n",
  1787. __FILE__,__LINE__,info->device_name);
  1788. info->ri_chkcount = 0;
  1789. info->dsr_chkcount = 0;
  1790. info->dcd_chkcount = 0;
  1791. info->cts_chkcount = 0;
  1792. }
  1793. static void isr_timer(SLMP_INFO * info)
  1794. {
  1795. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  1796. /* IER2<7..4> = timer<3..0> interrupt enables (0=disabled) */
  1797. write_reg(info, IER2, 0);
  1798. /* TMCS, Timer Control/Status Register
  1799. *
  1800. * 07 CMF, Compare match flag (read only) 1=match
  1801. * 06 ECMI, CMF Interrupt Enable: 0=disabled
  1802. * 05 Reserved, must be 0
  1803. * 04 TME, Timer Enable
  1804. * 03..00 Reserved, must be 0
  1805. *
  1806. * 0000 0000
  1807. */
  1808. write_reg(info, (unsigned char)(timer + TMCS), 0);
  1809. info->irq_occurred = true;
  1810. if ( debug_level >= DEBUG_LEVEL_ISR )
  1811. printk("%s(%d):%s isr_timer()\n",
  1812. __FILE__,__LINE__,info->device_name);
  1813. }
  1814. static void isr_rxint(SLMP_INFO * info)
  1815. {
  1816. struct tty_struct *tty = info->port.tty;
  1817. struct mgsl_icount *icount = &info->icount;
  1818. unsigned char status = read_reg(info, SR1) & info->ie1_value & (FLGD + IDLD + CDCD + BRKD);
  1819. unsigned char status2 = read_reg(info, SR2) & info->ie2_value & OVRN;
  1820. /* clear status bits */
  1821. if (status)
  1822. write_reg(info, SR1, status);
  1823. if (status2)
  1824. write_reg(info, SR2, status2);
  1825. if ( debug_level >= DEBUG_LEVEL_ISR )
  1826. printk("%s(%d):%s isr_rxint status=%02X %02x\n",
  1827. __FILE__,__LINE__,info->device_name,status,status2);
  1828. if (info->params.mode == MGSL_MODE_ASYNC) {
  1829. if (status & BRKD) {
  1830. icount->brk++;
  1831. /* process break detection if tty control
  1832. * is not set to ignore it
  1833. */
  1834. if ( tty ) {
  1835. if (!(status & info->ignore_status_mask1)) {
  1836. if (info->read_status_mask1 & BRKD) {
  1837. tty_insert_flip_char(tty, 0, TTY_BREAK);
  1838. if (info->port.flags & ASYNC_SAK)
  1839. do_SAK(tty);
  1840. }
  1841. }
  1842. }
  1843. }
  1844. }
  1845. else {
  1846. if (status & (FLGD|IDLD)) {
  1847. if (status & FLGD)
  1848. info->icount.exithunt++;
  1849. else if (status & IDLD)
  1850. info->icount.rxidle++;
  1851. wake_up_interruptible(&info->event_wait_q);
  1852. }
  1853. }
  1854. if (status & CDCD) {
  1855. /* simulate a common modem status change interrupt
  1856. * for our handler
  1857. */
  1858. get_signals( info );
  1859. isr_io_pin(info,
  1860. MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD));
  1861. }
  1862. }
  1863. /*
  1864. * handle async rx data interrupts
  1865. */
  1866. static void isr_rxrdy(SLMP_INFO * info)
  1867. {
  1868. u16 status;
  1869. unsigned char DataByte;
  1870. struct tty_struct *tty = info->port.tty;
  1871. struct mgsl_icount *icount = &info->icount;
  1872. if ( debug_level >= DEBUG_LEVEL_ISR )
  1873. printk("%s(%d):%s isr_rxrdy\n",
  1874. __FILE__,__LINE__,info->device_name);
  1875. while((status = read_reg(info,CST0)) & BIT0)
  1876. {
  1877. int flag = 0;
  1878. bool over = false;
  1879. DataByte = read_reg(info,TRB);
  1880. icount->rx++;
  1881. if ( status & (PE + FRME + OVRN) ) {
  1882. printk("%s(%d):%s rxerr=%04X\n",
  1883. __FILE__,__LINE__,info->device_name,status);
  1884. /* update error statistics */
  1885. if (status & PE)
  1886. icount->parity++;
  1887. else if (status & FRME)
  1888. icount->frame++;
  1889. else if (status & OVRN)
  1890. icount->overrun++;
  1891. /* discard char if tty control flags say so */
  1892. if (status & info->ignore_status_mask2)
  1893. continue;
  1894. status &= info->read_status_mask2;
  1895. if ( tty ) {
  1896. if (status & PE)
  1897. flag = TTY_PARITY;
  1898. else if (status & FRME)
  1899. flag = TTY_FRAME;
  1900. if (status & OVRN) {
  1901. /* Overrun is special, since it's
  1902. * reported immediately, and doesn't
  1903. * affect the current character
  1904. */
  1905. over = true;
  1906. }
  1907. }
  1908. } /* end of if (error) */
  1909. if ( tty ) {
  1910. tty_insert_flip_char(tty, DataByte, flag);
  1911. if (over)
  1912. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  1913. }
  1914. }
  1915. if ( debug_level >= DEBUG_LEVEL_ISR ) {
  1916. printk("%s(%d):%s rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  1917. __FILE__,__LINE__,info->device_name,
  1918. icount->rx,icount->brk,icount->parity,
  1919. icount->frame,icount->overrun);
  1920. }
  1921. if ( tty )
  1922. tty_flip_buffer_push(tty);
  1923. }
  1924. static void isr_txeom(SLMP_INFO * info, unsigned char status)
  1925. {
  1926. if ( debug_level >= DEBUG_LEVEL_ISR )
  1927. printk("%s(%d):%s isr_txeom status=%02x\n",
  1928. __FILE__,__LINE__,info->device_name,status);
  1929. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  1930. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  1931. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  1932. if (status & UDRN) {
  1933. write_reg(info, CMD, TXRESET);
  1934. write_reg(info, CMD, TXENABLE);
  1935. } else
  1936. write_reg(info, CMD, TXBUFCLR);
  1937. /* disable and clear tx interrupts */
  1938. info->ie0_value &= ~TXRDYE;
  1939. info->ie1_value &= ~(IDLE + UDRN);
  1940. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1941. write_reg(info, SR1, (unsigned char)(UDRN + IDLE));
  1942. if ( info->tx_active ) {
  1943. if (info->params.mode != MGSL_MODE_ASYNC) {
  1944. if (status & UDRN)
  1945. info->icount.txunder++;
  1946. else if (status & IDLE)
  1947. info->icount.txok++;
  1948. }
  1949. info->tx_active = false;
  1950. info->tx_count = info->tx_put = info->tx_get = 0;
  1951. del_timer(&info->tx_timer);
  1952. if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done ) {
  1953. info->serial_signals &= ~SerialSignal_RTS;
  1954. info->drop_rts_on_tx_done = false;
  1955. set_signals(info);
  1956. }
  1957. #if SYNCLINK_GENERIC_HDLC
  1958. if (info->netcount)
  1959. hdlcdev_tx_done(info);
  1960. else
  1961. #endif
  1962. {
  1963. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  1964. tx_stop(info);
  1965. return;
  1966. }
  1967. info->pending_bh |= BH_TRANSMIT;
  1968. }
  1969. }
  1970. }
  1971. /*
  1972. * handle tx status interrupts
  1973. */
  1974. static void isr_txint(SLMP_INFO * info)
  1975. {
  1976. unsigned char status = read_reg(info, SR1) & info->ie1_value & (UDRN + IDLE + CCTS);
  1977. /* clear status bits */
  1978. write_reg(info, SR1, status);
  1979. if ( debug_level >= DEBUG_LEVEL_ISR )
  1980. printk("%s(%d):%s isr_txint status=%02x\n",
  1981. __FILE__,__LINE__,info->device_name,status);
  1982. if (status & (UDRN + IDLE))
  1983. isr_txeom(info, status);
  1984. if (status & CCTS) {
  1985. /* simulate a common modem status change interrupt
  1986. * for our handler
  1987. */
  1988. get_signals( info );
  1989. isr_io_pin(info,
  1990. MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS));
  1991. }
  1992. }
  1993. /*
  1994. * handle async tx data interrupts
  1995. */
  1996. static void isr_txrdy(SLMP_INFO * info)
  1997. {
  1998. if ( debug_level >= DEBUG_LEVEL_ISR )
  1999. printk("%s(%d):%s isr_txrdy() tx_count=%d\n",
  2000. __FILE__,__LINE__,info->device_name,info->tx_count);
  2001. if (info->params.mode != MGSL_MODE_ASYNC) {
  2002. /* disable TXRDY IRQ, enable IDLE IRQ */
  2003. info->ie0_value &= ~TXRDYE;
  2004. info->ie1_value |= IDLE;
  2005. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  2006. return;
  2007. }
  2008. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  2009. tx_stop(info);
  2010. return;
  2011. }
  2012. if ( info->tx_count )
  2013. tx_load_fifo( info );
  2014. else {
  2015. info->tx_active = false;
  2016. info->ie0_value &= ~TXRDYE;
  2017. write_reg(info, IE0, info->ie0_value);
  2018. }
  2019. if (info->tx_count < WAKEUP_CHARS)
  2020. info->pending_bh |= BH_TRANSMIT;
  2021. }
  2022. static void isr_rxdmaok(SLMP_INFO * info)
  2023. {
  2024. /* BIT7 = EOT (end of transfer)
  2025. * BIT6 = EOM (end of message/frame)
  2026. */
  2027. unsigned char status = read_reg(info,RXDMA + DSR) & 0xc0;
  2028. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2029. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  2030. if ( debug_level >= DEBUG_LEVEL_ISR )
  2031. printk("%s(%d):%s isr_rxdmaok(), status=%02x\n",
  2032. __FILE__,__LINE__,info->device_name,status);
  2033. info->pending_bh |= BH_RECEIVE;
  2034. }
  2035. static void isr_rxdmaerror(SLMP_INFO * info)
  2036. {
  2037. /* BIT5 = BOF (buffer overflow)
  2038. * BIT4 = COF (counter overflow)
  2039. */
  2040. unsigned char status = read_reg(info,RXDMA + DSR) & 0x30;
  2041. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2042. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  2043. if ( debug_level >= DEBUG_LEVEL_ISR )
  2044. printk("%s(%d):%s isr_rxdmaerror(), status=%02x\n",
  2045. __FILE__,__LINE__,info->device_name,status);
  2046. info->rx_overflow = true;
  2047. info->pending_bh |= BH_RECEIVE;
  2048. }
  2049. static void isr_txdmaok(SLMP_INFO * info)
  2050. {
  2051. unsigned char status_reg1 = read_reg(info, SR1);
  2052. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  2053. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  2054. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2055. if ( debug_level >= DEBUG_LEVEL_ISR )
  2056. printk("%s(%d):%s isr_txdmaok(), status=%02x\n",
  2057. __FILE__,__LINE__,info->device_name,status_reg1);
  2058. /* program TXRDY as FIFO empty flag, enable TXRDY IRQ */
  2059. write_reg16(info, TRC0, 0);
  2060. info->ie0_value |= TXRDYE;
  2061. write_reg(info, IE0, info->ie0_value);
  2062. }
  2063. static void isr_txdmaerror(SLMP_INFO * info)
  2064. {
  2065. /* BIT5 = BOF (buffer overflow)
  2066. * BIT4 = COF (counter overflow)
  2067. */
  2068. unsigned char status = read_reg(info,TXDMA + DSR) & 0x30;
  2069. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2070. write_reg(info, TXDMA + DSR, (unsigned char)(status | 1));
  2071. if ( debug_level >= DEBUG_LEVEL_ISR )
  2072. printk("%s(%d):%s isr_txdmaerror(), status=%02x\n",
  2073. __FILE__,__LINE__,info->device_name,status);
  2074. }
  2075. /* handle input serial signal changes
  2076. */
  2077. static void isr_io_pin( SLMP_INFO *info, u16 status )
  2078. {
  2079. struct mgsl_icount *icount;
  2080. if ( debug_level >= DEBUG_LEVEL_ISR )
  2081. printk("%s(%d):isr_io_pin status=%04X\n",
  2082. __FILE__,__LINE__,status);
  2083. if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
  2084. MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
  2085. icount = &info->icount;
  2086. /* update input line counters */
  2087. if (status & MISCSTATUS_RI_LATCHED) {
  2088. icount->rng++;
  2089. if ( status & SerialSignal_RI )
  2090. info->input_signal_events.ri_up++;
  2091. else
  2092. info->input_signal_events.ri_down++;
  2093. }
  2094. if (status & MISCSTATUS_DSR_LATCHED) {
  2095. icount->dsr++;
  2096. if ( status & SerialSignal_DSR )
  2097. info->input_signal_events.dsr_up++;
  2098. else
  2099. info->input_signal_events.dsr_down++;
  2100. }
  2101. if (status & MISCSTATUS_DCD_LATCHED) {
  2102. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2103. info->ie1_value &= ~CDCD;
  2104. write_reg(info, IE1, info->ie1_value);
  2105. }
  2106. icount->dcd++;
  2107. if (status & SerialSignal_DCD) {
  2108. info->input_signal_events.dcd_up++;
  2109. } else
  2110. info->input_signal_events.dcd_down++;
  2111. #if SYNCLINK_GENERIC_HDLC
  2112. if (info->netcount) {
  2113. if (status & SerialSignal_DCD)
  2114. netif_carrier_on(info->netdev);
  2115. else
  2116. netif_carrier_off(info->netdev);
  2117. }
  2118. #endif
  2119. }
  2120. if (status & MISCSTATUS_CTS_LATCHED)
  2121. {
  2122. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2123. info->ie1_value &= ~CCTS;
  2124. write_reg(info, IE1, info->ie1_value);
  2125. }
  2126. icount->cts++;
  2127. if ( status & SerialSignal_CTS )
  2128. info->input_signal_events.cts_up++;
  2129. else
  2130. info->input_signal_events.cts_down++;
  2131. }
  2132. wake_up_interruptible(&info->status_event_wait_q);
  2133. wake_up_interruptible(&info->event_wait_q);
  2134. if ( (info->port.flags & ASYNC_CHECK_CD) &&
  2135. (status & MISCSTATUS_DCD_LATCHED) ) {
  2136. if ( debug_level >= DEBUG_LEVEL_ISR )
  2137. printk("%s CD now %s...", info->device_name,
  2138. (status & SerialSignal_DCD) ? "on" : "off");
  2139. if (status & SerialSignal_DCD)
  2140. wake_up_interruptible(&info->port.open_wait);
  2141. else {
  2142. if ( debug_level >= DEBUG_LEVEL_ISR )
  2143. printk("doing serial hangup...");
  2144. if (info->port.tty)
  2145. tty_hangup(info->port.tty);
  2146. }
  2147. }
  2148. if ( (info->port.flags & ASYNC_CTS_FLOW) &&
  2149. (status & MISCSTATUS_CTS_LATCHED) ) {
  2150. if ( info->port.tty ) {
  2151. if (info->port.tty->hw_stopped) {
  2152. if (status & SerialSignal_CTS) {
  2153. if ( debug_level >= DEBUG_LEVEL_ISR )
  2154. printk("CTS tx start...");
  2155. info->port.tty->hw_stopped = 0;
  2156. tx_start(info);
  2157. info->pending_bh |= BH_TRANSMIT;
  2158. return;
  2159. }
  2160. } else {
  2161. if (!(status & SerialSignal_CTS)) {
  2162. if ( debug_level >= DEBUG_LEVEL_ISR )
  2163. printk("CTS tx stop...");
  2164. info->port.tty->hw_stopped = 1;
  2165. tx_stop(info);
  2166. }
  2167. }
  2168. }
  2169. }
  2170. }
  2171. info->pending_bh |= BH_STATUS;
  2172. }
  2173. /* Interrupt service routine entry point.
  2174. *
  2175. * Arguments:
  2176. * irq interrupt number that caused interrupt
  2177. * dev_id device ID supplied during interrupt registration
  2178. * regs interrupted processor context
  2179. */
  2180. static irqreturn_t synclinkmp_interrupt(int dummy, void *dev_id)
  2181. {
  2182. SLMP_INFO *info = dev_id;
  2183. unsigned char status, status0, status1=0;
  2184. unsigned char dmastatus, dmastatus0, dmastatus1=0;
  2185. unsigned char timerstatus0, timerstatus1=0;
  2186. unsigned char shift;
  2187. unsigned int i;
  2188. unsigned short tmp;
  2189. if ( debug_level >= DEBUG_LEVEL_ISR )
  2190. printk(KERN_DEBUG "%s(%d): synclinkmp_interrupt(%d)entry.\n",
  2191. __FILE__, __LINE__, info->irq_level);
  2192. spin_lock(&info->lock);
  2193. for(;;) {
  2194. /* get status for SCA0 (ports 0-1) */
  2195. tmp = read_reg16(info, ISR0); /* get ISR0 and ISR1 in one read */
  2196. status0 = (unsigned char)tmp;
  2197. dmastatus0 = (unsigned char)(tmp>>8);
  2198. timerstatus0 = read_reg(info, ISR2);
  2199. if ( debug_level >= DEBUG_LEVEL_ISR )
  2200. printk(KERN_DEBUG "%s(%d):%s status0=%02x, dmastatus0=%02x, timerstatus0=%02x\n",
  2201. __FILE__, __LINE__, info->device_name,
  2202. status0, dmastatus0, timerstatus0);
  2203. if (info->port_count == 4) {
  2204. /* get status for SCA1 (ports 2-3) */
  2205. tmp = read_reg16(info->port_array[2], ISR0);
  2206. status1 = (unsigned char)tmp;
  2207. dmastatus1 = (unsigned char)(tmp>>8);
  2208. timerstatus1 = read_reg(info->port_array[2], ISR2);
  2209. if ( debug_level >= DEBUG_LEVEL_ISR )
  2210. printk("%s(%d):%s status1=%02x, dmastatus1=%02x, timerstatus1=%02x\n",
  2211. __FILE__,__LINE__,info->device_name,
  2212. status1,dmastatus1,timerstatus1);
  2213. }
  2214. if (!status0 && !dmastatus0 && !timerstatus0 &&
  2215. !status1 && !dmastatus1 && !timerstatus1)
  2216. break;
  2217. for(i=0; i < info->port_count ; i++) {
  2218. if (info->port_array[i] == NULL)
  2219. continue;
  2220. if (i < 2) {
  2221. status = status0;
  2222. dmastatus = dmastatus0;
  2223. } else {
  2224. status = status1;
  2225. dmastatus = dmastatus1;
  2226. }
  2227. shift = i & 1 ? 4 :0;
  2228. if (status & BIT0 << shift)
  2229. isr_rxrdy(info->port_array[i]);
  2230. if (status & BIT1 << shift)
  2231. isr_txrdy(info->port_array[i]);
  2232. if (status & BIT2 << shift)
  2233. isr_rxint(info->port_array[i]);
  2234. if (status & BIT3 << shift)
  2235. isr_txint(info->port_array[i]);
  2236. if (dmastatus & BIT0 << shift)
  2237. isr_rxdmaerror(info->port_array[i]);
  2238. if (dmastatus & BIT1 << shift)
  2239. isr_rxdmaok(info->port_array[i]);
  2240. if (dmastatus & BIT2 << shift)
  2241. isr_txdmaerror(info->port_array[i]);
  2242. if (dmastatus & BIT3 << shift)
  2243. isr_txdmaok(info->port_array[i]);
  2244. }
  2245. if (timerstatus0 & (BIT5 | BIT4))
  2246. isr_timer(info->port_array[0]);
  2247. if (timerstatus0 & (BIT7 | BIT6))
  2248. isr_timer(info->port_array[1]);
  2249. if (timerstatus1 & (BIT5 | BIT4))
  2250. isr_timer(info->port_array[2]);
  2251. if (timerstatus1 & (BIT7 | BIT6))
  2252. isr_timer(info->port_array[3]);
  2253. }
  2254. for(i=0; i < info->port_count ; i++) {
  2255. SLMP_INFO * port = info->port_array[i];
  2256. /* Request bottom half processing if there's something
  2257. * for it to do and the bh is not already running.
  2258. *
  2259. * Note: startup adapter diags require interrupts.
  2260. * do not request bottom half processing if the
  2261. * device is not open in a normal mode.
  2262. */
  2263. if ( port && (port->port.count || port->netcount) &&
  2264. port->pending_bh && !port->bh_running &&
  2265. !port->bh_requested ) {
  2266. if ( debug_level >= DEBUG_LEVEL_ISR )
  2267. printk("%s(%d):%s queueing bh task.\n",
  2268. __FILE__,__LINE__,port->device_name);
  2269. schedule_work(&port->task);
  2270. port->bh_requested = true;
  2271. }
  2272. }
  2273. spin_unlock(&info->lock);
  2274. if ( debug_level >= DEBUG_LEVEL_ISR )
  2275. printk(KERN_DEBUG "%s(%d):synclinkmp_interrupt(%d)exit.\n",
  2276. __FILE__, __LINE__, info->irq_level);
  2277. return IRQ_HANDLED;
  2278. }
  2279. /* Initialize and start device.
  2280. */
  2281. static int startup(SLMP_INFO * info)
  2282. {
  2283. if ( debug_level >= DEBUG_LEVEL_INFO )
  2284. printk("%s(%d):%s tx_releaseup()\n",__FILE__,__LINE__,info->device_name);
  2285. if (info->port.flags & ASYNC_INITIALIZED)
  2286. return 0;
  2287. if (!info->tx_buf) {
  2288. info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2289. if (!info->tx_buf) {
  2290. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  2291. __FILE__,__LINE__,info->device_name);
  2292. return -ENOMEM;
  2293. }
  2294. }
  2295. info->pending_bh = 0;
  2296. memset(&info->icount, 0, sizeof(info->icount));
  2297. /* program hardware for current parameters */
  2298. reset_port(info);
  2299. change_params(info);
  2300. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  2301. if (info->port.tty)
  2302. clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2303. info->port.flags |= ASYNC_INITIALIZED;
  2304. return 0;
  2305. }
  2306. /* Called by close() and hangup() to shutdown hardware
  2307. */
  2308. static void shutdown(SLMP_INFO * info)
  2309. {
  2310. unsigned long flags;
  2311. if (!(info->port.flags & ASYNC_INITIALIZED))
  2312. return;
  2313. if (debug_level >= DEBUG_LEVEL_INFO)
  2314. printk("%s(%d):%s synclinkmp_shutdown()\n",
  2315. __FILE__,__LINE__, info->device_name );
  2316. /* clear status wait queue because status changes */
  2317. /* can't happen after shutting down the hardware */
  2318. wake_up_interruptible(&info->status_event_wait_q);
  2319. wake_up_interruptible(&info->event_wait_q);
  2320. del_timer(&info->tx_timer);
  2321. del_timer(&info->status_timer);
  2322. kfree(info->tx_buf);
  2323. info->tx_buf = NULL;
  2324. spin_lock_irqsave(&info->lock,flags);
  2325. reset_port(info);
  2326. if (!info->port.tty || info->port.tty->termios->c_cflag & HUPCL) {
  2327. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  2328. set_signals(info);
  2329. }
  2330. spin_unlock_irqrestore(&info->lock,flags);
  2331. if (info->port.tty)
  2332. set_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2333. info->port.flags &= ~ASYNC_INITIALIZED;
  2334. }
  2335. static void program_hw(SLMP_INFO *info)
  2336. {
  2337. unsigned long flags;
  2338. spin_lock_irqsave(&info->lock,flags);
  2339. rx_stop(info);
  2340. tx_stop(info);
  2341. info->tx_count = info->tx_put = info->tx_get = 0;
  2342. if (info->params.mode == MGSL_MODE_HDLC || info->netcount)
  2343. hdlc_mode(info);
  2344. else
  2345. async_mode(info);
  2346. set_signals(info);
  2347. info->dcd_chkcount = 0;
  2348. info->cts_chkcount = 0;
  2349. info->ri_chkcount = 0;
  2350. info->dsr_chkcount = 0;
  2351. info->ie1_value |= (CDCD|CCTS);
  2352. write_reg(info, IE1, info->ie1_value);
  2353. get_signals(info);
  2354. if (info->netcount || (info->port.tty && info->port.tty->termios->c_cflag & CREAD) )
  2355. rx_start(info);
  2356. spin_unlock_irqrestore(&info->lock,flags);
  2357. }
  2358. /* Reconfigure adapter based on new parameters
  2359. */
  2360. static void change_params(SLMP_INFO *info)
  2361. {
  2362. unsigned cflag;
  2363. int bits_per_char;
  2364. if (!info->port.tty || !info->port.tty->termios)
  2365. return;
  2366. if (debug_level >= DEBUG_LEVEL_INFO)
  2367. printk("%s(%d):%s change_params()\n",
  2368. __FILE__,__LINE__, info->device_name );
  2369. cflag = info->port.tty->termios->c_cflag;
  2370. /* if B0 rate (hangup) specified then negate DTR and RTS */
  2371. /* otherwise assert DTR and RTS */
  2372. if (cflag & CBAUD)
  2373. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2374. else
  2375. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  2376. /* byte size and parity */
  2377. switch (cflag & CSIZE) {
  2378. case CS5: info->params.data_bits = 5; break;
  2379. case CS6: info->params.data_bits = 6; break;
  2380. case CS7: info->params.data_bits = 7; break;
  2381. case CS8: info->params.data_bits = 8; break;
  2382. /* Never happens, but GCC is too dumb to figure it out */
  2383. default: info->params.data_bits = 7; break;
  2384. }
  2385. if (cflag & CSTOPB)
  2386. info->params.stop_bits = 2;
  2387. else
  2388. info->params.stop_bits = 1;
  2389. info->params.parity = ASYNC_PARITY_NONE;
  2390. if (cflag & PARENB) {
  2391. if (cflag & PARODD)
  2392. info->params.parity = ASYNC_PARITY_ODD;
  2393. else
  2394. info->params.parity = ASYNC_PARITY_EVEN;
  2395. #ifdef CMSPAR
  2396. if (cflag & CMSPAR)
  2397. info->params.parity = ASYNC_PARITY_SPACE;
  2398. #endif
  2399. }
  2400. /* calculate number of jiffies to transmit a full
  2401. * FIFO (32 bytes) at specified data rate
  2402. */
  2403. bits_per_char = info->params.data_bits +
  2404. info->params.stop_bits + 1;
  2405. /* if port data rate is set to 460800 or less then
  2406. * allow tty settings to override, otherwise keep the
  2407. * current data rate.
  2408. */
  2409. if (info->params.data_rate <= 460800) {
  2410. info->params.data_rate = tty_get_baud_rate(info->port.tty);
  2411. }
  2412. if ( info->params.data_rate ) {
  2413. info->timeout = (32*HZ*bits_per_char) /
  2414. info->params.data_rate;
  2415. }
  2416. info->timeout += HZ/50; /* Add .02 seconds of slop */
  2417. if (cflag & CRTSCTS)
  2418. info->port.flags |= ASYNC_CTS_FLOW;
  2419. else
  2420. info->port.flags &= ~ASYNC_CTS_FLOW;
  2421. if (cflag & CLOCAL)
  2422. info->port.flags &= ~ASYNC_CHECK_CD;
  2423. else
  2424. info->port.flags |= ASYNC_CHECK_CD;
  2425. /* process tty input control flags */
  2426. info->read_status_mask2 = OVRN;
  2427. if (I_INPCK(info->port.tty))
  2428. info->read_status_mask2 |= PE | FRME;
  2429. if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
  2430. info->read_status_mask1 |= BRKD;
  2431. if (I_IGNPAR(info->port.tty))
  2432. info->ignore_status_mask2 |= PE | FRME;
  2433. if (I_IGNBRK(info->port.tty)) {
  2434. info->ignore_status_mask1 |= BRKD;
  2435. /* If ignoring parity and break indicators, ignore
  2436. * overruns too. (For real raw support).
  2437. */
  2438. if (I_IGNPAR(info->port.tty))
  2439. info->ignore_status_mask2 |= OVRN;
  2440. }
  2441. program_hw(info);
  2442. }
  2443. static int get_stats(SLMP_INFO * info, struct mgsl_icount __user *user_icount)
  2444. {
  2445. int err;
  2446. if (debug_level >= DEBUG_LEVEL_INFO)
  2447. printk("%s(%d):%s get_params()\n",
  2448. __FILE__,__LINE__, info->device_name);
  2449. if (!user_icount) {
  2450. memset(&info->icount, 0, sizeof(info->icount));
  2451. } else {
  2452. COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
  2453. if (err)
  2454. return -EFAULT;
  2455. }
  2456. return 0;
  2457. }
  2458. static int get_params(SLMP_INFO * info, MGSL_PARAMS __user *user_params)
  2459. {
  2460. int err;
  2461. if (debug_level >= DEBUG_LEVEL_INFO)
  2462. printk("%s(%d):%s get_params()\n",
  2463. __FILE__,__LINE__, info->device_name);
  2464. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  2465. if (err) {
  2466. if ( debug_level >= DEBUG_LEVEL_INFO )
  2467. printk( "%s(%d):%s get_params() user buffer copy failed\n",
  2468. __FILE__,__LINE__,info->device_name);
  2469. return -EFAULT;
  2470. }
  2471. return 0;
  2472. }
  2473. static int set_params(SLMP_INFO * info, MGSL_PARAMS __user *new_params)
  2474. {
  2475. unsigned long flags;
  2476. MGSL_PARAMS tmp_params;
  2477. int err;
  2478. if (debug_level >= DEBUG_LEVEL_INFO)
  2479. printk("%s(%d):%s set_params\n",
  2480. __FILE__,__LINE__,info->device_name );
  2481. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  2482. if (err) {
  2483. if ( debug_level >= DEBUG_LEVEL_INFO )
  2484. printk( "%s(%d):%s set_params() user buffer copy failed\n",
  2485. __FILE__,__LINE__,info->device_name);
  2486. return -EFAULT;
  2487. }
  2488. spin_lock_irqsave(&info->lock,flags);
  2489. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  2490. spin_unlock_irqrestore(&info->lock,flags);
  2491. change_params(info);
  2492. return 0;
  2493. }
  2494. static int get_txidle(SLMP_INFO * info, int __user *idle_mode)
  2495. {
  2496. int err;
  2497. if (debug_level >= DEBUG_LEVEL_INFO)
  2498. printk("%s(%d):%s get_txidle()=%d\n",
  2499. __FILE__,__LINE__, info->device_name, info->idle_mode);
  2500. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  2501. if (err) {
  2502. if ( debug_level >= DEBUG_LEVEL_INFO )
  2503. printk( "%s(%d):%s get_txidle() user buffer copy failed\n",
  2504. __FILE__,__LINE__,info->device_name);
  2505. return -EFAULT;
  2506. }
  2507. return 0;
  2508. }
  2509. static int set_txidle(SLMP_INFO * info, int idle_mode)
  2510. {
  2511. unsigned long flags;
  2512. if (debug_level >= DEBUG_LEVEL_INFO)
  2513. printk("%s(%d):%s set_txidle(%d)\n",
  2514. __FILE__,__LINE__,info->device_name, idle_mode );
  2515. spin_lock_irqsave(&info->lock,flags);
  2516. info->idle_mode = idle_mode;
  2517. tx_set_idle( info );
  2518. spin_unlock_irqrestore(&info->lock,flags);
  2519. return 0;
  2520. }
  2521. static int tx_enable(SLMP_INFO * info, int enable)
  2522. {
  2523. unsigned long flags;
  2524. if (debug_level >= DEBUG_LEVEL_INFO)
  2525. printk("%s(%d):%s tx_enable(%d)\n",
  2526. __FILE__,__LINE__,info->device_name, enable);
  2527. spin_lock_irqsave(&info->lock,flags);
  2528. if ( enable ) {
  2529. if ( !info->tx_enabled ) {
  2530. tx_start(info);
  2531. }
  2532. } else {
  2533. if ( info->tx_enabled )
  2534. tx_stop(info);
  2535. }
  2536. spin_unlock_irqrestore(&info->lock,flags);
  2537. return 0;
  2538. }
  2539. /* abort send HDLC frame
  2540. */
  2541. static int tx_abort(SLMP_INFO * info)
  2542. {
  2543. unsigned long flags;
  2544. if (debug_level >= DEBUG_LEVEL_INFO)
  2545. printk("%s(%d):%s tx_abort()\n",
  2546. __FILE__,__LINE__,info->device_name);
  2547. spin_lock_irqsave(&info->lock,flags);
  2548. if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC ) {
  2549. info->ie1_value &= ~UDRN;
  2550. info->ie1_value |= IDLE;
  2551. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  2552. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  2553. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  2554. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2555. write_reg(info, CMD, TXABORT);
  2556. }
  2557. spin_unlock_irqrestore(&info->lock,flags);
  2558. return 0;
  2559. }
  2560. static int rx_enable(SLMP_INFO * info, int enable)
  2561. {
  2562. unsigned long flags;
  2563. if (debug_level >= DEBUG_LEVEL_INFO)
  2564. printk("%s(%d):%s rx_enable(%d)\n",
  2565. __FILE__,__LINE__,info->device_name,enable);
  2566. spin_lock_irqsave(&info->lock,flags);
  2567. if ( enable ) {
  2568. if ( !info->rx_enabled )
  2569. rx_start(info);
  2570. } else {
  2571. if ( info->rx_enabled )
  2572. rx_stop(info);
  2573. }
  2574. spin_unlock_irqrestore(&info->lock,flags);
  2575. return 0;
  2576. }
  2577. /* wait for specified event to occur
  2578. */
  2579. static int wait_mgsl_event(SLMP_INFO * info, int __user *mask_ptr)
  2580. {
  2581. unsigned long flags;
  2582. int s;
  2583. int rc=0;
  2584. struct mgsl_icount cprev, cnow;
  2585. int events;
  2586. int mask;
  2587. struct _input_signal_events oldsigs, newsigs;
  2588. DECLARE_WAITQUEUE(wait, current);
  2589. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  2590. if (rc) {
  2591. return -EFAULT;
  2592. }
  2593. if (debug_level >= DEBUG_LEVEL_INFO)
  2594. printk("%s(%d):%s wait_mgsl_event(%d)\n",
  2595. __FILE__,__LINE__,info->device_name,mask);
  2596. spin_lock_irqsave(&info->lock,flags);
  2597. /* return immediately if state matches requested events */
  2598. get_signals(info);
  2599. s = info->serial_signals;
  2600. events = mask &
  2601. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  2602. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  2603. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  2604. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  2605. if (events) {
  2606. spin_unlock_irqrestore(&info->lock,flags);
  2607. goto exit;
  2608. }
  2609. /* save current irq counts */
  2610. cprev = info->icount;
  2611. oldsigs = info->input_signal_events;
  2612. /* enable hunt and idle irqs if needed */
  2613. if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
  2614. unsigned char oldval = info->ie1_value;
  2615. unsigned char newval = oldval +
  2616. (mask & MgslEvent_ExitHuntMode ? FLGD:0) +
  2617. (mask & MgslEvent_IdleReceived ? IDLD:0);
  2618. if ( oldval != newval ) {
  2619. info->ie1_value = newval;
  2620. write_reg(info, IE1, info->ie1_value);
  2621. }
  2622. }
  2623. set_current_state(TASK_INTERRUPTIBLE);
  2624. add_wait_queue(&info->event_wait_q, &wait);
  2625. spin_unlock_irqrestore(&info->lock,flags);
  2626. for(;;) {
  2627. schedule();
  2628. if (signal_pending(current)) {
  2629. rc = -ERESTARTSYS;
  2630. break;
  2631. }
  2632. /* get current irq counts */
  2633. spin_lock_irqsave(&info->lock,flags);
  2634. cnow = info->icount;
  2635. newsigs = info->input_signal_events;
  2636. set_current_state(TASK_INTERRUPTIBLE);
  2637. spin_unlock_irqrestore(&info->lock,flags);
  2638. /* if no change, wait aborted for some reason */
  2639. if (newsigs.dsr_up == oldsigs.dsr_up &&
  2640. newsigs.dsr_down == oldsigs.dsr_down &&
  2641. newsigs.dcd_up == oldsigs.dcd_up &&
  2642. newsigs.dcd_down == oldsigs.dcd_down &&
  2643. newsigs.cts_up == oldsigs.cts_up &&
  2644. newsigs.cts_down == oldsigs.cts_down &&
  2645. newsigs.ri_up == oldsigs.ri_up &&
  2646. newsigs.ri_down == oldsigs.ri_down &&
  2647. cnow.exithunt == cprev.exithunt &&
  2648. cnow.rxidle == cprev.rxidle) {
  2649. rc = -EIO;
  2650. break;
  2651. }
  2652. events = mask &
  2653. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  2654. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  2655. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  2656. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  2657. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  2658. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  2659. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  2660. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  2661. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  2662. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  2663. if (events)
  2664. break;
  2665. cprev = cnow;
  2666. oldsigs = newsigs;
  2667. }
  2668. remove_wait_queue(&info->event_wait_q, &wait);
  2669. set_current_state(TASK_RUNNING);
  2670. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2671. spin_lock_irqsave(&info->lock,flags);
  2672. if (!waitqueue_active(&info->event_wait_q)) {
  2673. /* disable enable exit hunt mode/idle rcvd IRQs */
  2674. info->ie1_value &= ~(FLGD|IDLD);
  2675. write_reg(info, IE1, info->ie1_value);
  2676. }
  2677. spin_unlock_irqrestore(&info->lock,flags);
  2678. }
  2679. exit:
  2680. if ( rc == 0 )
  2681. PUT_USER(rc, events, mask_ptr);
  2682. return rc;
  2683. }
  2684. static int modem_input_wait(SLMP_INFO *info,int arg)
  2685. {
  2686. unsigned long flags;
  2687. int rc;
  2688. struct mgsl_icount cprev, cnow;
  2689. DECLARE_WAITQUEUE(wait, current);
  2690. /* save current irq counts */
  2691. spin_lock_irqsave(&info->lock,flags);
  2692. cprev = info->icount;
  2693. add_wait_queue(&info->status_event_wait_q, &wait);
  2694. set_current_state(TASK_INTERRUPTIBLE);
  2695. spin_unlock_irqrestore(&info->lock,flags);
  2696. for(;;) {
  2697. schedule();
  2698. if (signal_pending(current)) {
  2699. rc = -ERESTARTSYS;
  2700. break;
  2701. }
  2702. /* get new irq counts */
  2703. spin_lock_irqsave(&info->lock,flags);
  2704. cnow = info->icount;
  2705. set_current_state(TASK_INTERRUPTIBLE);
  2706. spin_unlock_irqrestore(&info->lock,flags);
  2707. /* if no change, wait aborted for some reason */
  2708. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  2709. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  2710. rc = -EIO;
  2711. break;
  2712. }
  2713. /* check for change in caller specified modem input */
  2714. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  2715. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  2716. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  2717. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  2718. rc = 0;
  2719. break;
  2720. }
  2721. cprev = cnow;
  2722. }
  2723. remove_wait_queue(&info->status_event_wait_q, &wait);
  2724. set_current_state(TASK_RUNNING);
  2725. return rc;
  2726. }
  2727. /* return the state of the serial control and status signals
  2728. */
  2729. static int tiocmget(struct tty_struct *tty, struct file *file)
  2730. {
  2731. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  2732. unsigned int result;
  2733. unsigned long flags;
  2734. spin_lock_irqsave(&info->lock,flags);
  2735. get_signals(info);
  2736. spin_unlock_irqrestore(&info->lock,flags);
  2737. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
  2738. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
  2739. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
  2740. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
  2741. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
  2742. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
  2743. if (debug_level >= DEBUG_LEVEL_INFO)
  2744. printk("%s(%d):%s tiocmget() value=%08X\n",
  2745. __FILE__,__LINE__, info->device_name, result );
  2746. return result;
  2747. }
  2748. /* set modem control signals (DTR/RTS)
  2749. */
  2750. static int tiocmset(struct tty_struct *tty, struct file *file,
  2751. unsigned int set, unsigned int clear)
  2752. {
  2753. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  2754. unsigned long flags;
  2755. if (debug_level >= DEBUG_LEVEL_INFO)
  2756. printk("%s(%d):%s tiocmset(%x,%x)\n",
  2757. __FILE__,__LINE__,info->device_name, set, clear);
  2758. if (set & TIOCM_RTS)
  2759. info->serial_signals |= SerialSignal_RTS;
  2760. if (set & TIOCM_DTR)
  2761. info->serial_signals |= SerialSignal_DTR;
  2762. if (clear & TIOCM_RTS)
  2763. info->serial_signals &= ~SerialSignal_RTS;
  2764. if (clear & TIOCM_DTR)
  2765. info->serial_signals &= ~SerialSignal_DTR;
  2766. spin_lock_irqsave(&info->lock,flags);
  2767. set_signals(info);
  2768. spin_unlock_irqrestore(&info->lock,flags);
  2769. return 0;
  2770. }
  2771. /* Block the current process until the specified port is ready to open.
  2772. */
  2773. static int block_til_ready(struct tty_struct *tty, struct file *filp,
  2774. SLMP_INFO *info)
  2775. {
  2776. DECLARE_WAITQUEUE(wait, current);
  2777. int retval;
  2778. bool do_clocal = false;
  2779. bool extra_count = false;
  2780. unsigned long flags;
  2781. if (debug_level >= DEBUG_LEVEL_INFO)
  2782. printk("%s(%d):%s block_til_ready()\n",
  2783. __FILE__,__LINE__, tty->driver->name );
  2784. if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
  2785. /* nonblock mode is set or port is not enabled */
  2786. /* just verify that callout device is not active */
  2787. info->port.flags |= ASYNC_NORMAL_ACTIVE;
  2788. return 0;
  2789. }
  2790. if (tty->termios->c_cflag & CLOCAL)
  2791. do_clocal = true;
  2792. /* Wait for carrier detect and the line to become
  2793. * free (i.e., not in use by the callout). While we are in
  2794. * this loop, info->port.count is dropped by one, so that
  2795. * close() knows when to free things. We restore it upon
  2796. * exit, either normal or abnormal.
  2797. */
  2798. retval = 0;
  2799. add_wait_queue(&info->port.open_wait, &wait);
  2800. if (debug_level >= DEBUG_LEVEL_INFO)
  2801. printk("%s(%d):%s block_til_ready() before block, count=%d\n",
  2802. __FILE__,__LINE__, tty->driver->name, info->port.count );
  2803. spin_lock_irqsave(&info->lock, flags);
  2804. if (!tty_hung_up_p(filp)) {
  2805. extra_count = true;
  2806. info->port.count--;
  2807. }
  2808. spin_unlock_irqrestore(&info->lock, flags);
  2809. info->port.blocked_open++;
  2810. while (1) {
  2811. if ((tty->termios->c_cflag & CBAUD)) {
  2812. spin_lock_irqsave(&info->lock,flags);
  2813. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2814. set_signals(info);
  2815. spin_unlock_irqrestore(&info->lock,flags);
  2816. }
  2817. set_current_state(TASK_INTERRUPTIBLE);
  2818. if (tty_hung_up_p(filp) || !(info->port.flags & ASYNC_INITIALIZED)){
  2819. retval = (info->port.flags & ASYNC_HUP_NOTIFY) ?
  2820. -EAGAIN : -ERESTARTSYS;
  2821. break;
  2822. }
  2823. spin_lock_irqsave(&info->lock,flags);
  2824. get_signals(info);
  2825. spin_unlock_irqrestore(&info->lock,flags);
  2826. if (!(info->port.flags & ASYNC_CLOSING) &&
  2827. (do_clocal || (info->serial_signals & SerialSignal_DCD)) ) {
  2828. break;
  2829. }
  2830. if (signal_pending(current)) {
  2831. retval = -ERESTARTSYS;
  2832. break;
  2833. }
  2834. if (debug_level >= DEBUG_LEVEL_INFO)
  2835. printk("%s(%d):%s block_til_ready() count=%d\n",
  2836. __FILE__,__LINE__, tty->driver->name, info->port.count );
  2837. schedule();
  2838. }
  2839. set_current_state(TASK_RUNNING);
  2840. remove_wait_queue(&info->port.open_wait, &wait);
  2841. if (extra_count)
  2842. info->port.count++;
  2843. info->port.blocked_open--;
  2844. if (debug_level >= DEBUG_LEVEL_INFO)
  2845. printk("%s(%d):%s block_til_ready() after, count=%d\n",
  2846. __FILE__,__LINE__, tty->driver->name, info->port.count );
  2847. if (!retval)
  2848. info->port.flags |= ASYNC_NORMAL_ACTIVE;
  2849. return retval;
  2850. }
  2851. static int alloc_dma_bufs(SLMP_INFO *info)
  2852. {
  2853. unsigned short BuffersPerFrame;
  2854. unsigned short BufferCount;
  2855. // Force allocation to start at 64K boundary for each port.
  2856. // This is necessary because *all* buffer descriptors for a port
  2857. // *must* be in the same 64K block. All descriptors on a port
  2858. // share a common 'base' address (upper 8 bits of 24 bits) programmed
  2859. // into the CBP register.
  2860. info->port_array[0]->last_mem_alloc = (SCA_MEM_SIZE/4) * info->port_num;
  2861. /* Calculate the number of DMA buffers necessary to hold the */
  2862. /* largest allowable frame size. Note: If the max frame size is */
  2863. /* not an even multiple of the DMA buffer size then we need to */
  2864. /* round the buffer count per frame up one. */
  2865. BuffersPerFrame = (unsigned short)(info->max_frame_size/SCABUFSIZE);
  2866. if ( info->max_frame_size % SCABUFSIZE )
  2867. BuffersPerFrame++;
  2868. /* calculate total number of data buffers (SCABUFSIZE) possible
  2869. * in one ports memory (SCA_MEM_SIZE/4) after allocating memory
  2870. * for the descriptor list (BUFFERLISTSIZE).
  2871. */
  2872. BufferCount = (SCA_MEM_SIZE/4 - BUFFERLISTSIZE)/SCABUFSIZE;
  2873. /* limit number of buffers to maximum amount of descriptors */
  2874. if (BufferCount > BUFFERLISTSIZE/sizeof(SCADESC))
  2875. BufferCount = BUFFERLISTSIZE/sizeof(SCADESC);
  2876. /* use enough buffers to transmit one max size frame */
  2877. info->tx_buf_count = BuffersPerFrame + 1;
  2878. /* never use more than half the available buffers for transmit */
  2879. if (info->tx_buf_count > (BufferCount/2))
  2880. info->tx_buf_count = BufferCount/2;
  2881. if (info->tx_buf_count > SCAMAXDESC)
  2882. info->tx_buf_count = SCAMAXDESC;
  2883. /* use remaining buffers for receive */
  2884. info->rx_buf_count = BufferCount - info->tx_buf_count;
  2885. if (info->rx_buf_count > SCAMAXDESC)
  2886. info->rx_buf_count = SCAMAXDESC;
  2887. if ( debug_level >= DEBUG_LEVEL_INFO )
  2888. printk("%s(%d):%s Allocating %d TX and %d RX DMA buffers.\n",
  2889. __FILE__,__LINE__, info->device_name,
  2890. info->tx_buf_count,info->rx_buf_count);
  2891. if ( alloc_buf_list( info ) < 0 ||
  2892. alloc_frame_bufs(info,
  2893. info->rx_buf_list,
  2894. info->rx_buf_list_ex,
  2895. info->rx_buf_count) < 0 ||
  2896. alloc_frame_bufs(info,
  2897. info->tx_buf_list,
  2898. info->tx_buf_list_ex,
  2899. info->tx_buf_count) < 0 ||
  2900. alloc_tmp_rx_buf(info) < 0 ) {
  2901. printk("%s(%d):%s Can't allocate DMA buffer memory\n",
  2902. __FILE__,__LINE__, info->device_name);
  2903. return -ENOMEM;
  2904. }
  2905. rx_reset_buffers( info );
  2906. return 0;
  2907. }
  2908. /* Allocate DMA buffers for the transmit and receive descriptor lists.
  2909. */
  2910. static int alloc_buf_list(SLMP_INFO *info)
  2911. {
  2912. unsigned int i;
  2913. /* build list in adapter shared memory */
  2914. info->buffer_list = info->memory_base + info->port_array[0]->last_mem_alloc;
  2915. info->buffer_list_phys = info->port_array[0]->last_mem_alloc;
  2916. info->port_array[0]->last_mem_alloc += BUFFERLISTSIZE;
  2917. memset(info->buffer_list, 0, BUFFERLISTSIZE);
  2918. /* Save virtual address pointers to the receive and */
  2919. /* transmit buffer lists. (Receive 1st). These pointers will */
  2920. /* be used by the processor to access the lists. */
  2921. info->rx_buf_list = (SCADESC *)info->buffer_list;
  2922. info->tx_buf_list = (SCADESC *)info->buffer_list;
  2923. info->tx_buf_list += info->rx_buf_count;
  2924. /* Build links for circular buffer entry lists (tx and rx)
  2925. *
  2926. * Note: links are physical addresses read by the SCA device
  2927. * to determine the next buffer entry to use.
  2928. */
  2929. for ( i = 0; i < info->rx_buf_count; i++ ) {
  2930. /* calculate and store physical address of this buffer entry */
  2931. info->rx_buf_list_ex[i].phys_entry =
  2932. info->buffer_list_phys + (i * sizeof(SCABUFSIZE));
  2933. /* calculate and store physical address of */
  2934. /* next entry in cirular list of entries */
  2935. info->rx_buf_list[i].next = info->buffer_list_phys;
  2936. if ( i < info->rx_buf_count - 1 )
  2937. info->rx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2938. info->rx_buf_list[i].length = SCABUFSIZE;
  2939. }
  2940. for ( i = 0; i < info->tx_buf_count; i++ ) {
  2941. /* calculate and store physical address of this buffer entry */
  2942. info->tx_buf_list_ex[i].phys_entry = info->buffer_list_phys +
  2943. ((info->rx_buf_count + i) * sizeof(SCADESC));
  2944. /* calculate and store physical address of */
  2945. /* next entry in cirular list of entries */
  2946. info->tx_buf_list[i].next = info->buffer_list_phys +
  2947. info->rx_buf_count * sizeof(SCADESC);
  2948. if ( i < info->tx_buf_count - 1 )
  2949. info->tx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2950. }
  2951. return 0;
  2952. }
  2953. /* Allocate the frame DMA buffers used by the specified buffer list.
  2954. */
  2955. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *buf_list,SCADESC_EX *buf_list_ex,int count)
  2956. {
  2957. int i;
  2958. unsigned long phys_addr;
  2959. for ( i = 0; i < count; i++ ) {
  2960. buf_list_ex[i].virt_addr = info->memory_base + info->port_array[0]->last_mem_alloc;
  2961. phys_addr = info->port_array[0]->last_mem_alloc;
  2962. info->port_array[0]->last_mem_alloc += SCABUFSIZE;
  2963. buf_list[i].buf_ptr = (unsigned short)phys_addr;
  2964. buf_list[i].buf_base = (unsigned char)(phys_addr >> 16);
  2965. }
  2966. return 0;
  2967. }
  2968. static void free_dma_bufs(SLMP_INFO *info)
  2969. {
  2970. info->buffer_list = NULL;
  2971. info->rx_buf_list = NULL;
  2972. info->tx_buf_list = NULL;
  2973. }
  2974. /* allocate buffer large enough to hold max_frame_size.
  2975. * This buffer is used to pass an assembled frame to the line discipline.
  2976. */
  2977. static int alloc_tmp_rx_buf(SLMP_INFO *info)
  2978. {
  2979. info->tmp_rx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2980. if (info->tmp_rx_buf == NULL)
  2981. return -ENOMEM;
  2982. return 0;
  2983. }
  2984. static void free_tmp_rx_buf(SLMP_INFO *info)
  2985. {
  2986. kfree(info->tmp_rx_buf);
  2987. info->tmp_rx_buf = NULL;
  2988. }
  2989. static int claim_resources(SLMP_INFO *info)
  2990. {
  2991. if (request_mem_region(info->phys_memory_base,SCA_MEM_SIZE,"synclinkmp") == NULL) {
  2992. printk( "%s(%d):%s mem addr conflict, Addr=%08X\n",
  2993. __FILE__,__LINE__,info->device_name, info->phys_memory_base);
  2994. info->init_error = DiagStatus_AddressConflict;
  2995. goto errout;
  2996. }
  2997. else
  2998. info->shared_mem_requested = true;
  2999. if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclinkmp") == NULL) {
  3000. printk( "%s(%d):%s lcr mem addr conflict, Addr=%08X\n",
  3001. __FILE__,__LINE__,info->device_name, info->phys_lcr_base);
  3002. info->init_error = DiagStatus_AddressConflict;
  3003. goto errout;
  3004. }
  3005. else
  3006. info->lcr_mem_requested = true;
  3007. if (request_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE,"synclinkmp") == NULL) {
  3008. printk( "%s(%d):%s sca mem addr conflict, Addr=%08X\n",
  3009. __FILE__,__LINE__,info->device_name, info->phys_sca_base);
  3010. info->init_error = DiagStatus_AddressConflict;
  3011. goto errout;
  3012. }
  3013. else
  3014. info->sca_base_requested = true;
  3015. if (request_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE,"synclinkmp") == NULL) {
  3016. printk( "%s(%d):%s stat/ctrl mem addr conflict, Addr=%08X\n",
  3017. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base);
  3018. info->init_error = DiagStatus_AddressConflict;
  3019. goto errout;
  3020. }
  3021. else
  3022. info->sca_statctrl_requested = true;
  3023. info->memory_base = ioremap_nocache(info->phys_memory_base,
  3024. SCA_MEM_SIZE);
  3025. if (!info->memory_base) {
  3026. printk( "%s(%d):%s Cant map shared memory, MemAddr=%08X\n",
  3027. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3028. info->init_error = DiagStatus_CantAssignPciResources;
  3029. goto errout;
  3030. }
  3031. info->lcr_base = ioremap_nocache(info->phys_lcr_base, PAGE_SIZE);
  3032. if (!info->lcr_base) {
  3033. printk( "%s(%d):%s Cant map LCR memory, MemAddr=%08X\n",
  3034. __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
  3035. info->init_error = DiagStatus_CantAssignPciResources;
  3036. goto errout;
  3037. }
  3038. info->lcr_base += info->lcr_offset;
  3039. info->sca_base = ioremap_nocache(info->phys_sca_base, PAGE_SIZE);
  3040. if (!info->sca_base) {
  3041. printk( "%s(%d):%s Cant map SCA memory, MemAddr=%08X\n",
  3042. __FILE__,__LINE__,info->device_name, info->phys_sca_base );
  3043. info->init_error = DiagStatus_CantAssignPciResources;
  3044. goto errout;
  3045. }
  3046. info->sca_base += info->sca_offset;
  3047. info->statctrl_base = ioremap_nocache(info->phys_statctrl_base,
  3048. PAGE_SIZE);
  3049. if (!info->statctrl_base) {
  3050. printk( "%s(%d):%s Cant map SCA Status/Control memory, MemAddr=%08X\n",
  3051. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base );
  3052. info->init_error = DiagStatus_CantAssignPciResources;
  3053. goto errout;
  3054. }
  3055. info->statctrl_base += info->statctrl_offset;
  3056. if ( !memory_test(info) ) {
  3057. printk( "%s(%d):Shared Memory Test failed for device %s MemAddr=%08X\n",
  3058. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3059. info->init_error = DiagStatus_MemoryError;
  3060. goto errout;
  3061. }
  3062. return 0;
  3063. errout:
  3064. release_resources( info );
  3065. return -ENODEV;
  3066. }
  3067. static void release_resources(SLMP_INFO *info)
  3068. {
  3069. if ( debug_level >= DEBUG_LEVEL_INFO )
  3070. printk( "%s(%d):%s release_resources() entry\n",
  3071. __FILE__,__LINE__,info->device_name );
  3072. if ( info->irq_requested ) {
  3073. free_irq(info->irq_level, info);
  3074. info->irq_requested = false;
  3075. }
  3076. if ( info->shared_mem_requested ) {
  3077. release_mem_region(info->phys_memory_base,SCA_MEM_SIZE);
  3078. info->shared_mem_requested = false;
  3079. }
  3080. if ( info->lcr_mem_requested ) {
  3081. release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
  3082. info->lcr_mem_requested = false;
  3083. }
  3084. if ( info->sca_base_requested ) {
  3085. release_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE);
  3086. info->sca_base_requested = false;
  3087. }
  3088. if ( info->sca_statctrl_requested ) {
  3089. release_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE);
  3090. info->sca_statctrl_requested = false;
  3091. }
  3092. if (info->memory_base){
  3093. iounmap(info->memory_base);
  3094. info->memory_base = NULL;
  3095. }
  3096. if (info->sca_base) {
  3097. iounmap(info->sca_base - info->sca_offset);
  3098. info->sca_base=NULL;
  3099. }
  3100. if (info->statctrl_base) {
  3101. iounmap(info->statctrl_base - info->statctrl_offset);
  3102. info->statctrl_base=NULL;
  3103. }
  3104. if (info->lcr_base){
  3105. iounmap(info->lcr_base - info->lcr_offset);
  3106. info->lcr_base = NULL;
  3107. }
  3108. if ( debug_level >= DEBUG_LEVEL_INFO )
  3109. printk( "%s(%d):%s release_resources() exit\n",
  3110. __FILE__,__LINE__,info->device_name );
  3111. }
  3112. /* Add the specified device instance data structure to the
  3113. * global linked list of devices and increment the device count.
  3114. */
  3115. static void add_device(SLMP_INFO *info)
  3116. {
  3117. info->next_device = NULL;
  3118. info->line = synclinkmp_device_count;
  3119. sprintf(info->device_name,"ttySLM%dp%d",info->adapter_num,info->port_num);
  3120. if (info->line < MAX_DEVICES) {
  3121. if (maxframe[info->line])
  3122. info->max_frame_size = maxframe[info->line];
  3123. }
  3124. synclinkmp_device_count++;
  3125. if ( !synclinkmp_device_list )
  3126. synclinkmp_device_list = info;
  3127. else {
  3128. SLMP_INFO *current_dev = synclinkmp_device_list;
  3129. while( current_dev->next_device )
  3130. current_dev = current_dev->next_device;
  3131. current_dev->next_device = info;
  3132. }
  3133. if ( info->max_frame_size < 4096 )
  3134. info->max_frame_size = 4096;
  3135. else if ( info->max_frame_size > 65535 )
  3136. info->max_frame_size = 65535;
  3137. printk( "SyncLink MultiPort %s: "
  3138. "Mem=(%08x %08X %08x %08X) IRQ=%d MaxFrameSize=%u\n",
  3139. info->device_name,
  3140. info->phys_sca_base,
  3141. info->phys_memory_base,
  3142. info->phys_statctrl_base,
  3143. info->phys_lcr_base,
  3144. info->irq_level,
  3145. info->max_frame_size );
  3146. #if SYNCLINK_GENERIC_HDLC
  3147. hdlcdev_init(info);
  3148. #endif
  3149. }
  3150. /* Allocate and initialize a device instance structure
  3151. *
  3152. * Return Value: pointer to SLMP_INFO if success, otherwise NULL
  3153. */
  3154. static SLMP_INFO *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
  3155. {
  3156. SLMP_INFO *info;
  3157. info = kzalloc(sizeof(SLMP_INFO),
  3158. GFP_KERNEL);
  3159. if (!info) {
  3160. printk("%s(%d) Error can't allocate device instance data for adapter %d, port %d\n",
  3161. __FILE__,__LINE__, adapter_num, port_num);
  3162. } else {
  3163. tty_port_init(&info->port);
  3164. info->magic = MGSL_MAGIC;
  3165. INIT_WORK(&info->task, bh_handler);
  3166. info->max_frame_size = 4096;
  3167. info->port.close_delay = 5*HZ/10;
  3168. info->port.closing_wait = 30*HZ;
  3169. init_waitqueue_head(&info->status_event_wait_q);
  3170. init_waitqueue_head(&info->event_wait_q);
  3171. spin_lock_init(&info->netlock);
  3172. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  3173. info->idle_mode = HDLC_TXIDLE_FLAGS;
  3174. info->adapter_num = adapter_num;
  3175. info->port_num = port_num;
  3176. /* Copy configuration info to device instance data */
  3177. info->irq_level = pdev->irq;
  3178. info->phys_lcr_base = pci_resource_start(pdev,0);
  3179. info->phys_sca_base = pci_resource_start(pdev,2);
  3180. info->phys_memory_base = pci_resource_start(pdev,3);
  3181. info->phys_statctrl_base = pci_resource_start(pdev,4);
  3182. /* Because veremap only works on page boundaries we must map
  3183. * a larger area than is actually implemented for the LCR
  3184. * memory range. We map a full page starting at the page boundary.
  3185. */
  3186. info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
  3187. info->phys_lcr_base &= ~(PAGE_SIZE-1);
  3188. info->sca_offset = info->phys_sca_base & (PAGE_SIZE-1);
  3189. info->phys_sca_base &= ~(PAGE_SIZE-1);
  3190. info->statctrl_offset = info->phys_statctrl_base & (PAGE_SIZE-1);
  3191. info->phys_statctrl_base &= ~(PAGE_SIZE-1);
  3192. info->bus_type = MGSL_BUS_TYPE_PCI;
  3193. info->irq_flags = IRQF_SHARED;
  3194. setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
  3195. setup_timer(&info->status_timer, status_timeout,
  3196. (unsigned long)info);
  3197. /* Store the PCI9050 misc control register value because a flaw
  3198. * in the PCI9050 prevents LCR registers from being read if
  3199. * BIOS assigns an LCR base address with bit 7 set.
  3200. *
  3201. * Only the misc control register is accessed for which only
  3202. * write access is needed, so set an initial value and change
  3203. * bits to the device instance data as we write the value
  3204. * to the actual misc control register.
  3205. */
  3206. info->misc_ctrl_value = 0x087e4546;
  3207. /* initial port state is unknown - if startup errors
  3208. * occur, init_error will be set to indicate the
  3209. * problem. Once the port is fully initialized,
  3210. * this value will be set to 0 to indicate the
  3211. * port is available.
  3212. */
  3213. info->init_error = -1;
  3214. }
  3215. return info;
  3216. }
  3217. static void device_init(int adapter_num, struct pci_dev *pdev)
  3218. {
  3219. SLMP_INFO *port_array[SCA_MAX_PORTS];
  3220. int port;
  3221. /* allocate device instances for up to SCA_MAX_PORTS devices */
  3222. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3223. port_array[port] = alloc_dev(adapter_num,port,pdev);
  3224. if( port_array[port] == NULL ) {
  3225. for ( --port; port >= 0; --port )
  3226. kfree(port_array[port]);
  3227. return;
  3228. }
  3229. }
  3230. /* give copy of port_array to all ports and add to device list */
  3231. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3232. memcpy(port_array[port]->port_array,port_array,sizeof(port_array));
  3233. add_device( port_array[port] );
  3234. spin_lock_init(&port_array[port]->lock);
  3235. }
  3236. /* Allocate and claim adapter resources */
  3237. if ( !claim_resources(port_array[0]) ) {
  3238. alloc_dma_bufs(port_array[0]);
  3239. /* copy resource information from first port to others */
  3240. for ( port = 1; port < SCA_MAX_PORTS; ++port ) {
  3241. port_array[port]->lock = port_array[0]->lock;
  3242. port_array[port]->irq_level = port_array[0]->irq_level;
  3243. port_array[port]->memory_base = port_array[0]->memory_base;
  3244. port_array[port]->sca_base = port_array[0]->sca_base;
  3245. port_array[port]->statctrl_base = port_array[0]->statctrl_base;
  3246. port_array[port]->lcr_base = port_array[0]->lcr_base;
  3247. alloc_dma_bufs(port_array[port]);
  3248. }
  3249. if ( request_irq(port_array[0]->irq_level,
  3250. synclinkmp_interrupt,
  3251. port_array[0]->irq_flags,
  3252. port_array[0]->device_name,
  3253. port_array[0]) < 0 ) {
  3254. printk( "%s(%d):%s Cant request interrupt, IRQ=%d\n",
  3255. __FILE__,__LINE__,
  3256. port_array[0]->device_name,
  3257. port_array[0]->irq_level );
  3258. }
  3259. else {
  3260. port_array[0]->irq_requested = true;
  3261. adapter_test(port_array[0]);
  3262. }
  3263. }
  3264. }
  3265. static const struct tty_operations ops = {
  3266. .open = open,
  3267. .close = close,
  3268. .write = write,
  3269. .put_char = put_char,
  3270. .flush_chars = flush_chars,
  3271. .write_room = write_room,
  3272. .chars_in_buffer = chars_in_buffer,
  3273. .flush_buffer = flush_buffer,
  3274. .ioctl = ioctl,
  3275. .throttle = throttle,
  3276. .unthrottle = unthrottle,
  3277. .send_xchar = send_xchar,
  3278. .break_ctl = set_break,
  3279. .wait_until_sent = wait_until_sent,
  3280. .read_proc = read_proc,
  3281. .set_termios = set_termios,
  3282. .stop = tx_hold,
  3283. .start = tx_release,
  3284. .hangup = hangup,
  3285. .tiocmget = tiocmget,
  3286. .tiocmset = tiocmset,
  3287. };
  3288. static void synclinkmp_cleanup(void)
  3289. {
  3290. int rc;
  3291. SLMP_INFO *info;
  3292. SLMP_INFO *tmp;
  3293. printk("Unloading %s %s\n", driver_name, driver_version);
  3294. if (serial_driver) {
  3295. if ((rc = tty_unregister_driver(serial_driver)))
  3296. printk("%s(%d) failed to unregister tty driver err=%d\n",
  3297. __FILE__,__LINE__,rc);
  3298. put_tty_driver(serial_driver);
  3299. }
  3300. /* reset devices */
  3301. info = synclinkmp_device_list;
  3302. while(info) {
  3303. reset_port(info);
  3304. info = info->next_device;
  3305. }
  3306. /* release devices */
  3307. info = synclinkmp_device_list;
  3308. while(info) {
  3309. #if SYNCLINK_GENERIC_HDLC
  3310. hdlcdev_exit(info);
  3311. #endif
  3312. free_dma_bufs(info);
  3313. free_tmp_rx_buf(info);
  3314. if ( info->port_num == 0 ) {
  3315. if (info->sca_base)
  3316. write_reg(info, LPR, 1); /* set low power mode */
  3317. release_resources(info);
  3318. }
  3319. tmp = info;
  3320. info = info->next_device;
  3321. kfree(tmp);
  3322. }
  3323. pci_unregister_driver(&synclinkmp_pci_driver);
  3324. }
  3325. /* Driver initialization entry point.
  3326. */
  3327. static int __init synclinkmp_init(void)
  3328. {
  3329. int rc;
  3330. if (break_on_load) {
  3331. synclinkmp_get_text_ptr();
  3332. BREAKPOINT();
  3333. }
  3334. printk("%s %s\n", driver_name, driver_version);
  3335. if ((rc = pci_register_driver(&synclinkmp_pci_driver)) < 0) {
  3336. printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
  3337. return rc;
  3338. }
  3339. serial_driver = alloc_tty_driver(128);
  3340. if (!serial_driver) {
  3341. rc = -ENOMEM;
  3342. goto error;
  3343. }
  3344. /* Initialize the tty_driver structure */
  3345. serial_driver->owner = THIS_MODULE;
  3346. serial_driver->driver_name = "synclinkmp";
  3347. serial_driver->name = "ttySLM";
  3348. serial_driver->major = ttymajor;
  3349. serial_driver->minor_start = 64;
  3350. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  3351. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  3352. serial_driver->init_termios = tty_std_termios;
  3353. serial_driver->init_termios.c_cflag =
  3354. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  3355. serial_driver->init_termios.c_ispeed = 9600;
  3356. serial_driver->init_termios.c_ospeed = 9600;
  3357. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  3358. tty_set_operations(serial_driver, &ops);
  3359. if ((rc = tty_register_driver(serial_driver)) < 0) {
  3360. printk("%s(%d):Couldn't register serial driver\n",
  3361. __FILE__,__LINE__);
  3362. put_tty_driver(serial_driver);
  3363. serial_driver = NULL;
  3364. goto error;
  3365. }
  3366. printk("%s %s, tty major#%d\n",
  3367. driver_name, driver_version,
  3368. serial_driver->major);
  3369. return 0;
  3370. error:
  3371. synclinkmp_cleanup();
  3372. return rc;
  3373. }
  3374. static void __exit synclinkmp_exit(void)
  3375. {
  3376. synclinkmp_cleanup();
  3377. }
  3378. module_init(synclinkmp_init);
  3379. module_exit(synclinkmp_exit);
  3380. /* Set the port for internal loopback mode.
  3381. * The TxCLK and RxCLK signals are generated from the BRG and
  3382. * the TxD is looped back to the RxD internally.
  3383. */
  3384. static void enable_loopback(SLMP_INFO *info, int enable)
  3385. {
  3386. if (enable) {
  3387. /* MD2 (Mode Register 2)
  3388. * 01..00 CNCT<1..0> Channel Connection 11=Local Loopback
  3389. */
  3390. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0)));
  3391. /* degate external TxC clock source */
  3392. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3393. write_control_reg(info);
  3394. /* RXS/TXS (Rx/Tx clock source)
  3395. * 07 Reserved, must be 0
  3396. * 06..04 Clock Source, 100=BRG
  3397. * 03..00 Clock Divisor, 0000=1
  3398. */
  3399. write_reg(info, RXS, 0x40);
  3400. write_reg(info, TXS, 0x40);
  3401. } else {
  3402. /* MD2 (Mode Register 2)
  3403. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3404. */
  3405. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0)));
  3406. /* RXS/TXS (Rx/Tx clock source)
  3407. * 07 Reserved, must be 0
  3408. * 06..04 Clock Source, 000=RxC/TxC Pin
  3409. * 03..00 Clock Divisor, 0000=1
  3410. */
  3411. write_reg(info, RXS, 0x00);
  3412. write_reg(info, TXS, 0x00);
  3413. }
  3414. /* set LinkSpeed if available, otherwise default to 2Mbps */
  3415. if (info->params.clock_speed)
  3416. set_rate(info, info->params.clock_speed);
  3417. else
  3418. set_rate(info, 3686400);
  3419. }
  3420. /* Set the baud rate register to the desired speed
  3421. *
  3422. * data_rate data rate of clock in bits per second
  3423. * A data rate of 0 disables the AUX clock.
  3424. */
  3425. static void set_rate( SLMP_INFO *info, u32 data_rate )
  3426. {
  3427. u32 TMCValue;
  3428. unsigned char BRValue;
  3429. u32 Divisor=0;
  3430. /* fBRG = fCLK/(TMC * 2^BR)
  3431. */
  3432. if (data_rate != 0) {
  3433. Divisor = 14745600/data_rate;
  3434. if (!Divisor)
  3435. Divisor = 1;
  3436. TMCValue = Divisor;
  3437. BRValue = 0;
  3438. if (TMCValue != 1 && TMCValue != 2) {
  3439. /* BRValue of 0 provides 50/50 duty cycle *only* when
  3440. * TMCValue is 1 or 2. BRValue of 1 to 9 always provides
  3441. * 50/50 duty cycle.
  3442. */
  3443. BRValue = 1;
  3444. TMCValue >>= 1;
  3445. }
  3446. /* while TMCValue is too big for TMC register, divide
  3447. * by 2 and increment BR exponent.
  3448. */
  3449. for(; TMCValue > 256 && BRValue < 10; BRValue++)
  3450. TMCValue >>= 1;
  3451. write_reg(info, TXS,
  3452. (unsigned char)((read_reg(info, TXS) & 0xf0) | BRValue));
  3453. write_reg(info, RXS,
  3454. (unsigned char)((read_reg(info, RXS) & 0xf0) | BRValue));
  3455. write_reg(info, TMC, (unsigned char)TMCValue);
  3456. }
  3457. else {
  3458. write_reg(info, TXS,0);
  3459. write_reg(info, RXS,0);
  3460. write_reg(info, TMC, 0);
  3461. }
  3462. }
  3463. /* Disable receiver
  3464. */
  3465. static void rx_stop(SLMP_INFO *info)
  3466. {
  3467. if (debug_level >= DEBUG_LEVEL_ISR)
  3468. printk("%s(%d):%s rx_stop()\n",
  3469. __FILE__,__LINE__, info->device_name );
  3470. write_reg(info, CMD, RXRESET);
  3471. info->ie0_value &= ~RXRDYE;
  3472. write_reg(info, IE0, info->ie0_value); /* disable Rx data interrupts */
  3473. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3474. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3475. write_reg(info, RXDMA + DIR, 0); /* disable Rx DMA interrupts */
  3476. info->rx_enabled = false;
  3477. info->rx_overflow = false;
  3478. }
  3479. /* enable the receiver
  3480. */
  3481. static void rx_start(SLMP_INFO *info)
  3482. {
  3483. int i;
  3484. if (debug_level >= DEBUG_LEVEL_ISR)
  3485. printk("%s(%d):%s rx_start()\n",
  3486. __FILE__,__LINE__, info->device_name );
  3487. write_reg(info, CMD, RXRESET);
  3488. if ( info->params.mode == MGSL_MODE_HDLC ) {
  3489. /* HDLC, disabe IRQ on rxdata */
  3490. info->ie0_value &= ~RXRDYE;
  3491. write_reg(info, IE0, info->ie0_value);
  3492. /* Reset all Rx DMA buffers and program rx dma */
  3493. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3494. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3495. for (i = 0; i < info->rx_buf_count; i++) {
  3496. info->rx_buf_list[i].status = 0xff;
  3497. // throttle to 4 shared memory writes at a time to prevent
  3498. // hogging local bus (keep latency time for DMA requests low).
  3499. if (!(i % 4))
  3500. read_status_reg(info);
  3501. }
  3502. info->current_rx_buf = 0;
  3503. /* set current/1st descriptor address */
  3504. write_reg16(info, RXDMA + CDA,
  3505. info->rx_buf_list_ex[0].phys_entry);
  3506. /* set new last rx descriptor address */
  3507. write_reg16(info, RXDMA + EDA,
  3508. info->rx_buf_list_ex[info->rx_buf_count - 1].phys_entry);
  3509. /* set buffer length (shared by all rx dma data buffers) */
  3510. write_reg16(info, RXDMA + BFL, SCABUFSIZE);
  3511. write_reg(info, RXDMA + DIR, 0x60); /* enable Rx DMA interrupts (EOM/BOF) */
  3512. write_reg(info, RXDMA + DSR, 0xf2); /* clear Rx DMA IRQs, enable Rx DMA */
  3513. } else {
  3514. /* async, enable IRQ on rxdata */
  3515. info->ie0_value |= RXRDYE;
  3516. write_reg(info, IE0, info->ie0_value);
  3517. }
  3518. write_reg(info, CMD, RXENABLE);
  3519. info->rx_overflow = false;
  3520. info->rx_enabled = true;
  3521. }
  3522. /* Enable the transmitter and send a transmit frame if
  3523. * one is loaded in the DMA buffers.
  3524. */
  3525. static void tx_start(SLMP_INFO *info)
  3526. {
  3527. if (debug_level >= DEBUG_LEVEL_ISR)
  3528. printk("%s(%d):%s tx_start() tx_count=%d\n",
  3529. __FILE__,__LINE__, info->device_name,info->tx_count );
  3530. if (!info->tx_enabled ) {
  3531. write_reg(info, CMD, TXRESET);
  3532. write_reg(info, CMD, TXENABLE);
  3533. info->tx_enabled = true;
  3534. }
  3535. if ( info->tx_count ) {
  3536. /* If auto RTS enabled and RTS is inactive, then assert */
  3537. /* RTS and set a flag indicating that the driver should */
  3538. /* negate RTS when the transmission completes. */
  3539. info->drop_rts_on_tx_done = false;
  3540. if (info->params.mode != MGSL_MODE_ASYNC) {
  3541. if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
  3542. get_signals( info );
  3543. if ( !(info->serial_signals & SerialSignal_RTS) ) {
  3544. info->serial_signals |= SerialSignal_RTS;
  3545. set_signals( info );
  3546. info->drop_rts_on_tx_done = true;
  3547. }
  3548. }
  3549. write_reg16(info, TRC0,
  3550. (unsigned short)(((tx_negate_fifo_level-1)<<8) + tx_active_fifo_level));
  3551. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3552. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3553. /* set TX CDA (current descriptor address) */
  3554. write_reg16(info, TXDMA + CDA,
  3555. info->tx_buf_list_ex[0].phys_entry);
  3556. /* set TX EDA (last descriptor address) */
  3557. write_reg16(info, TXDMA + EDA,
  3558. info->tx_buf_list_ex[info->last_tx_buf].phys_entry);
  3559. /* enable underrun IRQ */
  3560. info->ie1_value &= ~IDLE;
  3561. info->ie1_value |= UDRN;
  3562. write_reg(info, IE1, info->ie1_value);
  3563. write_reg(info, SR1, (unsigned char)(IDLE + UDRN));
  3564. write_reg(info, TXDMA + DIR, 0x40); /* enable Tx DMA interrupts (EOM) */
  3565. write_reg(info, TXDMA + DSR, 0xf2); /* clear Tx DMA IRQs, enable Tx DMA */
  3566. mod_timer(&info->tx_timer, jiffies +
  3567. msecs_to_jiffies(5000));
  3568. }
  3569. else {
  3570. tx_load_fifo(info);
  3571. /* async, enable IRQ on txdata */
  3572. info->ie0_value |= TXRDYE;
  3573. write_reg(info, IE0, info->ie0_value);
  3574. }
  3575. info->tx_active = true;
  3576. }
  3577. }
  3578. /* stop the transmitter and DMA
  3579. */
  3580. static void tx_stop( SLMP_INFO *info )
  3581. {
  3582. if (debug_level >= DEBUG_LEVEL_ISR)
  3583. printk("%s(%d):%s tx_stop()\n",
  3584. __FILE__,__LINE__, info->device_name );
  3585. del_timer(&info->tx_timer);
  3586. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3587. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3588. write_reg(info, CMD, TXRESET);
  3589. info->ie1_value &= ~(UDRN + IDLE);
  3590. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  3591. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  3592. info->ie0_value &= ~TXRDYE;
  3593. write_reg(info, IE0, info->ie0_value); /* disable tx data interrupts */
  3594. info->tx_enabled = false;
  3595. info->tx_active = false;
  3596. }
  3597. /* Fill the transmit FIFO until the FIFO is full or
  3598. * there is no more data to load.
  3599. */
  3600. static void tx_load_fifo(SLMP_INFO *info)
  3601. {
  3602. u8 TwoBytes[2];
  3603. /* do nothing is now tx data available and no XON/XOFF pending */
  3604. if ( !info->tx_count && !info->x_char )
  3605. return;
  3606. /* load the Transmit FIFO until FIFOs full or all data sent */
  3607. while( info->tx_count && (read_reg(info,SR0) & BIT1) ) {
  3608. /* there is more space in the transmit FIFO and */
  3609. /* there is more data in transmit buffer */
  3610. if ( (info->tx_count > 1) && !info->x_char ) {
  3611. /* write 16-bits */
  3612. TwoBytes[0] = info->tx_buf[info->tx_get++];
  3613. if (info->tx_get >= info->max_frame_size)
  3614. info->tx_get -= info->max_frame_size;
  3615. TwoBytes[1] = info->tx_buf[info->tx_get++];
  3616. if (info->tx_get >= info->max_frame_size)
  3617. info->tx_get -= info->max_frame_size;
  3618. write_reg16(info, TRB, *((u16 *)TwoBytes));
  3619. info->tx_count -= 2;
  3620. info->icount.tx += 2;
  3621. } else {
  3622. /* only 1 byte left to transmit or 1 FIFO slot left */
  3623. if (info->x_char) {
  3624. /* transmit pending high priority char */
  3625. write_reg(info, TRB, info->x_char);
  3626. info->x_char = 0;
  3627. } else {
  3628. write_reg(info, TRB, info->tx_buf[info->tx_get++]);
  3629. if (info->tx_get >= info->max_frame_size)
  3630. info->tx_get -= info->max_frame_size;
  3631. info->tx_count--;
  3632. }
  3633. info->icount.tx++;
  3634. }
  3635. }
  3636. }
  3637. /* Reset a port to a known state
  3638. */
  3639. static void reset_port(SLMP_INFO *info)
  3640. {
  3641. if (info->sca_base) {
  3642. tx_stop(info);
  3643. rx_stop(info);
  3644. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  3645. set_signals(info);
  3646. /* disable all port interrupts */
  3647. info->ie0_value = 0;
  3648. info->ie1_value = 0;
  3649. info->ie2_value = 0;
  3650. write_reg(info, IE0, info->ie0_value);
  3651. write_reg(info, IE1, info->ie1_value);
  3652. write_reg(info, IE2, info->ie2_value);
  3653. write_reg(info, CMD, CHRESET);
  3654. }
  3655. }
  3656. /* Reset all the ports to a known state.
  3657. */
  3658. static void reset_adapter(SLMP_INFO *info)
  3659. {
  3660. int i;
  3661. for ( i=0; i < SCA_MAX_PORTS; ++i) {
  3662. if (info->port_array[i])
  3663. reset_port(info->port_array[i]);
  3664. }
  3665. }
  3666. /* Program port for asynchronous communications.
  3667. */
  3668. static void async_mode(SLMP_INFO *info)
  3669. {
  3670. unsigned char RegValue;
  3671. tx_stop(info);
  3672. rx_stop(info);
  3673. /* MD0, Mode Register 0
  3674. *
  3675. * 07..05 PRCTL<2..0>, Protocol Mode, 000=async
  3676. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3677. * 03 Reserved, must be 0
  3678. * 02 CRCCC, CRC Calculation, 0=disabled
  3679. * 01..00 STOP<1..0> Stop bits (00=1,10=2)
  3680. *
  3681. * 0000 0000
  3682. */
  3683. RegValue = 0x00;
  3684. if (info->params.stop_bits != 1)
  3685. RegValue |= BIT1;
  3686. write_reg(info, MD0, RegValue);
  3687. /* MD1, Mode Register 1
  3688. *
  3689. * 07..06 BRATE<1..0>, bit rate, 00=1/1 01=1/16 10=1/32 11=1/64
  3690. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits,01=7,10=6,11=5
  3691. * 03..02 RXCHR<1..0>, rx char size
  3692. * 01..00 PMPM<1..0>, Parity mode, 00=none 10=even 11=odd
  3693. *
  3694. * 0100 0000
  3695. */
  3696. RegValue = 0x40;
  3697. switch (info->params.data_bits) {
  3698. case 7: RegValue |= BIT4 + BIT2; break;
  3699. case 6: RegValue |= BIT5 + BIT3; break;
  3700. case 5: RegValue |= BIT5 + BIT4 + BIT3 + BIT2; break;
  3701. }
  3702. if (info->params.parity != ASYNC_PARITY_NONE) {
  3703. RegValue |= BIT1;
  3704. if (info->params.parity == ASYNC_PARITY_ODD)
  3705. RegValue |= BIT0;
  3706. }
  3707. write_reg(info, MD1, RegValue);
  3708. /* MD2, Mode Register 2
  3709. *
  3710. * 07..02 Reserved, must be 0
  3711. * 01..00 CNCT<1..0> Channel connection, 00=normal 11=local loopback
  3712. *
  3713. * 0000 0000
  3714. */
  3715. RegValue = 0x00;
  3716. if (info->params.loopback)
  3717. RegValue |= (BIT1 + BIT0);
  3718. write_reg(info, MD2, RegValue);
  3719. /* RXS, Receive clock source
  3720. *
  3721. * 07 Reserved, must be 0
  3722. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3723. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3724. */
  3725. RegValue=BIT6;
  3726. write_reg(info, RXS, RegValue);
  3727. /* TXS, Transmit clock source
  3728. *
  3729. * 07 Reserved, must be 0
  3730. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3731. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3732. */
  3733. RegValue=BIT6;
  3734. write_reg(info, TXS, RegValue);
  3735. /* Control Register
  3736. *
  3737. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3738. */
  3739. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3740. write_control_reg(info);
  3741. tx_set_idle(info);
  3742. /* RRC Receive Ready Control 0
  3743. *
  3744. * 07..05 Reserved, must be 0
  3745. * 04..00 RRC<4..0> Rx FIFO trigger active 0x00 = 1 byte
  3746. */
  3747. write_reg(info, RRC, 0x00);
  3748. /* TRC0 Transmit Ready Control 0
  3749. *
  3750. * 07..05 Reserved, must be 0
  3751. * 04..00 TRC<4..0> Tx FIFO trigger active 0x10 = 16 bytes
  3752. */
  3753. write_reg(info, TRC0, 0x10);
  3754. /* TRC1 Transmit Ready Control 1
  3755. *
  3756. * 07..05 Reserved, must be 0
  3757. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1e = 31 bytes (full-1)
  3758. */
  3759. write_reg(info, TRC1, 0x1e);
  3760. /* CTL, MSCI control register
  3761. *
  3762. * 07..06 Reserved, set to 0
  3763. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3764. * 04 IDLC, idle control, 0=mark 1=idle register
  3765. * 03 BRK, break, 0=off 1 =on (async)
  3766. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3767. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3768. * 00 RTS, RTS output control, 0=active 1=inactive
  3769. *
  3770. * 0001 0001
  3771. */
  3772. RegValue = 0x10;
  3773. if (!(info->serial_signals & SerialSignal_RTS))
  3774. RegValue |= 0x01;
  3775. write_reg(info, CTL, RegValue);
  3776. /* enable status interrupts */
  3777. info->ie0_value |= TXINTE + RXINTE;
  3778. write_reg(info, IE0, info->ie0_value);
  3779. /* enable break detect interrupt */
  3780. info->ie1_value = BRKD;
  3781. write_reg(info, IE1, info->ie1_value);
  3782. /* enable rx overrun interrupt */
  3783. info->ie2_value = OVRN;
  3784. write_reg(info, IE2, info->ie2_value);
  3785. set_rate( info, info->params.data_rate * 16 );
  3786. }
  3787. /* Program the SCA for HDLC communications.
  3788. */
  3789. static void hdlc_mode(SLMP_INFO *info)
  3790. {
  3791. unsigned char RegValue;
  3792. u32 DpllDivisor;
  3793. // Can't use DPLL because SCA outputs recovered clock on RxC when
  3794. // DPLL mode selected. This causes output contention with RxC receiver.
  3795. // Use of DPLL would require external hardware to disable RxC receiver
  3796. // when DPLL mode selected.
  3797. info->params.flags &= ~(HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL);
  3798. /* disable DMA interrupts */
  3799. write_reg(info, TXDMA + DIR, 0);
  3800. write_reg(info, RXDMA + DIR, 0);
  3801. /* MD0, Mode Register 0
  3802. *
  3803. * 07..05 PRCTL<2..0>, Protocol Mode, 100=HDLC
  3804. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3805. * 03 Reserved, must be 0
  3806. * 02 CRCCC, CRC Calculation, 1=enabled
  3807. * 01 CRC1, CRC selection, 0=CRC-16,1=CRC-CCITT-16
  3808. * 00 CRC0, CRC initial value, 1 = all 1s
  3809. *
  3810. * 1000 0001
  3811. */
  3812. RegValue = 0x81;
  3813. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  3814. RegValue |= BIT4;
  3815. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  3816. RegValue |= BIT4;
  3817. if (info->params.crc_type == HDLC_CRC_16_CCITT)
  3818. RegValue |= BIT2 + BIT1;
  3819. write_reg(info, MD0, RegValue);
  3820. /* MD1, Mode Register 1
  3821. *
  3822. * 07..06 ADDRS<1..0>, Address detect, 00=no addr check
  3823. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits
  3824. * 03..02 RXCHR<1..0>, rx char size, 00=8 bits
  3825. * 01..00 PMPM<1..0>, Parity mode, 00=no parity
  3826. *
  3827. * 0000 0000
  3828. */
  3829. RegValue = 0x00;
  3830. write_reg(info, MD1, RegValue);
  3831. /* MD2, Mode Register 2
  3832. *
  3833. * 07 NRZFM, 0=NRZ, 1=FM
  3834. * 06..05 CODE<1..0> Encoding, 00=NRZ
  3835. * 04..03 DRATE<1..0> DPLL Divisor, 00=8
  3836. * 02 Reserved, must be 0
  3837. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3838. *
  3839. * 0000 0000
  3840. */
  3841. RegValue = 0x00;
  3842. switch(info->params.encoding) {
  3843. case HDLC_ENCODING_NRZI: RegValue |= BIT5; break;
  3844. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT7 + BIT5; break; /* aka FM1 */
  3845. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT7 + BIT6; break; /* aka FM0 */
  3846. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT7; break; /* aka Manchester */
  3847. #if 0
  3848. case HDLC_ENCODING_NRZB: /* not supported */
  3849. case HDLC_ENCODING_NRZI_MARK: /* not supported */
  3850. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: /* not supported */
  3851. #endif
  3852. }
  3853. if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
  3854. DpllDivisor = 16;
  3855. RegValue |= BIT3;
  3856. } else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
  3857. DpllDivisor = 8;
  3858. } else {
  3859. DpllDivisor = 32;
  3860. RegValue |= BIT4;
  3861. }
  3862. write_reg(info, MD2, RegValue);
  3863. /* RXS, Receive clock source
  3864. *
  3865. * 07 Reserved, must be 0
  3866. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3867. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3868. */
  3869. RegValue=0;
  3870. if (info->params.flags & HDLC_FLAG_RXC_BRG)
  3871. RegValue |= BIT6;
  3872. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3873. RegValue |= BIT6 + BIT5;
  3874. write_reg(info, RXS, RegValue);
  3875. /* TXS, Transmit clock source
  3876. *
  3877. * 07 Reserved, must be 0
  3878. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3879. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3880. */
  3881. RegValue=0;
  3882. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3883. RegValue |= BIT6;
  3884. if (info->params.flags & HDLC_FLAG_TXC_DPLL)
  3885. RegValue |= BIT6 + BIT5;
  3886. write_reg(info, TXS, RegValue);
  3887. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3888. set_rate(info, info->params.clock_speed * DpllDivisor);
  3889. else
  3890. set_rate(info, info->params.clock_speed);
  3891. /* GPDATA (General Purpose I/O Data Register)
  3892. *
  3893. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3894. */
  3895. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3896. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3897. else
  3898. info->port_array[0]->ctrlreg_value &= ~(BIT0 << (info->port_num * 2));
  3899. write_control_reg(info);
  3900. /* RRC Receive Ready Control 0
  3901. *
  3902. * 07..05 Reserved, must be 0
  3903. * 04..00 RRC<4..0> Rx FIFO trigger active
  3904. */
  3905. write_reg(info, RRC, rx_active_fifo_level);
  3906. /* TRC0 Transmit Ready Control 0
  3907. *
  3908. * 07..05 Reserved, must be 0
  3909. * 04..00 TRC<4..0> Tx FIFO trigger active
  3910. */
  3911. write_reg(info, TRC0, tx_active_fifo_level);
  3912. /* TRC1 Transmit Ready Control 1
  3913. *
  3914. * 07..05 Reserved, must be 0
  3915. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1f = 32 bytes (full)
  3916. */
  3917. write_reg(info, TRC1, (unsigned char)(tx_negate_fifo_level - 1));
  3918. /* DMR, DMA Mode Register
  3919. *
  3920. * 07..05 Reserved, must be 0
  3921. * 04 TMOD, Transfer Mode: 1=chained-block
  3922. * 03 Reserved, must be 0
  3923. * 02 NF, Number of Frames: 1=multi-frame
  3924. * 01 CNTE, Frame End IRQ Counter enable: 0=disabled
  3925. * 00 Reserved, must be 0
  3926. *
  3927. * 0001 0100
  3928. */
  3929. write_reg(info, TXDMA + DMR, 0x14);
  3930. write_reg(info, RXDMA + DMR, 0x14);
  3931. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3932. write_reg(info, RXDMA + CPB,
  3933. (unsigned char)(info->buffer_list_phys >> 16));
  3934. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3935. write_reg(info, TXDMA + CPB,
  3936. (unsigned char)(info->buffer_list_phys >> 16));
  3937. /* enable status interrupts. other code enables/disables
  3938. * the individual sources for these two interrupt classes.
  3939. */
  3940. info->ie0_value |= TXINTE + RXINTE;
  3941. write_reg(info, IE0, info->ie0_value);
  3942. /* CTL, MSCI control register
  3943. *
  3944. * 07..06 Reserved, set to 0
  3945. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3946. * 04 IDLC, idle control, 0=mark 1=idle register
  3947. * 03 BRK, break, 0=off 1 =on (async)
  3948. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3949. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3950. * 00 RTS, RTS output control, 0=active 1=inactive
  3951. *
  3952. * 0001 0001
  3953. */
  3954. RegValue = 0x10;
  3955. if (!(info->serial_signals & SerialSignal_RTS))
  3956. RegValue |= 0x01;
  3957. write_reg(info, CTL, RegValue);
  3958. /* preamble not supported ! */
  3959. tx_set_idle(info);
  3960. tx_stop(info);
  3961. rx_stop(info);
  3962. set_rate(info, info->params.clock_speed);
  3963. if (info->params.loopback)
  3964. enable_loopback(info,1);
  3965. }
  3966. /* Set the transmit HDLC idle mode
  3967. */
  3968. static void tx_set_idle(SLMP_INFO *info)
  3969. {
  3970. unsigned char RegValue = 0xff;
  3971. /* Map API idle mode to SCA register bits */
  3972. switch(info->idle_mode) {
  3973. case HDLC_TXIDLE_FLAGS: RegValue = 0x7e; break;
  3974. case HDLC_TXIDLE_ALT_ZEROS_ONES: RegValue = 0xaa; break;
  3975. case HDLC_TXIDLE_ZEROS: RegValue = 0x00; break;
  3976. case HDLC_TXIDLE_ONES: RegValue = 0xff; break;
  3977. case HDLC_TXIDLE_ALT_MARK_SPACE: RegValue = 0xaa; break;
  3978. case HDLC_TXIDLE_SPACE: RegValue = 0x00; break;
  3979. case HDLC_TXIDLE_MARK: RegValue = 0xff; break;
  3980. }
  3981. write_reg(info, IDL, RegValue);
  3982. }
  3983. /* Query the adapter for the state of the V24 status (input) signals.
  3984. */
  3985. static void get_signals(SLMP_INFO *info)
  3986. {
  3987. u16 status = read_reg(info, SR3);
  3988. u16 gpstatus = read_status_reg(info);
  3989. u16 testbit;
  3990. /* clear all serial signals except DTR and RTS */
  3991. info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
  3992. /* set serial signal bits to reflect MISR */
  3993. if (!(status & BIT3))
  3994. info->serial_signals |= SerialSignal_CTS;
  3995. if ( !(status & BIT2))
  3996. info->serial_signals |= SerialSignal_DCD;
  3997. testbit = BIT1 << (info->port_num * 2); // Port 0..3 RI is GPDATA<1,3,5,7>
  3998. if (!(gpstatus & testbit))
  3999. info->serial_signals |= SerialSignal_RI;
  4000. testbit = BIT0 << (info->port_num * 2); // Port 0..3 DSR is GPDATA<0,2,4,6>
  4001. if (!(gpstatus & testbit))
  4002. info->serial_signals |= SerialSignal_DSR;
  4003. }
  4004. /* Set the state of DTR and RTS based on contents of
  4005. * serial_signals member of device context.
  4006. */
  4007. static void set_signals(SLMP_INFO *info)
  4008. {
  4009. unsigned char RegValue;
  4010. u16 EnableBit;
  4011. RegValue = read_reg(info, CTL);
  4012. if (info->serial_signals & SerialSignal_RTS)
  4013. RegValue &= ~BIT0;
  4014. else
  4015. RegValue |= BIT0;
  4016. write_reg(info, CTL, RegValue);
  4017. // Port 0..3 DTR is ctrl reg <1,3,5,7>
  4018. EnableBit = BIT1 << (info->port_num*2);
  4019. if (info->serial_signals & SerialSignal_DTR)
  4020. info->port_array[0]->ctrlreg_value &= ~EnableBit;
  4021. else
  4022. info->port_array[0]->ctrlreg_value |= EnableBit;
  4023. write_control_reg(info);
  4024. }
  4025. /*******************/
  4026. /* DMA Buffer Code */
  4027. /*******************/
  4028. /* Set the count for all receive buffers to SCABUFSIZE
  4029. * and set the current buffer to the first buffer. This effectively
  4030. * makes all buffers free and discards any data in buffers.
  4031. */
  4032. static void rx_reset_buffers(SLMP_INFO *info)
  4033. {
  4034. rx_free_frame_buffers(info, 0, info->rx_buf_count - 1);
  4035. }
  4036. /* Free the buffers used by a received frame
  4037. *
  4038. * info pointer to device instance data
  4039. * first index of 1st receive buffer of frame
  4040. * last index of last receive buffer of frame
  4041. */
  4042. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last)
  4043. {
  4044. bool done = false;
  4045. while(!done) {
  4046. /* reset current buffer for reuse */
  4047. info->rx_buf_list[first].status = 0xff;
  4048. if (first == last) {
  4049. done = true;
  4050. /* set new last rx descriptor address */
  4051. write_reg16(info, RXDMA + EDA, info->rx_buf_list_ex[first].phys_entry);
  4052. }
  4053. first++;
  4054. if (first == info->rx_buf_count)
  4055. first = 0;
  4056. }
  4057. /* set current buffer to next buffer after last buffer of frame */
  4058. info->current_rx_buf = first;
  4059. }
  4060. /* Return a received frame from the receive DMA buffers.
  4061. * Only frames received without errors are returned.
  4062. *
  4063. * Return Value: true if frame returned, otherwise false
  4064. */
  4065. static bool rx_get_frame(SLMP_INFO *info)
  4066. {
  4067. unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
  4068. unsigned short status;
  4069. unsigned int framesize = 0;
  4070. bool ReturnCode = false;
  4071. unsigned long flags;
  4072. struct tty_struct *tty = info->port.tty;
  4073. unsigned char addr_field = 0xff;
  4074. SCADESC *desc;
  4075. SCADESC_EX *desc_ex;
  4076. CheckAgain:
  4077. /* assume no frame returned, set zero length */
  4078. framesize = 0;
  4079. addr_field = 0xff;
  4080. /*
  4081. * current_rx_buf points to the 1st buffer of the next available
  4082. * receive frame. To find the last buffer of the frame look for
  4083. * a non-zero status field in the buffer entries. (The status
  4084. * field is set by the 16C32 after completing a receive frame.
  4085. */
  4086. StartIndex = EndIndex = info->current_rx_buf;
  4087. for ( ;; ) {
  4088. desc = &info->rx_buf_list[EndIndex];
  4089. desc_ex = &info->rx_buf_list_ex[EndIndex];
  4090. if (desc->status == 0xff)
  4091. goto Cleanup; /* current desc still in use, no frames available */
  4092. if (framesize == 0 && info->params.addr_filter != 0xff)
  4093. addr_field = desc_ex->virt_addr[0];
  4094. framesize += desc->length;
  4095. /* Status != 0 means last buffer of frame */
  4096. if (desc->status)
  4097. break;
  4098. EndIndex++;
  4099. if (EndIndex == info->rx_buf_count)
  4100. EndIndex = 0;
  4101. if (EndIndex == info->current_rx_buf) {
  4102. /* all buffers have been 'used' but none mark */
  4103. /* the end of a frame. Reset buffers and receiver. */
  4104. if ( info->rx_enabled ){
  4105. spin_lock_irqsave(&info->lock,flags);
  4106. rx_start(info);
  4107. spin_unlock_irqrestore(&info->lock,flags);
  4108. }
  4109. goto Cleanup;
  4110. }
  4111. }
  4112. /* check status of receive frame */
  4113. /* frame status is byte stored after frame data
  4114. *
  4115. * 7 EOM (end of msg), 1 = last buffer of frame
  4116. * 6 Short Frame, 1 = short frame
  4117. * 5 Abort, 1 = frame aborted
  4118. * 4 Residue, 1 = last byte is partial
  4119. * 3 Overrun, 1 = overrun occurred during frame reception
  4120. * 2 CRC, 1 = CRC error detected
  4121. *
  4122. */
  4123. status = desc->status;
  4124. /* ignore CRC bit if not using CRC (bit is undefined) */
  4125. /* Note:CRC is not save to data buffer */
  4126. if (info->params.crc_type == HDLC_CRC_NONE)
  4127. status &= ~BIT2;
  4128. if (framesize == 0 ||
  4129. (addr_field != 0xff && addr_field != info->params.addr_filter)) {
  4130. /* discard 0 byte frames, this seems to occur sometime
  4131. * when remote is idling flags.
  4132. */
  4133. rx_free_frame_buffers(info, StartIndex, EndIndex);
  4134. goto CheckAgain;
  4135. }
  4136. if (framesize < 2)
  4137. status |= BIT6;
  4138. if (status & (BIT6+BIT5+BIT3+BIT2)) {
  4139. /* received frame has errors,
  4140. * update counts and mark frame size as 0
  4141. */
  4142. if (status & BIT6)
  4143. info->icount.rxshort++;
  4144. else if (status & BIT5)
  4145. info->icount.rxabort++;
  4146. else if (status & BIT3)
  4147. info->icount.rxover++;
  4148. else
  4149. info->icount.rxcrc++;
  4150. framesize = 0;
  4151. #if SYNCLINK_GENERIC_HDLC
  4152. {
  4153. info->netdev->stats.rx_errors++;
  4154. info->netdev->stats.rx_frame_errors++;
  4155. }
  4156. #endif
  4157. }
  4158. if ( debug_level >= DEBUG_LEVEL_BH )
  4159. printk("%s(%d):%s rx_get_frame() status=%04X size=%d\n",
  4160. __FILE__,__LINE__,info->device_name,status,framesize);
  4161. if ( debug_level >= DEBUG_LEVEL_DATA )
  4162. trace_block(info,info->rx_buf_list_ex[StartIndex].virt_addr,
  4163. min_t(int, framesize,SCABUFSIZE),0);
  4164. if (framesize) {
  4165. if (framesize > info->max_frame_size)
  4166. info->icount.rxlong++;
  4167. else {
  4168. /* copy dma buffer(s) to contiguous intermediate buffer */
  4169. int copy_count = framesize;
  4170. int index = StartIndex;
  4171. unsigned char *ptmp = info->tmp_rx_buf;
  4172. info->tmp_rx_buf_count = framesize;
  4173. info->icount.rxok++;
  4174. while(copy_count) {
  4175. int partial_count = min(copy_count,SCABUFSIZE);
  4176. memcpy( ptmp,
  4177. info->rx_buf_list_ex[index].virt_addr,
  4178. partial_count );
  4179. ptmp += partial_count;
  4180. copy_count -= partial_count;
  4181. if ( ++index == info->rx_buf_count )
  4182. index = 0;
  4183. }
  4184. #if SYNCLINK_GENERIC_HDLC
  4185. if (info->netcount)
  4186. hdlcdev_rx(info,info->tmp_rx_buf,framesize);
  4187. else
  4188. #endif
  4189. ldisc_receive_buf(tty,info->tmp_rx_buf,
  4190. info->flag_buf, framesize);
  4191. }
  4192. }
  4193. /* Free the buffers used by this frame. */
  4194. rx_free_frame_buffers( info, StartIndex, EndIndex );
  4195. ReturnCode = true;
  4196. Cleanup:
  4197. if ( info->rx_enabled && info->rx_overflow ) {
  4198. /* Receiver is enabled, but needs to restarted due to
  4199. * rx buffer overflow. If buffers are empty, restart receiver.
  4200. */
  4201. if (info->rx_buf_list[EndIndex].status == 0xff) {
  4202. spin_lock_irqsave(&info->lock,flags);
  4203. rx_start(info);
  4204. spin_unlock_irqrestore(&info->lock,flags);
  4205. }
  4206. }
  4207. return ReturnCode;
  4208. }
  4209. /* load the transmit DMA buffer with data
  4210. */
  4211. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count)
  4212. {
  4213. unsigned short copy_count;
  4214. unsigned int i = 0;
  4215. SCADESC *desc;
  4216. SCADESC_EX *desc_ex;
  4217. if ( debug_level >= DEBUG_LEVEL_DATA )
  4218. trace_block(info,buf, min_t(int, count,SCABUFSIZE), 1);
  4219. /* Copy source buffer to one or more DMA buffers, starting with
  4220. * the first transmit dma buffer.
  4221. */
  4222. for(i=0;;)
  4223. {
  4224. copy_count = min_t(unsigned short,count,SCABUFSIZE);
  4225. desc = &info->tx_buf_list[i];
  4226. desc_ex = &info->tx_buf_list_ex[i];
  4227. load_pci_memory(info, desc_ex->virt_addr,buf,copy_count);
  4228. desc->length = copy_count;
  4229. desc->status = 0;
  4230. buf += copy_count;
  4231. count -= copy_count;
  4232. if (!count)
  4233. break;
  4234. i++;
  4235. if (i >= info->tx_buf_count)
  4236. i = 0;
  4237. }
  4238. info->tx_buf_list[i].status = 0x81; /* set EOM and EOT status */
  4239. info->last_tx_buf = ++i;
  4240. }
  4241. static bool register_test(SLMP_INFO *info)
  4242. {
  4243. static unsigned char testval[] = {0x00, 0xff, 0xaa, 0x55, 0x69, 0x96};
  4244. static unsigned int count = ARRAY_SIZE(testval);
  4245. unsigned int i;
  4246. bool rc = true;
  4247. unsigned long flags;
  4248. spin_lock_irqsave(&info->lock,flags);
  4249. reset_port(info);
  4250. /* assume failure */
  4251. info->init_error = DiagStatus_AddressFailure;
  4252. /* Write bit patterns to various registers but do it out of */
  4253. /* sync, then read back and verify values. */
  4254. for (i = 0 ; i < count ; i++) {
  4255. write_reg(info, TMC, testval[i]);
  4256. write_reg(info, IDL, testval[(i+1)%count]);
  4257. write_reg(info, SA0, testval[(i+2)%count]);
  4258. write_reg(info, SA1, testval[(i+3)%count]);
  4259. if ( (read_reg(info, TMC) != testval[i]) ||
  4260. (read_reg(info, IDL) != testval[(i+1)%count]) ||
  4261. (read_reg(info, SA0) != testval[(i+2)%count]) ||
  4262. (read_reg(info, SA1) != testval[(i+3)%count]) )
  4263. {
  4264. rc = false;
  4265. break;
  4266. }
  4267. }
  4268. reset_port(info);
  4269. spin_unlock_irqrestore(&info->lock,flags);
  4270. return rc;
  4271. }
  4272. static bool irq_test(SLMP_INFO *info)
  4273. {
  4274. unsigned long timeout;
  4275. unsigned long flags;
  4276. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  4277. spin_lock_irqsave(&info->lock,flags);
  4278. reset_port(info);
  4279. /* assume failure */
  4280. info->init_error = DiagStatus_IrqFailure;
  4281. info->irq_occurred = false;
  4282. /* setup timer0 on SCA0 to interrupt */
  4283. /* IER2<7..4> = timer<3..0> interrupt enables (1=enabled) */
  4284. write_reg(info, IER2, (unsigned char)((info->port_num & 1) ? BIT6 : BIT4));
  4285. write_reg(info, (unsigned char)(timer + TEPR), 0); /* timer expand prescale */
  4286. write_reg16(info, (unsigned char)(timer + TCONR), 1); /* timer constant */
  4287. /* TMCS, Timer Control/Status Register
  4288. *
  4289. * 07 CMF, Compare match flag (read only) 1=match
  4290. * 06 ECMI, CMF Interrupt Enable: 1=enabled
  4291. * 05 Reserved, must be 0
  4292. * 04 TME, Timer Enable
  4293. * 03..00 Reserved, must be 0
  4294. *
  4295. * 0101 0000
  4296. */
  4297. write_reg(info, (unsigned char)(timer + TMCS), 0x50);
  4298. spin_unlock_irqrestore(&info->lock,flags);
  4299. timeout=100;
  4300. while( timeout-- && !info->irq_occurred ) {
  4301. msleep_interruptible(10);
  4302. }
  4303. spin_lock_irqsave(&info->lock,flags);
  4304. reset_port(info);
  4305. spin_unlock_irqrestore(&info->lock,flags);
  4306. return info->irq_occurred;
  4307. }
  4308. /* initialize individual SCA device (2 ports)
  4309. */
  4310. static bool sca_init(SLMP_INFO *info)
  4311. {
  4312. /* set wait controller to single mem partition (low), no wait states */
  4313. write_reg(info, PABR0, 0); /* wait controller addr boundary 0 */
  4314. write_reg(info, PABR1, 0); /* wait controller addr boundary 1 */
  4315. write_reg(info, WCRL, 0); /* wait controller low range */
  4316. write_reg(info, WCRM, 0); /* wait controller mid range */
  4317. write_reg(info, WCRH, 0); /* wait controller high range */
  4318. /* DPCR, DMA Priority Control
  4319. *
  4320. * 07..05 Not used, must be 0
  4321. * 04 BRC, bus release condition: 0=all transfers complete
  4322. * 03 CCC, channel change condition: 0=every cycle
  4323. * 02..00 PR<2..0>, priority 100=round robin
  4324. *
  4325. * 00000100 = 0x04
  4326. */
  4327. write_reg(info, DPCR, dma_priority);
  4328. /* DMA Master Enable, BIT7: 1=enable all channels */
  4329. write_reg(info, DMER, 0x80);
  4330. /* enable all interrupt classes */
  4331. write_reg(info, IER0, 0xff); /* TxRDY,RxRDY,TxINT,RxINT (ports 0-1) */
  4332. write_reg(info, IER1, 0xff); /* DMIB,DMIA (channels 0-3) */
  4333. write_reg(info, IER2, 0xf0); /* TIRQ (timers 0-3) */
  4334. /* ITCR, interrupt control register
  4335. * 07 IPC, interrupt priority, 0=MSCI->DMA
  4336. * 06..05 IAK<1..0>, Acknowledge cycle, 00=non-ack cycle
  4337. * 04 VOS, Vector Output, 0=unmodified vector
  4338. * 03..00 Reserved, must be 0
  4339. */
  4340. write_reg(info, ITCR, 0);
  4341. return true;
  4342. }
  4343. /* initialize adapter hardware
  4344. */
  4345. static bool init_adapter(SLMP_INFO *info)
  4346. {
  4347. int i;
  4348. /* Set BIT30 of Local Control Reg 0x50 to reset SCA */
  4349. volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
  4350. u32 readval;
  4351. info->misc_ctrl_value |= BIT30;
  4352. *MiscCtrl = info->misc_ctrl_value;
  4353. /*
  4354. * Force at least 170ns delay before clearing
  4355. * reset bit. Each read from LCR takes at least
  4356. * 30ns so 10 times for 300ns to be safe.
  4357. */
  4358. for(i=0;i<10;i++)
  4359. readval = *MiscCtrl;
  4360. info->misc_ctrl_value &= ~BIT30;
  4361. *MiscCtrl = info->misc_ctrl_value;
  4362. /* init control reg (all DTRs off, all clksel=input) */
  4363. info->ctrlreg_value = 0xaa;
  4364. write_control_reg(info);
  4365. {
  4366. volatile u32 *LCR1BRDR = (u32 *)(info->lcr_base + 0x2c);
  4367. lcr1_brdr_value &= ~(BIT5 + BIT4 + BIT3);
  4368. switch(read_ahead_count)
  4369. {
  4370. case 16:
  4371. lcr1_brdr_value |= BIT5 + BIT4 + BIT3;
  4372. break;
  4373. case 8:
  4374. lcr1_brdr_value |= BIT5 + BIT4;
  4375. break;
  4376. case 4:
  4377. lcr1_brdr_value |= BIT5 + BIT3;
  4378. break;
  4379. case 0:
  4380. lcr1_brdr_value |= BIT5;
  4381. break;
  4382. }
  4383. *LCR1BRDR = lcr1_brdr_value;
  4384. *MiscCtrl = misc_ctrl_value;
  4385. }
  4386. sca_init(info->port_array[0]);
  4387. sca_init(info->port_array[2]);
  4388. return true;
  4389. }
  4390. /* Loopback an HDLC frame to test the hardware
  4391. * interrupt and DMA functions.
  4392. */
  4393. static bool loopback_test(SLMP_INFO *info)
  4394. {
  4395. #define TESTFRAMESIZE 20
  4396. unsigned long timeout;
  4397. u16 count = TESTFRAMESIZE;
  4398. unsigned char buf[TESTFRAMESIZE];
  4399. bool rc = false;
  4400. unsigned long flags;
  4401. struct tty_struct *oldtty = info->port.tty;
  4402. u32 speed = info->params.clock_speed;
  4403. info->params.clock_speed = 3686400;
  4404. info->port.tty = NULL;
  4405. /* assume failure */
  4406. info->init_error = DiagStatus_DmaFailure;
  4407. /* build and send transmit frame */
  4408. for (count = 0; count < TESTFRAMESIZE;++count)
  4409. buf[count] = (unsigned char)count;
  4410. memset(info->tmp_rx_buf,0,TESTFRAMESIZE);
  4411. /* program hardware for HDLC and enabled receiver */
  4412. spin_lock_irqsave(&info->lock,flags);
  4413. hdlc_mode(info);
  4414. enable_loopback(info,1);
  4415. rx_start(info);
  4416. info->tx_count = count;
  4417. tx_load_dma_buffer(info,buf,count);
  4418. tx_start(info);
  4419. spin_unlock_irqrestore(&info->lock,flags);
  4420. /* wait for receive complete */
  4421. /* Set a timeout for waiting for interrupt. */
  4422. for ( timeout = 100; timeout; --timeout ) {
  4423. msleep_interruptible(10);
  4424. if (rx_get_frame(info)) {
  4425. rc = true;
  4426. break;
  4427. }
  4428. }
  4429. /* verify received frame length and contents */
  4430. if (rc &&
  4431. ( info->tmp_rx_buf_count != count ||
  4432. memcmp(buf, info->tmp_rx_buf,count))) {
  4433. rc = false;
  4434. }
  4435. spin_lock_irqsave(&info->lock,flags);
  4436. reset_adapter(info);
  4437. spin_unlock_irqrestore(&info->lock,flags);
  4438. info->params.clock_speed = speed;
  4439. info->port.tty = oldtty;
  4440. return rc;
  4441. }
  4442. /* Perform diagnostics on hardware
  4443. */
  4444. static int adapter_test( SLMP_INFO *info )
  4445. {
  4446. unsigned long flags;
  4447. if ( debug_level >= DEBUG_LEVEL_INFO )
  4448. printk( "%s(%d):Testing device %s\n",
  4449. __FILE__,__LINE__,info->device_name );
  4450. spin_lock_irqsave(&info->lock,flags);
  4451. init_adapter(info);
  4452. spin_unlock_irqrestore(&info->lock,flags);
  4453. info->port_array[0]->port_count = 0;
  4454. if ( register_test(info->port_array[0]) &&
  4455. register_test(info->port_array[1])) {
  4456. info->port_array[0]->port_count = 2;
  4457. if ( register_test(info->port_array[2]) &&
  4458. register_test(info->port_array[3]) )
  4459. info->port_array[0]->port_count += 2;
  4460. }
  4461. else {
  4462. printk( "%s(%d):Register test failure for device %s Addr=%08lX\n",
  4463. __FILE__,__LINE__,info->device_name, (unsigned long)(info->phys_sca_base));
  4464. return -ENODEV;
  4465. }
  4466. if ( !irq_test(info->port_array[0]) ||
  4467. !irq_test(info->port_array[1]) ||
  4468. (info->port_count == 4 && !irq_test(info->port_array[2])) ||
  4469. (info->port_count == 4 && !irq_test(info->port_array[3]))) {
  4470. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  4471. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  4472. return -ENODEV;
  4473. }
  4474. if (!loopback_test(info->port_array[0]) ||
  4475. !loopback_test(info->port_array[1]) ||
  4476. (info->port_count == 4 && !loopback_test(info->port_array[2])) ||
  4477. (info->port_count == 4 && !loopback_test(info->port_array[3]))) {
  4478. printk( "%s(%d):DMA test failure for device %s\n",
  4479. __FILE__,__LINE__,info->device_name);
  4480. return -ENODEV;
  4481. }
  4482. if ( debug_level >= DEBUG_LEVEL_INFO )
  4483. printk( "%s(%d):device %s passed diagnostics\n",
  4484. __FILE__,__LINE__,info->device_name );
  4485. info->port_array[0]->init_error = 0;
  4486. info->port_array[1]->init_error = 0;
  4487. if ( info->port_count > 2 ) {
  4488. info->port_array[2]->init_error = 0;
  4489. info->port_array[3]->init_error = 0;
  4490. }
  4491. return 0;
  4492. }
  4493. /* Test the shared memory on a PCI adapter.
  4494. */
  4495. static bool memory_test(SLMP_INFO *info)
  4496. {
  4497. static unsigned long testval[] = { 0x0, 0x55555555, 0xaaaaaaaa,
  4498. 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
  4499. unsigned long count = ARRAY_SIZE(testval);
  4500. unsigned long i;
  4501. unsigned long limit = SCA_MEM_SIZE/sizeof(unsigned long);
  4502. unsigned long * addr = (unsigned long *)info->memory_base;
  4503. /* Test data lines with test pattern at one location. */
  4504. for ( i = 0 ; i < count ; i++ ) {
  4505. *addr = testval[i];
  4506. if ( *addr != testval[i] )
  4507. return false;
  4508. }
  4509. /* Test address lines with incrementing pattern over */
  4510. /* entire address range. */
  4511. for ( i = 0 ; i < limit ; i++ ) {
  4512. *addr = i * 4;
  4513. addr++;
  4514. }
  4515. addr = (unsigned long *)info->memory_base;
  4516. for ( i = 0 ; i < limit ; i++ ) {
  4517. if ( *addr != i * 4 )
  4518. return false;
  4519. addr++;
  4520. }
  4521. memset( info->memory_base, 0, SCA_MEM_SIZE );
  4522. return true;
  4523. }
  4524. /* Load data into PCI adapter shared memory.
  4525. *
  4526. * The PCI9050 releases control of the local bus
  4527. * after completing the current read or write operation.
  4528. *
  4529. * While the PCI9050 write FIFO not empty, the
  4530. * PCI9050 treats all of the writes as a single transaction
  4531. * and does not release the bus. This causes DMA latency problems
  4532. * at high speeds when copying large data blocks to the shared memory.
  4533. *
  4534. * This function breaks a write into multiple transations by
  4535. * interleaving a read which flushes the write FIFO and 'completes'
  4536. * the write transation. This allows any pending DMA request to gain control
  4537. * of the local bus in a timely fasion.
  4538. */
  4539. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count)
  4540. {
  4541. /* A load interval of 16 allows for 4 32-bit writes at */
  4542. /* 136ns each for a maximum latency of 542ns on the local bus.*/
  4543. unsigned short interval = count / sca_pci_load_interval;
  4544. unsigned short i;
  4545. for ( i = 0 ; i < interval ; i++ )
  4546. {
  4547. memcpy(dest, src, sca_pci_load_interval);
  4548. read_status_reg(info);
  4549. dest += sca_pci_load_interval;
  4550. src += sca_pci_load_interval;
  4551. }
  4552. memcpy(dest, src, count % sca_pci_load_interval);
  4553. }
  4554. static void trace_block(SLMP_INFO *info,const char* data, int count, int xmit)
  4555. {
  4556. int i;
  4557. int linecount;
  4558. if (xmit)
  4559. printk("%s tx data:\n",info->device_name);
  4560. else
  4561. printk("%s rx data:\n",info->device_name);
  4562. while(count) {
  4563. if (count > 16)
  4564. linecount = 16;
  4565. else
  4566. linecount = count;
  4567. for(i=0;i<linecount;i++)
  4568. printk("%02X ",(unsigned char)data[i]);
  4569. for(;i<17;i++)
  4570. printk(" ");
  4571. for(i=0;i<linecount;i++) {
  4572. if (data[i]>=040 && data[i]<=0176)
  4573. printk("%c",data[i]);
  4574. else
  4575. printk(".");
  4576. }
  4577. printk("\n");
  4578. data += linecount;
  4579. count -= linecount;
  4580. }
  4581. } /* end of trace_block() */
  4582. /* called when HDLC frame times out
  4583. * update stats and do tx completion processing
  4584. */
  4585. static void tx_timeout(unsigned long context)
  4586. {
  4587. SLMP_INFO *info = (SLMP_INFO*)context;
  4588. unsigned long flags;
  4589. if ( debug_level >= DEBUG_LEVEL_INFO )
  4590. printk( "%s(%d):%s tx_timeout()\n",
  4591. __FILE__,__LINE__,info->device_name);
  4592. if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
  4593. info->icount.txtimeout++;
  4594. }
  4595. spin_lock_irqsave(&info->lock,flags);
  4596. info->tx_active = false;
  4597. info->tx_count = info->tx_put = info->tx_get = 0;
  4598. spin_unlock_irqrestore(&info->lock,flags);
  4599. #if SYNCLINK_GENERIC_HDLC
  4600. if (info->netcount)
  4601. hdlcdev_tx_done(info);
  4602. else
  4603. #endif
  4604. bh_transmit(info);
  4605. }
  4606. /* called to periodically check the DSR/RI modem signal input status
  4607. */
  4608. static void status_timeout(unsigned long context)
  4609. {
  4610. u16 status = 0;
  4611. SLMP_INFO *info = (SLMP_INFO*)context;
  4612. unsigned long flags;
  4613. unsigned char delta;
  4614. spin_lock_irqsave(&info->lock,flags);
  4615. get_signals(info);
  4616. spin_unlock_irqrestore(&info->lock,flags);
  4617. /* check for DSR/RI state change */
  4618. delta = info->old_signals ^ info->serial_signals;
  4619. info->old_signals = info->serial_signals;
  4620. if (delta & SerialSignal_DSR)
  4621. status |= MISCSTATUS_DSR_LATCHED|(info->serial_signals&SerialSignal_DSR);
  4622. if (delta & SerialSignal_RI)
  4623. status |= MISCSTATUS_RI_LATCHED|(info->serial_signals&SerialSignal_RI);
  4624. if (delta & SerialSignal_DCD)
  4625. status |= MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD);
  4626. if (delta & SerialSignal_CTS)
  4627. status |= MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS);
  4628. if (status)
  4629. isr_io_pin(info,status);
  4630. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  4631. }
  4632. /* Register Access Routines -
  4633. * All registers are memory mapped
  4634. */
  4635. #define CALC_REGADDR() \
  4636. unsigned char * RegAddr = (unsigned char*)(info->sca_base + Addr); \
  4637. if (info->port_num > 1) \
  4638. RegAddr += 256; /* port 0-1 SCA0, 2-3 SCA1 */ \
  4639. if ( info->port_num & 1) { \
  4640. if (Addr > 0x7f) \
  4641. RegAddr += 0x40; /* DMA access */ \
  4642. else if (Addr > 0x1f && Addr < 0x60) \
  4643. RegAddr += 0x20; /* MSCI access */ \
  4644. }
  4645. static unsigned char read_reg(SLMP_INFO * info, unsigned char Addr)
  4646. {
  4647. CALC_REGADDR();
  4648. return *RegAddr;
  4649. }
  4650. static void write_reg(SLMP_INFO * info, unsigned char Addr, unsigned char Value)
  4651. {
  4652. CALC_REGADDR();
  4653. *RegAddr = Value;
  4654. }
  4655. static u16 read_reg16(SLMP_INFO * info, unsigned char Addr)
  4656. {
  4657. CALC_REGADDR();
  4658. return *((u16 *)RegAddr);
  4659. }
  4660. static void write_reg16(SLMP_INFO * info, unsigned char Addr, u16 Value)
  4661. {
  4662. CALC_REGADDR();
  4663. *((u16 *)RegAddr) = Value;
  4664. }
  4665. static unsigned char read_status_reg(SLMP_INFO * info)
  4666. {
  4667. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4668. return *RegAddr;
  4669. }
  4670. static void write_control_reg(SLMP_INFO * info)
  4671. {
  4672. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4673. *RegAddr = info->port_array[0]->ctrlreg_value;
  4674. }
  4675. static int __devinit synclinkmp_init_one (struct pci_dev *dev,
  4676. const struct pci_device_id *ent)
  4677. {
  4678. if (pci_enable_device(dev)) {
  4679. printk("error enabling pci device %p\n", dev);
  4680. return -EIO;
  4681. }
  4682. device_init( ++synclinkmp_adapter_count, dev );
  4683. return 0;
  4684. }
  4685. static void __devexit synclinkmp_remove_one (struct pci_dev *dev)
  4686. {
  4687. }