idt77252.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850
  1. /*******************************************************************
  2. *
  3. * Copyright (c) 2000 ATecoM GmbH
  4. *
  5. * The author may be reached at ecd@atecom.com.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *******************************************************************/
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/poison.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/kernel.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/atmdev.h>
  36. #include <linux/atm.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/bitops.h>
  40. #include <linux/wait.h>
  41. #include <linux/jiffies.h>
  42. #include <linux/mutex.h>
  43. #include <asm/io.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/atomic.h>
  46. #include <asm/byteorder.h>
  47. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  48. #include "suni.h"
  49. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  50. #include "idt77252.h"
  51. #include "idt77252_tables.h"
  52. static unsigned int vpibits = 1;
  53. #define ATM_IDT77252_SEND_IDLE 1
  54. /*
  55. * Debug HACKs.
  56. */
  57. #define DEBUG_MODULE 1
  58. #undef HAVE_EEPROM /* does not work, yet. */
  59. #ifdef CONFIG_ATM_IDT77252_DEBUG
  60. static unsigned long debug = DBG_GENERAL;
  61. #endif
  62. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  63. /*
  64. * SCQ Handling.
  65. */
  66. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  67. static void free_scq(struct idt77252_dev *, struct scq_info *);
  68. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  69. struct sk_buff *, int oam);
  70. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  71. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  72. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  73. /*
  74. * FBQ Handling.
  75. */
  76. static int push_rx_skb(struct idt77252_dev *,
  77. struct sk_buff *, int queue);
  78. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  79. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  80. static void recycle_rx_pool_skb(struct idt77252_dev *,
  81. struct rx_pool *);
  82. static void add_rx_skb(struct idt77252_dev *, int queue,
  83. unsigned int size, unsigned int count);
  84. /*
  85. * RSQ Handling.
  86. */
  87. static int init_rsq(struct idt77252_dev *);
  88. static void deinit_rsq(struct idt77252_dev *);
  89. static void idt77252_rx(struct idt77252_dev *);
  90. /*
  91. * TSQ handling.
  92. */
  93. static int init_tsq(struct idt77252_dev *);
  94. static void deinit_tsq(struct idt77252_dev *);
  95. static void idt77252_tx(struct idt77252_dev *);
  96. /*
  97. * ATM Interface.
  98. */
  99. static void idt77252_dev_close(struct atm_dev *dev);
  100. static int idt77252_open(struct atm_vcc *vcc);
  101. static void idt77252_close(struct atm_vcc *vcc);
  102. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  103. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  104. int flags);
  105. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  106. unsigned long addr);
  107. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  108. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  109. int flags);
  110. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  111. char *page);
  112. static void idt77252_softint(struct work_struct *work);
  113. static struct atmdev_ops idt77252_ops =
  114. {
  115. .dev_close = idt77252_dev_close,
  116. .open = idt77252_open,
  117. .close = idt77252_close,
  118. .send = idt77252_send,
  119. .send_oam = idt77252_send_oam,
  120. .phy_put = idt77252_phy_put,
  121. .phy_get = idt77252_phy_get,
  122. .change_qos = idt77252_change_qos,
  123. .proc_read = idt77252_proc_read,
  124. .owner = THIS_MODULE
  125. };
  126. static struct idt77252_dev *idt77252_chain = NULL;
  127. static unsigned int idt77252_sram_write_errors = 0;
  128. /*****************************************************************************/
  129. /* */
  130. /* I/O and Utility Bus */
  131. /* */
  132. /*****************************************************************************/
  133. static void
  134. waitfor_idle(struct idt77252_dev *card)
  135. {
  136. u32 stat;
  137. stat = readl(SAR_REG_STAT);
  138. while (stat & SAR_STAT_CMDBZ)
  139. stat = readl(SAR_REG_STAT);
  140. }
  141. static u32
  142. read_sram(struct idt77252_dev *card, unsigned long addr)
  143. {
  144. unsigned long flags;
  145. u32 value;
  146. spin_lock_irqsave(&card->cmd_lock, flags);
  147. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  148. waitfor_idle(card);
  149. value = readl(SAR_REG_DR0);
  150. spin_unlock_irqrestore(&card->cmd_lock, flags);
  151. return value;
  152. }
  153. static void
  154. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  155. {
  156. unsigned long flags;
  157. if ((idt77252_sram_write_errors == 0) &&
  158. (((addr > card->tst[0] + card->tst_size - 2) &&
  159. (addr < card->tst[0] + card->tst_size)) ||
  160. ((addr > card->tst[1] + card->tst_size - 2) &&
  161. (addr < card->tst[1] + card->tst_size)))) {
  162. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  163. card->name, addr, value);
  164. }
  165. spin_lock_irqsave(&card->cmd_lock, flags);
  166. writel(value, SAR_REG_DR0);
  167. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  168. waitfor_idle(card);
  169. spin_unlock_irqrestore(&card->cmd_lock, flags);
  170. }
  171. static u8
  172. read_utility(void *dev, unsigned long ubus_addr)
  173. {
  174. struct idt77252_dev *card = dev;
  175. unsigned long flags;
  176. u8 value;
  177. if (!card) {
  178. printk("Error: No such device.\n");
  179. return -1;
  180. }
  181. spin_lock_irqsave(&card->cmd_lock, flags);
  182. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  183. waitfor_idle(card);
  184. value = readl(SAR_REG_DR0);
  185. spin_unlock_irqrestore(&card->cmd_lock, flags);
  186. return value;
  187. }
  188. static void
  189. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  190. {
  191. struct idt77252_dev *card = dev;
  192. unsigned long flags;
  193. if (!card) {
  194. printk("Error: No such device.\n");
  195. return;
  196. }
  197. spin_lock_irqsave(&card->cmd_lock, flags);
  198. writel((u32) value, SAR_REG_DR0);
  199. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  200. waitfor_idle(card);
  201. spin_unlock_irqrestore(&card->cmd_lock, flags);
  202. }
  203. #ifdef HAVE_EEPROM
  204. static u32 rdsrtab[] =
  205. {
  206. SAR_GP_EECS | SAR_GP_EESCLK,
  207. 0,
  208. SAR_GP_EESCLK, /* 0 */
  209. 0,
  210. SAR_GP_EESCLK, /* 0 */
  211. 0,
  212. SAR_GP_EESCLK, /* 0 */
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. SAR_GP_EEDO,
  218. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  219. 0,
  220. SAR_GP_EESCLK, /* 0 */
  221. SAR_GP_EEDO,
  222. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  223. };
  224. static u32 wrentab[] =
  225. {
  226. SAR_GP_EECS | SAR_GP_EESCLK,
  227. 0,
  228. SAR_GP_EESCLK, /* 0 */
  229. 0,
  230. SAR_GP_EESCLK, /* 0 */
  231. 0,
  232. SAR_GP_EESCLK, /* 0 */
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. SAR_GP_EEDO,
  236. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  237. SAR_GP_EEDO,
  238. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  239. 0,
  240. SAR_GP_EESCLK, /* 0 */
  241. 0,
  242. SAR_GP_EESCLK /* 0 */
  243. };
  244. static u32 rdtab[] =
  245. {
  246. SAR_GP_EECS | SAR_GP_EESCLK,
  247. 0,
  248. SAR_GP_EESCLK, /* 0 */
  249. 0,
  250. SAR_GP_EESCLK, /* 0 */
  251. 0,
  252. SAR_GP_EESCLK, /* 0 */
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. SAR_GP_EEDO,
  260. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  261. SAR_GP_EEDO,
  262. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  263. };
  264. static u32 wrtab[] =
  265. {
  266. SAR_GP_EECS | SAR_GP_EESCLK,
  267. 0,
  268. SAR_GP_EESCLK, /* 0 */
  269. 0,
  270. SAR_GP_EESCLK, /* 0 */
  271. 0,
  272. SAR_GP_EESCLK, /* 0 */
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. SAR_GP_EEDO,
  280. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  281. 0,
  282. SAR_GP_EESCLK /* 0 */
  283. };
  284. static u32 clktab[] =
  285. {
  286. 0,
  287. SAR_GP_EESCLK,
  288. 0,
  289. SAR_GP_EESCLK,
  290. 0,
  291. SAR_GP_EESCLK,
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0
  303. };
  304. static u32
  305. idt77252_read_gp(struct idt77252_dev *card)
  306. {
  307. u32 gp;
  308. gp = readl(SAR_REG_GP);
  309. #if 0
  310. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  311. #endif
  312. return gp;
  313. }
  314. static void
  315. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  316. {
  317. unsigned long flags;
  318. #if 0
  319. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  320. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  321. value & SAR_GP_EEDO ? "1" : "0");
  322. #endif
  323. spin_lock_irqsave(&card->cmd_lock, flags);
  324. waitfor_idle(card);
  325. writel(value, SAR_REG_GP);
  326. spin_unlock_irqrestore(&card->cmd_lock, flags);
  327. }
  328. static u8
  329. idt77252_eeprom_read_status(struct idt77252_dev *card)
  330. {
  331. u8 byte;
  332. u32 gp;
  333. int i, j;
  334. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  335. for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
  336. idt77252_write_gp(card, gp | rdsrtab[i]);
  337. udelay(5);
  338. }
  339. idt77252_write_gp(card, gp | SAR_GP_EECS);
  340. udelay(5);
  341. byte = 0;
  342. for (i = 0, j = 0; i < 8; i++) {
  343. byte <<= 1;
  344. idt77252_write_gp(card, gp | clktab[j++]);
  345. udelay(5);
  346. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  347. idt77252_write_gp(card, gp | clktab[j++]);
  348. udelay(5);
  349. }
  350. idt77252_write_gp(card, gp | SAR_GP_EECS);
  351. udelay(5);
  352. return byte;
  353. }
  354. static u8
  355. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  356. {
  357. u8 byte;
  358. u32 gp;
  359. int i, j;
  360. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  361. for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
  362. idt77252_write_gp(card, gp | rdtab[i]);
  363. udelay(5);
  364. }
  365. idt77252_write_gp(card, gp | SAR_GP_EECS);
  366. udelay(5);
  367. for (i = 0, j = 0; i < 8; i++) {
  368. idt77252_write_gp(card, gp | clktab[j++] |
  369. (offset & 1 ? SAR_GP_EEDO : 0));
  370. udelay(5);
  371. idt77252_write_gp(card, gp | clktab[j++] |
  372. (offset & 1 ? SAR_GP_EEDO : 0));
  373. udelay(5);
  374. offset >>= 1;
  375. }
  376. idt77252_write_gp(card, gp | SAR_GP_EECS);
  377. udelay(5);
  378. byte = 0;
  379. for (i = 0, j = 0; i < 8; i++) {
  380. byte <<= 1;
  381. idt77252_write_gp(card, gp | clktab[j++]);
  382. udelay(5);
  383. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  384. idt77252_write_gp(card, gp | clktab[j++]);
  385. udelay(5);
  386. }
  387. idt77252_write_gp(card, gp | SAR_GP_EECS);
  388. udelay(5);
  389. return byte;
  390. }
  391. static void
  392. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  393. {
  394. u32 gp;
  395. int i, j;
  396. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  397. for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
  398. idt77252_write_gp(card, gp | wrentab[i]);
  399. udelay(5);
  400. }
  401. idt77252_write_gp(card, gp | SAR_GP_EECS);
  402. udelay(5);
  403. for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
  404. idt77252_write_gp(card, gp | wrtab[i]);
  405. udelay(5);
  406. }
  407. idt77252_write_gp(card, gp | SAR_GP_EECS);
  408. udelay(5);
  409. for (i = 0, j = 0; i < 8; i++) {
  410. idt77252_write_gp(card, gp | clktab[j++] |
  411. (offset & 1 ? SAR_GP_EEDO : 0));
  412. udelay(5);
  413. idt77252_write_gp(card, gp | clktab[j++] |
  414. (offset & 1 ? SAR_GP_EEDO : 0));
  415. udelay(5);
  416. offset >>= 1;
  417. }
  418. idt77252_write_gp(card, gp | SAR_GP_EECS);
  419. udelay(5);
  420. for (i = 0, j = 0; i < 8; i++) {
  421. idt77252_write_gp(card, gp | clktab[j++] |
  422. (data & 1 ? SAR_GP_EEDO : 0));
  423. udelay(5);
  424. idt77252_write_gp(card, gp | clktab[j++] |
  425. (data & 1 ? SAR_GP_EEDO : 0));
  426. udelay(5);
  427. data >>= 1;
  428. }
  429. idt77252_write_gp(card, gp | SAR_GP_EECS);
  430. udelay(5);
  431. }
  432. static void
  433. idt77252_eeprom_init(struct idt77252_dev *card)
  434. {
  435. u32 gp;
  436. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  437. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  438. udelay(5);
  439. idt77252_write_gp(card, gp | SAR_GP_EECS);
  440. udelay(5);
  441. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  442. udelay(5);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS);
  444. udelay(5);
  445. }
  446. #endif /* HAVE_EEPROM */
  447. #ifdef CONFIG_ATM_IDT77252_DEBUG
  448. static void
  449. dump_tct(struct idt77252_dev *card, int index)
  450. {
  451. unsigned long tct;
  452. int i;
  453. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  454. printk("%s: TCT %x:", card->name, index);
  455. for (i = 0; i < 8; i++) {
  456. printk(" %08x", read_sram(card, tct + i));
  457. }
  458. printk("\n");
  459. }
  460. static void
  461. idt77252_tx_dump(struct idt77252_dev *card)
  462. {
  463. struct atm_vcc *vcc;
  464. struct vc_map *vc;
  465. int i;
  466. printk("%s\n", __func__);
  467. for (i = 0; i < card->tct_size; i++) {
  468. vc = card->vcs[i];
  469. if (!vc)
  470. continue;
  471. vcc = NULL;
  472. if (vc->rx_vcc)
  473. vcc = vc->rx_vcc;
  474. else if (vc->tx_vcc)
  475. vcc = vc->tx_vcc;
  476. if (!vcc)
  477. continue;
  478. printk("%s: Connection %d:\n", card->name, vc->index);
  479. dump_tct(card, vc->index);
  480. }
  481. }
  482. #endif
  483. /*****************************************************************************/
  484. /* */
  485. /* SCQ Handling */
  486. /* */
  487. /*****************************************************************************/
  488. static int
  489. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  490. {
  491. struct sb_pool *pool = &card->sbpool[queue];
  492. int index;
  493. index = pool->index;
  494. while (pool->skb[index]) {
  495. index = (index + 1) & FBQ_MASK;
  496. if (index == pool->index)
  497. return -ENOBUFS;
  498. }
  499. pool->skb[index] = skb;
  500. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  501. pool->index = (index + 1) & FBQ_MASK;
  502. return 0;
  503. }
  504. static void
  505. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  506. {
  507. unsigned int queue, index;
  508. u32 handle;
  509. handle = IDT77252_PRV_POOL(skb);
  510. queue = POOL_QUEUE(handle);
  511. if (queue > 3)
  512. return;
  513. index = POOL_INDEX(handle);
  514. if (index > FBQ_SIZE - 1)
  515. return;
  516. card->sbpool[queue].skb[index] = NULL;
  517. }
  518. static struct sk_buff *
  519. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  520. {
  521. unsigned int queue, index;
  522. queue = POOL_QUEUE(handle);
  523. if (queue > 3)
  524. return NULL;
  525. index = POOL_INDEX(handle);
  526. if (index > FBQ_SIZE - 1)
  527. return NULL;
  528. return card->sbpool[queue].skb[index];
  529. }
  530. static struct scq_info *
  531. alloc_scq(struct idt77252_dev *card, int class)
  532. {
  533. struct scq_info *scq;
  534. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  535. if (!scq)
  536. return NULL;
  537. scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
  538. &scq->paddr);
  539. if (scq->base == NULL) {
  540. kfree(scq);
  541. return NULL;
  542. }
  543. memset(scq->base, 0, SCQ_SIZE);
  544. scq->next = scq->base;
  545. scq->last = scq->base + (SCQ_ENTRIES - 1);
  546. atomic_set(&scq->used, 0);
  547. spin_lock_init(&scq->lock);
  548. spin_lock_init(&scq->skblock);
  549. skb_queue_head_init(&scq->transmit);
  550. skb_queue_head_init(&scq->pending);
  551. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  552. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  553. return scq;
  554. }
  555. static void
  556. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  557. {
  558. struct sk_buff *skb;
  559. struct atm_vcc *vcc;
  560. pci_free_consistent(card->pcidev, SCQ_SIZE,
  561. scq->base, scq->paddr);
  562. while ((skb = skb_dequeue(&scq->transmit))) {
  563. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  564. skb->len, PCI_DMA_TODEVICE);
  565. vcc = ATM_SKB(skb)->vcc;
  566. if (vcc->pop)
  567. vcc->pop(vcc, skb);
  568. else
  569. dev_kfree_skb(skb);
  570. }
  571. while ((skb = skb_dequeue(&scq->pending))) {
  572. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  573. skb->len, PCI_DMA_TODEVICE);
  574. vcc = ATM_SKB(skb)->vcc;
  575. if (vcc->pop)
  576. vcc->pop(vcc, skb);
  577. else
  578. dev_kfree_skb(skb);
  579. }
  580. kfree(scq);
  581. }
  582. static int
  583. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  584. {
  585. struct scq_info *scq = vc->scq;
  586. unsigned long flags;
  587. struct scqe *tbd;
  588. int entries;
  589. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  590. atomic_inc(&scq->used);
  591. entries = atomic_read(&scq->used);
  592. if (entries > (SCQ_ENTRIES - 1)) {
  593. atomic_dec(&scq->used);
  594. goto out;
  595. }
  596. skb_queue_tail(&scq->transmit, skb);
  597. spin_lock_irqsave(&vc->lock, flags);
  598. if (vc->estimator) {
  599. struct atm_vcc *vcc = vc->tx_vcc;
  600. struct sock *sk = sk_atm(vcc);
  601. vc->estimator->cells += (skb->len + 47) / 48;
  602. if (atomic_read(&sk->sk_wmem_alloc) >
  603. (sk->sk_sndbuf >> 1)) {
  604. u32 cps = vc->estimator->maxcps;
  605. vc->estimator->cps = cps;
  606. vc->estimator->avcps = cps << 5;
  607. if (vc->lacr < vc->init_er) {
  608. vc->lacr = vc->init_er;
  609. writel(TCMDQ_LACR | (vc->lacr << 16) |
  610. vc->index, SAR_REG_TCMDQ);
  611. }
  612. }
  613. }
  614. spin_unlock_irqrestore(&vc->lock, flags);
  615. tbd = &IDT77252_PRV_TBD(skb);
  616. spin_lock_irqsave(&scq->lock, flags);
  617. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  618. SAR_TBD_TSIF | SAR_TBD_GTSI);
  619. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  620. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  621. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  622. if (scq->next == scq->last)
  623. scq->next = scq->base;
  624. else
  625. scq->next++;
  626. write_sram(card, scq->scd,
  627. scq->paddr +
  628. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  629. spin_unlock_irqrestore(&scq->lock, flags);
  630. scq->trans_start = jiffies;
  631. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  632. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  633. SAR_REG_TCMDQ);
  634. }
  635. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  636. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  637. card->name, atomic_read(&scq->used),
  638. read_sram(card, scq->scd + 1), scq->next);
  639. return 0;
  640. out:
  641. if (time_after(jiffies, scq->trans_start + HZ)) {
  642. printk("%s: Error pushing TBD for %d.%d\n",
  643. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  644. #ifdef CONFIG_ATM_IDT77252_DEBUG
  645. idt77252_tx_dump(card);
  646. #endif
  647. scq->trans_start = jiffies;
  648. }
  649. return -ENOBUFS;
  650. }
  651. static void
  652. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  653. {
  654. struct scq_info *scq = vc->scq;
  655. struct sk_buff *skb;
  656. struct atm_vcc *vcc;
  657. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  658. card->name, atomic_read(&scq->used), scq->next);
  659. skb = skb_dequeue(&scq->transmit);
  660. if (skb) {
  661. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  662. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  663. skb->len, PCI_DMA_TODEVICE);
  664. vcc = ATM_SKB(skb)->vcc;
  665. if (vcc->pop)
  666. vcc->pop(vcc, skb);
  667. else
  668. dev_kfree_skb(skb);
  669. atomic_inc(&vcc->stats->tx);
  670. }
  671. atomic_dec(&scq->used);
  672. spin_lock(&scq->skblock);
  673. while ((skb = skb_dequeue(&scq->pending))) {
  674. if (push_on_scq(card, vc, skb)) {
  675. skb_queue_head(&vc->scq->pending, skb);
  676. break;
  677. }
  678. }
  679. spin_unlock(&scq->skblock);
  680. }
  681. static int
  682. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  683. struct sk_buff *skb, int oam)
  684. {
  685. struct atm_vcc *vcc;
  686. struct scqe *tbd;
  687. unsigned long flags;
  688. int error;
  689. int aal;
  690. if (skb->len == 0) {
  691. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  692. return -EINVAL;
  693. }
  694. TXPRINTK("%s: Sending %d bytes of data.\n",
  695. card->name, skb->len);
  696. tbd = &IDT77252_PRV_TBD(skb);
  697. vcc = ATM_SKB(skb)->vcc;
  698. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  699. skb->len, PCI_DMA_TODEVICE);
  700. error = -EINVAL;
  701. if (oam) {
  702. if (skb->len != 52)
  703. goto errout;
  704. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  705. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  706. tbd->word_3 = 0x00000000;
  707. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  708. (skb->data[2] << 8) | (skb->data[3] << 0);
  709. if (test_bit(VCF_RSV, &vc->flags))
  710. vc = card->vcs[0];
  711. goto done;
  712. }
  713. if (test_bit(VCF_RSV, &vc->flags)) {
  714. printk("%s: Trying to transmit on reserved VC\n", card->name);
  715. goto errout;
  716. }
  717. aal = vcc->qos.aal;
  718. switch (aal) {
  719. case ATM_AAL0:
  720. case ATM_AAL34:
  721. if (skb->len > 52)
  722. goto errout;
  723. if (aal == ATM_AAL0)
  724. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  725. ATM_CELL_PAYLOAD;
  726. else
  727. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  728. ATM_CELL_PAYLOAD;
  729. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  730. tbd->word_3 = 0x00000000;
  731. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  732. (skb->data[2] << 8) | (skb->data[3] << 0);
  733. break;
  734. case ATM_AAL5:
  735. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  736. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  737. tbd->word_3 = skb->len;
  738. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  739. (vcc->vci << SAR_TBD_VCI_SHIFT);
  740. break;
  741. case ATM_AAL1:
  742. case ATM_AAL2:
  743. default:
  744. printk("%s: Traffic type not supported.\n", card->name);
  745. error = -EPROTONOSUPPORT;
  746. goto errout;
  747. }
  748. done:
  749. spin_lock_irqsave(&vc->scq->skblock, flags);
  750. skb_queue_tail(&vc->scq->pending, skb);
  751. while ((skb = skb_dequeue(&vc->scq->pending))) {
  752. if (push_on_scq(card, vc, skb)) {
  753. skb_queue_head(&vc->scq->pending, skb);
  754. break;
  755. }
  756. }
  757. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  758. return 0;
  759. errout:
  760. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  761. skb->len, PCI_DMA_TODEVICE);
  762. return error;
  763. }
  764. static unsigned long
  765. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  766. {
  767. int i;
  768. for (i = 0; i < card->scd_size; i++) {
  769. if (!card->scd2vc[i]) {
  770. card->scd2vc[i] = vc;
  771. vc->scd_index = i;
  772. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  773. }
  774. }
  775. return 0;
  776. }
  777. static void
  778. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  779. {
  780. write_sram(card, scq->scd, scq->paddr);
  781. write_sram(card, scq->scd + 1, 0x00000000);
  782. write_sram(card, scq->scd + 2, 0xffffffff);
  783. write_sram(card, scq->scd + 3, 0x00000000);
  784. }
  785. static void
  786. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  787. {
  788. return;
  789. }
  790. /*****************************************************************************/
  791. /* */
  792. /* RSQ Handling */
  793. /* */
  794. /*****************************************************************************/
  795. static int
  796. init_rsq(struct idt77252_dev *card)
  797. {
  798. struct rsq_entry *rsqe;
  799. card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  800. &card->rsq.paddr);
  801. if (card->rsq.base == NULL) {
  802. printk("%s: can't allocate RSQ.\n", card->name);
  803. return -1;
  804. }
  805. memset(card->rsq.base, 0, RSQSIZE);
  806. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  807. card->rsq.next = card->rsq.last;
  808. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  809. rsqe->word_4 = 0;
  810. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  811. SAR_REG_RSQH);
  812. writel(card->rsq.paddr, SAR_REG_RSQB);
  813. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  814. (unsigned long) card->rsq.base,
  815. readl(SAR_REG_RSQB));
  816. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  817. card->name,
  818. readl(SAR_REG_RSQH),
  819. readl(SAR_REG_RSQB),
  820. readl(SAR_REG_RSQT));
  821. return 0;
  822. }
  823. static void
  824. deinit_rsq(struct idt77252_dev *card)
  825. {
  826. pci_free_consistent(card->pcidev, RSQSIZE,
  827. card->rsq.base, card->rsq.paddr);
  828. }
  829. static void
  830. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  831. {
  832. struct atm_vcc *vcc;
  833. struct sk_buff *skb;
  834. struct rx_pool *rpp;
  835. struct vc_map *vc;
  836. u32 header, vpi, vci;
  837. u32 stat;
  838. int i;
  839. stat = le32_to_cpu(rsqe->word_4);
  840. if (stat & SAR_RSQE_IDLE) {
  841. RXPRINTK("%s: message about inactive connection.\n",
  842. card->name);
  843. return;
  844. }
  845. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  846. if (skb == NULL) {
  847. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  848. card->name, __func__,
  849. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  850. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  851. return;
  852. }
  853. header = le32_to_cpu(rsqe->word_1);
  854. vpi = (header >> 16) & 0x00ff;
  855. vci = (header >> 0) & 0xffff;
  856. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  857. card->name, vpi, vci, skb, skb->data);
  858. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  859. printk("%s: SDU received for out-of-range vc %u.%u\n",
  860. card->name, vpi, vci);
  861. recycle_rx_skb(card, skb);
  862. return;
  863. }
  864. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  865. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  866. printk("%s: SDU received on non RX vc %u.%u\n",
  867. card->name, vpi, vci);
  868. recycle_rx_skb(card, skb);
  869. return;
  870. }
  871. vcc = vc->rx_vcc;
  872. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  873. skb_end_pointer(skb) - skb->data,
  874. PCI_DMA_FROMDEVICE);
  875. if ((vcc->qos.aal == ATM_AAL0) ||
  876. (vcc->qos.aal == ATM_AAL34)) {
  877. struct sk_buff *sb;
  878. unsigned char *cell;
  879. u32 aal0;
  880. cell = skb->data;
  881. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  882. if ((sb = dev_alloc_skb(64)) == NULL) {
  883. printk("%s: Can't allocate buffers for aal0.\n",
  884. card->name);
  885. atomic_add(i, &vcc->stats->rx_drop);
  886. break;
  887. }
  888. if (!atm_charge(vcc, sb->truesize)) {
  889. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  890. card->name);
  891. atomic_add(i - 1, &vcc->stats->rx_drop);
  892. dev_kfree_skb(sb);
  893. break;
  894. }
  895. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  896. (vci << ATM_HDR_VCI_SHIFT);
  897. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  898. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  899. *((u32 *) sb->data) = aal0;
  900. skb_put(sb, sizeof(u32));
  901. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  902. cell, ATM_CELL_PAYLOAD);
  903. ATM_SKB(sb)->vcc = vcc;
  904. __net_timestamp(sb);
  905. vcc->push(vcc, sb);
  906. atomic_inc(&vcc->stats->rx);
  907. cell += ATM_CELL_PAYLOAD;
  908. }
  909. recycle_rx_skb(card, skb);
  910. return;
  911. }
  912. if (vcc->qos.aal != ATM_AAL5) {
  913. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  914. card->name, vcc->qos.aal);
  915. recycle_rx_skb(card, skb);
  916. return;
  917. }
  918. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  919. rpp = &vc->rcv.rx_pool;
  920. __skb_queue_tail(&rpp->queue, skb);
  921. rpp->len += skb->len;
  922. if (stat & SAR_RSQE_EPDU) {
  923. unsigned char *l1l2;
  924. unsigned int len;
  925. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  926. len = (l1l2[0] << 8) | l1l2[1];
  927. len = len ? len : 0x10000;
  928. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  929. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  930. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  931. "(CDC: %08x)\n",
  932. card->name, len, rpp->len, readl(SAR_REG_CDC));
  933. recycle_rx_pool_skb(card, rpp);
  934. atomic_inc(&vcc->stats->rx_err);
  935. return;
  936. }
  937. if (stat & SAR_RSQE_CRC) {
  938. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  939. recycle_rx_pool_skb(card, rpp);
  940. atomic_inc(&vcc->stats->rx_err);
  941. return;
  942. }
  943. if (skb_queue_len(&rpp->queue) > 1) {
  944. struct sk_buff *sb;
  945. skb = dev_alloc_skb(rpp->len);
  946. if (!skb) {
  947. RXPRINTK("%s: Can't alloc RX skb.\n",
  948. card->name);
  949. recycle_rx_pool_skb(card, rpp);
  950. atomic_inc(&vcc->stats->rx_err);
  951. return;
  952. }
  953. if (!atm_charge(vcc, skb->truesize)) {
  954. recycle_rx_pool_skb(card, rpp);
  955. dev_kfree_skb(skb);
  956. return;
  957. }
  958. skb_queue_walk(&rpp->queue, sb)
  959. memcpy(skb_put(skb, sb->len),
  960. sb->data, sb->len);
  961. recycle_rx_pool_skb(card, rpp);
  962. skb_trim(skb, len);
  963. ATM_SKB(skb)->vcc = vcc;
  964. __net_timestamp(skb);
  965. vcc->push(vcc, skb);
  966. atomic_inc(&vcc->stats->rx);
  967. return;
  968. }
  969. flush_rx_pool(card, rpp);
  970. if (!atm_charge(vcc, skb->truesize)) {
  971. recycle_rx_skb(card, skb);
  972. return;
  973. }
  974. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  975. skb_end_pointer(skb) - skb->data,
  976. PCI_DMA_FROMDEVICE);
  977. sb_pool_remove(card, skb);
  978. skb_trim(skb, len);
  979. ATM_SKB(skb)->vcc = vcc;
  980. __net_timestamp(skb);
  981. vcc->push(vcc, skb);
  982. atomic_inc(&vcc->stats->rx);
  983. if (skb->truesize > SAR_FB_SIZE_3)
  984. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  985. else if (skb->truesize > SAR_FB_SIZE_2)
  986. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  987. else if (skb->truesize > SAR_FB_SIZE_1)
  988. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  989. else
  990. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  991. return;
  992. }
  993. }
  994. static void
  995. idt77252_rx(struct idt77252_dev *card)
  996. {
  997. struct rsq_entry *rsqe;
  998. if (card->rsq.next == card->rsq.last)
  999. rsqe = card->rsq.base;
  1000. else
  1001. rsqe = card->rsq.next + 1;
  1002. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1003. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1004. return;
  1005. }
  1006. do {
  1007. dequeue_rx(card, rsqe);
  1008. rsqe->word_4 = 0;
  1009. card->rsq.next = rsqe;
  1010. if (card->rsq.next == card->rsq.last)
  1011. rsqe = card->rsq.base;
  1012. else
  1013. rsqe = card->rsq.next + 1;
  1014. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1015. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1016. SAR_REG_RSQH);
  1017. }
  1018. static void
  1019. idt77252_rx_raw(struct idt77252_dev *card)
  1020. {
  1021. struct sk_buff *queue;
  1022. u32 head, tail;
  1023. struct atm_vcc *vcc;
  1024. struct vc_map *vc;
  1025. struct sk_buff *sb;
  1026. if (card->raw_cell_head == NULL) {
  1027. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1028. card->raw_cell_head = sb_pool_skb(card, handle);
  1029. }
  1030. queue = card->raw_cell_head;
  1031. if (!queue)
  1032. return;
  1033. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1034. tail = readl(SAR_REG_RAWCT);
  1035. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1036. skb_end_pointer(queue) - queue->head - 16,
  1037. PCI_DMA_FROMDEVICE);
  1038. while (head != tail) {
  1039. unsigned int vpi, vci, pti;
  1040. u32 header;
  1041. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1042. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1043. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1044. pti = (header & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
  1045. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1046. if (debug & DBG_RAW_CELL) {
  1047. int i;
  1048. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1049. card->name, (header >> 28) & 0x000f,
  1050. (header >> 20) & 0x00ff,
  1051. (header >> 4) & 0xffff,
  1052. (header >> 1) & 0x0007,
  1053. (header >> 0) & 0x0001);
  1054. for (i = 16; i < 64; i++)
  1055. printk(" %02x", queue->data[i]);
  1056. printk("\n");
  1057. }
  1058. #endif
  1059. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1060. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1061. card->name, vpi, vci);
  1062. goto drop;
  1063. }
  1064. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1065. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1066. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1067. card->name, vpi, vci);
  1068. goto drop;
  1069. }
  1070. vcc = vc->rx_vcc;
  1071. if (vcc->qos.aal != ATM_AAL0) {
  1072. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1073. card->name, vpi, vci);
  1074. atomic_inc(&vcc->stats->rx_drop);
  1075. goto drop;
  1076. }
  1077. if ((sb = dev_alloc_skb(64)) == NULL) {
  1078. printk("%s: Can't allocate buffers for AAL0.\n",
  1079. card->name);
  1080. atomic_inc(&vcc->stats->rx_err);
  1081. goto drop;
  1082. }
  1083. if (!atm_charge(vcc, sb->truesize)) {
  1084. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1085. card->name);
  1086. dev_kfree_skb(sb);
  1087. goto drop;
  1088. }
  1089. *((u32 *) sb->data) = header;
  1090. skb_put(sb, sizeof(u32));
  1091. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1092. ATM_CELL_PAYLOAD);
  1093. ATM_SKB(sb)->vcc = vcc;
  1094. __net_timestamp(sb);
  1095. vcc->push(vcc, sb);
  1096. atomic_inc(&vcc->stats->rx);
  1097. drop:
  1098. skb_pull(queue, 64);
  1099. head = IDT77252_PRV_PADDR(queue)
  1100. + (queue->data - queue->head - 16);
  1101. if (queue->len < 128) {
  1102. struct sk_buff *next;
  1103. u32 handle;
  1104. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1105. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1106. next = sb_pool_skb(card, handle);
  1107. recycle_rx_skb(card, queue);
  1108. if (next) {
  1109. card->raw_cell_head = next;
  1110. queue = card->raw_cell_head;
  1111. pci_dma_sync_single_for_cpu(card->pcidev,
  1112. IDT77252_PRV_PADDR(queue),
  1113. (skb_end_pointer(queue) -
  1114. queue->data),
  1115. PCI_DMA_FROMDEVICE);
  1116. } else {
  1117. card->raw_cell_head = NULL;
  1118. printk("%s: raw cell queue overrun\n",
  1119. card->name);
  1120. break;
  1121. }
  1122. }
  1123. }
  1124. }
  1125. /*****************************************************************************/
  1126. /* */
  1127. /* TSQ Handling */
  1128. /* */
  1129. /*****************************************************************************/
  1130. static int
  1131. init_tsq(struct idt77252_dev *card)
  1132. {
  1133. struct tsq_entry *tsqe;
  1134. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1135. &card->tsq.paddr);
  1136. if (card->tsq.base == NULL) {
  1137. printk("%s: can't allocate TSQ.\n", card->name);
  1138. return -1;
  1139. }
  1140. memset(card->tsq.base, 0, TSQSIZE);
  1141. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1142. card->tsq.next = card->tsq.last;
  1143. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1144. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1145. writel(card->tsq.paddr, SAR_REG_TSQB);
  1146. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1147. SAR_REG_TSQH);
  1148. return 0;
  1149. }
  1150. static void
  1151. deinit_tsq(struct idt77252_dev *card)
  1152. {
  1153. pci_free_consistent(card->pcidev, TSQSIZE,
  1154. card->tsq.base, card->tsq.paddr);
  1155. }
  1156. static void
  1157. idt77252_tx(struct idt77252_dev *card)
  1158. {
  1159. struct tsq_entry *tsqe;
  1160. unsigned int vpi, vci;
  1161. struct vc_map *vc;
  1162. u32 conn, stat;
  1163. if (card->tsq.next == card->tsq.last)
  1164. tsqe = card->tsq.base;
  1165. else
  1166. tsqe = card->tsq.next + 1;
  1167. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1168. card->tsq.base, card->tsq.next, card->tsq.last);
  1169. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1170. readl(SAR_REG_TSQB),
  1171. readl(SAR_REG_TSQT),
  1172. readl(SAR_REG_TSQH));
  1173. stat = le32_to_cpu(tsqe->word_2);
  1174. if (stat & SAR_TSQE_INVALID)
  1175. return;
  1176. do {
  1177. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1178. le32_to_cpu(tsqe->word_1),
  1179. le32_to_cpu(tsqe->word_2));
  1180. switch (stat & SAR_TSQE_TYPE) {
  1181. case SAR_TSQE_TYPE_TIMER:
  1182. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1183. break;
  1184. case SAR_TSQE_TYPE_IDLE:
  1185. conn = le32_to_cpu(tsqe->word_1);
  1186. if (SAR_TSQE_TAG(stat) == 0x10) {
  1187. #ifdef NOTDEF
  1188. printk("%s: Connection %d halted.\n",
  1189. card->name,
  1190. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1191. #endif
  1192. break;
  1193. }
  1194. vc = card->vcs[conn & 0x1fff];
  1195. if (!vc) {
  1196. printk("%s: could not find VC from conn %d\n",
  1197. card->name, conn & 0x1fff);
  1198. break;
  1199. }
  1200. printk("%s: Connection %d IDLE.\n",
  1201. card->name, vc->index);
  1202. set_bit(VCF_IDLE, &vc->flags);
  1203. break;
  1204. case SAR_TSQE_TYPE_TSR:
  1205. conn = le32_to_cpu(tsqe->word_1);
  1206. vc = card->vcs[conn & 0x1fff];
  1207. if (!vc) {
  1208. printk("%s: no VC at index %d\n",
  1209. card->name,
  1210. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1211. break;
  1212. }
  1213. drain_scq(card, vc);
  1214. break;
  1215. case SAR_TSQE_TYPE_TBD_COMP:
  1216. conn = le32_to_cpu(tsqe->word_1);
  1217. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1218. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1219. if (vpi >= (1 << card->vpibits) ||
  1220. vci >= (1 << card->vcibits)) {
  1221. printk("%s: TBD complete: "
  1222. "out of range VPI.VCI %u.%u\n",
  1223. card->name, vpi, vci);
  1224. break;
  1225. }
  1226. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1227. if (!vc) {
  1228. printk("%s: TBD complete: "
  1229. "no VC at VPI.VCI %u.%u\n",
  1230. card->name, vpi, vci);
  1231. break;
  1232. }
  1233. drain_scq(card, vc);
  1234. break;
  1235. }
  1236. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1237. card->tsq.next = tsqe;
  1238. if (card->tsq.next == card->tsq.last)
  1239. tsqe = card->tsq.base;
  1240. else
  1241. tsqe = card->tsq.next + 1;
  1242. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1243. card->tsq.base, card->tsq.next, card->tsq.last);
  1244. stat = le32_to_cpu(tsqe->word_2);
  1245. } while (!(stat & SAR_TSQE_INVALID));
  1246. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1247. SAR_REG_TSQH);
  1248. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1249. card->index, readl(SAR_REG_TSQH),
  1250. readl(SAR_REG_TSQT), card->tsq.next);
  1251. }
  1252. static void
  1253. tst_timer(unsigned long data)
  1254. {
  1255. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1256. unsigned long base, idle, jump;
  1257. unsigned long flags;
  1258. u32 pc;
  1259. int e;
  1260. spin_lock_irqsave(&card->tst_lock, flags);
  1261. base = card->tst[card->tst_index];
  1262. idle = card->tst[card->tst_index ^ 1];
  1263. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1264. jump = base + card->tst_size - 2;
  1265. pc = readl(SAR_REG_NOW) >> 2;
  1266. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1267. mod_timer(&card->tst_timer, jiffies + 1);
  1268. goto out;
  1269. }
  1270. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1271. card->tst_index ^= 1;
  1272. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1273. base = card->tst[card->tst_index];
  1274. idle = card->tst[card->tst_index ^ 1];
  1275. for (e = 0; e < card->tst_size - 2; e++) {
  1276. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1277. write_sram(card, idle + e,
  1278. card->soft_tst[e].tste & TSTE_MASK);
  1279. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1280. }
  1281. }
  1282. }
  1283. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1284. for (e = 0; e < card->tst_size - 2; e++) {
  1285. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1286. write_sram(card, idle + e,
  1287. card->soft_tst[e].tste & TSTE_MASK);
  1288. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1289. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1290. }
  1291. }
  1292. jump = base + card->tst_size - 2;
  1293. write_sram(card, jump, TSTE_OPC_NULL);
  1294. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1295. mod_timer(&card->tst_timer, jiffies + 1);
  1296. }
  1297. out:
  1298. spin_unlock_irqrestore(&card->tst_lock, flags);
  1299. }
  1300. static int
  1301. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1302. int n, unsigned int opc)
  1303. {
  1304. unsigned long cl, avail;
  1305. unsigned long idle;
  1306. int e, r;
  1307. u32 data;
  1308. avail = card->tst_size - 2;
  1309. for (e = 0; e < avail; e++) {
  1310. if (card->soft_tst[e].vc == NULL)
  1311. break;
  1312. }
  1313. if (e >= avail) {
  1314. printk("%s: No free TST entries found\n", card->name);
  1315. return -1;
  1316. }
  1317. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1318. card->name, vc ? vc->index : -1, e);
  1319. r = n;
  1320. cl = avail;
  1321. data = opc & TSTE_OPC_MASK;
  1322. if (vc && (opc != TSTE_OPC_NULL))
  1323. data = opc | vc->index;
  1324. idle = card->tst[card->tst_index ^ 1];
  1325. /*
  1326. * Fill Soft TST.
  1327. */
  1328. while (r > 0) {
  1329. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1330. if (vc)
  1331. card->soft_tst[e].vc = vc;
  1332. else
  1333. card->soft_tst[e].vc = (void *)-1;
  1334. card->soft_tst[e].tste = data;
  1335. if (timer_pending(&card->tst_timer))
  1336. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1337. else {
  1338. write_sram(card, idle + e, data);
  1339. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1340. }
  1341. cl -= card->tst_size;
  1342. r--;
  1343. }
  1344. if (++e == avail)
  1345. e = 0;
  1346. cl += n;
  1347. }
  1348. return 0;
  1349. }
  1350. static int
  1351. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1352. {
  1353. unsigned long flags;
  1354. int res;
  1355. spin_lock_irqsave(&card->tst_lock, flags);
  1356. res = __fill_tst(card, vc, n, opc);
  1357. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1358. if (!timer_pending(&card->tst_timer))
  1359. mod_timer(&card->tst_timer, jiffies + 1);
  1360. spin_unlock_irqrestore(&card->tst_lock, flags);
  1361. return res;
  1362. }
  1363. static int
  1364. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1365. {
  1366. unsigned long idle;
  1367. int e;
  1368. idle = card->tst[card->tst_index ^ 1];
  1369. for (e = 0; e < card->tst_size - 2; e++) {
  1370. if (card->soft_tst[e].vc == vc) {
  1371. card->soft_tst[e].vc = NULL;
  1372. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1373. if (timer_pending(&card->tst_timer))
  1374. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1375. else {
  1376. write_sram(card, idle + e, TSTE_OPC_VAR);
  1377. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1378. }
  1379. }
  1380. }
  1381. return 0;
  1382. }
  1383. static int
  1384. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1385. {
  1386. unsigned long flags;
  1387. int res;
  1388. spin_lock_irqsave(&card->tst_lock, flags);
  1389. res = __clear_tst(card, vc);
  1390. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1391. if (!timer_pending(&card->tst_timer))
  1392. mod_timer(&card->tst_timer, jiffies + 1);
  1393. spin_unlock_irqrestore(&card->tst_lock, flags);
  1394. return res;
  1395. }
  1396. static int
  1397. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1398. int n, unsigned int opc)
  1399. {
  1400. unsigned long flags;
  1401. int res;
  1402. spin_lock_irqsave(&card->tst_lock, flags);
  1403. __clear_tst(card, vc);
  1404. res = __fill_tst(card, vc, n, opc);
  1405. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1406. if (!timer_pending(&card->tst_timer))
  1407. mod_timer(&card->tst_timer, jiffies + 1);
  1408. spin_unlock_irqrestore(&card->tst_lock, flags);
  1409. return res;
  1410. }
  1411. static int
  1412. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1413. {
  1414. unsigned long tct;
  1415. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1416. switch (vc->class) {
  1417. case SCHED_CBR:
  1418. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1419. card->name, tct, vc->scq->scd);
  1420. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1421. write_sram(card, tct + 1, 0);
  1422. write_sram(card, tct + 2, 0);
  1423. write_sram(card, tct + 3, 0);
  1424. write_sram(card, tct + 4, 0);
  1425. write_sram(card, tct + 5, 0);
  1426. write_sram(card, tct + 6, 0);
  1427. write_sram(card, tct + 7, 0);
  1428. break;
  1429. case SCHED_UBR:
  1430. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1431. card->name, tct, vc->scq->scd);
  1432. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1433. write_sram(card, tct + 1, 0);
  1434. write_sram(card, tct + 2, TCT_TSIF);
  1435. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1436. write_sram(card, tct + 4, 0);
  1437. write_sram(card, tct + 5, vc->init_er);
  1438. write_sram(card, tct + 6, 0);
  1439. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1440. break;
  1441. case SCHED_VBR:
  1442. case SCHED_ABR:
  1443. default:
  1444. return -ENOSYS;
  1445. }
  1446. return 0;
  1447. }
  1448. /*****************************************************************************/
  1449. /* */
  1450. /* FBQ Handling */
  1451. /* */
  1452. /*****************************************************************************/
  1453. static __inline__ int
  1454. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1455. {
  1456. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1457. }
  1458. static __inline__ int
  1459. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1460. {
  1461. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1462. }
  1463. static int
  1464. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1465. {
  1466. unsigned long flags;
  1467. u32 handle;
  1468. u32 addr;
  1469. skb->data = skb->head;
  1470. skb_reset_tail_pointer(skb);
  1471. skb->len = 0;
  1472. skb_reserve(skb, 16);
  1473. switch (queue) {
  1474. case 0:
  1475. skb_put(skb, SAR_FB_SIZE_0);
  1476. break;
  1477. case 1:
  1478. skb_put(skb, SAR_FB_SIZE_1);
  1479. break;
  1480. case 2:
  1481. skb_put(skb, SAR_FB_SIZE_2);
  1482. break;
  1483. case 3:
  1484. skb_put(skb, SAR_FB_SIZE_3);
  1485. break;
  1486. default:
  1487. return -1;
  1488. }
  1489. if (idt77252_fbq_full(card, queue))
  1490. return -1;
  1491. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1492. handle = IDT77252_PRV_POOL(skb);
  1493. addr = IDT77252_PRV_PADDR(skb);
  1494. spin_lock_irqsave(&card->cmd_lock, flags);
  1495. writel(handle, card->fbq[queue]);
  1496. writel(addr, card->fbq[queue]);
  1497. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1498. return 0;
  1499. }
  1500. static void
  1501. add_rx_skb(struct idt77252_dev *card, int queue,
  1502. unsigned int size, unsigned int count)
  1503. {
  1504. struct sk_buff *skb;
  1505. dma_addr_t paddr;
  1506. u32 handle;
  1507. while (count--) {
  1508. skb = dev_alloc_skb(size);
  1509. if (!skb)
  1510. return;
  1511. if (sb_pool_add(card, skb, queue)) {
  1512. printk("%s: SB POOL full\n", __func__);
  1513. goto outfree;
  1514. }
  1515. paddr = pci_map_single(card->pcidev, skb->data,
  1516. skb_end_pointer(skb) - skb->data,
  1517. PCI_DMA_FROMDEVICE);
  1518. IDT77252_PRV_PADDR(skb) = paddr;
  1519. if (push_rx_skb(card, skb, queue)) {
  1520. printk("%s: FB QUEUE full\n", __func__);
  1521. goto outunmap;
  1522. }
  1523. }
  1524. return;
  1525. outunmap:
  1526. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1527. skb_end_pointer(skb) - skb->data, PCI_DMA_FROMDEVICE);
  1528. handle = IDT77252_PRV_POOL(skb);
  1529. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1530. outfree:
  1531. dev_kfree_skb(skb);
  1532. }
  1533. static void
  1534. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1535. {
  1536. u32 handle = IDT77252_PRV_POOL(skb);
  1537. int err;
  1538. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1539. skb_end_pointer(skb) - skb->data,
  1540. PCI_DMA_FROMDEVICE);
  1541. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1542. if (err) {
  1543. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1544. skb_end_pointer(skb) - skb->data,
  1545. PCI_DMA_FROMDEVICE);
  1546. sb_pool_remove(card, skb);
  1547. dev_kfree_skb(skb);
  1548. }
  1549. }
  1550. static void
  1551. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1552. {
  1553. skb_queue_head_init(&rpp->queue);
  1554. rpp->len = 0;
  1555. }
  1556. static void
  1557. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1558. {
  1559. struct sk_buff *skb, *tmp;
  1560. skb_queue_walk_safe(&rpp->queue, skb, tmp)
  1561. recycle_rx_skb(card, skb);
  1562. flush_rx_pool(card, rpp);
  1563. }
  1564. /*****************************************************************************/
  1565. /* */
  1566. /* ATM Interface */
  1567. /* */
  1568. /*****************************************************************************/
  1569. static void
  1570. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1571. {
  1572. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1573. }
  1574. static unsigned char
  1575. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1576. {
  1577. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1578. }
  1579. static inline int
  1580. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1581. {
  1582. struct atm_dev *dev = vcc->dev;
  1583. struct idt77252_dev *card = dev->dev_data;
  1584. struct vc_map *vc = vcc->dev_data;
  1585. int err;
  1586. if (vc == NULL) {
  1587. printk("%s: NULL connection in send().\n", card->name);
  1588. atomic_inc(&vcc->stats->tx_err);
  1589. dev_kfree_skb(skb);
  1590. return -EINVAL;
  1591. }
  1592. if (!test_bit(VCF_TX, &vc->flags)) {
  1593. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1594. atomic_inc(&vcc->stats->tx_err);
  1595. dev_kfree_skb(skb);
  1596. return -EINVAL;
  1597. }
  1598. switch (vcc->qos.aal) {
  1599. case ATM_AAL0:
  1600. case ATM_AAL1:
  1601. case ATM_AAL5:
  1602. break;
  1603. default:
  1604. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1605. atomic_inc(&vcc->stats->tx_err);
  1606. dev_kfree_skb(skb);
  1607. return -EINVAL;
  1608. }
  1609. if (skb_shinfo(skb)->nr_frags != 0) {
  1610. printk("%s: No scatter-gather yet.\n", card->name);
  1611. atomic_inc(&vcc->stats->tx_err);
  1612. dev_kfree_skb(skb);
  1613. return -EINVAL;
  1614. }
  1615. ATM_SKB(skb)->vcc = vcc;
  1616. err = queue_skb(card, vc, skb, oam);
  1617. if (err) {
  1618. atomic_inc(&vcc->stats->tx_err);
  1619. dev_kfree_skb(skb);
  1620. return err;
  1621. }
  1622. return 0;
  1623. }
  1624. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1625. {
  1626. return idt77252_send_skb(vcc, skb, 0);
  1627. }
  1628. static int
  1629. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1630. {
  1631. struct atm_dev *dev = vcc->dev;
  1632. struct idt77252_dev *card = dev->dev_data;
  1633. struct sk_buff *skb;
  1634. skb = dev_alloc_skb(64);
  1635. if (!skb) {
  1636. printk("%s: Out of memory in send_oam().\n", card->name);
  1637. atomic_inc(&vcc->stats->tx_err);
  1638. return -ENOMEM;
  1639. }
  1640. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1641. memcpy(skb_put(skb, 52), cell, 52);
  1642. return idt77252_send_skb(vcc, skb, 1);
  1643. }
  1644. static __inline__ unsigned int
  1645. idt77252_fls(unsigned int x)
  1646. {
  1647. int r = 1;
  1648. if (x == 0)
  1649. return 0;
  1650. if (x & 0xffff0000) {
  1651. x >>= 16;
  1652. r += 16;
  1653. }
  1654. if (x & 0xff00) {
  1655. x >>= 8;
  1656. r += 8;
  1657. }
  1658. if (x & 0xf0) {
  1659. x >>= 4;
  1660. r += 4;
  1661. }
  1662. if (x & 0xc) {
  1663. x >>= 2;
  1664. r += 2;
  1665. }
  1666. if (x & 0x2)
  1667. r += 1;
  1668. return r;
  1669. }
  1670. static u16
  1671. idt77252_int_to_atmfp(unsigned int rate)
  1672. {
  1673. u16 m, e;
  1674. if (rate == 0)
  1675. return 0;
  1676. e = idt77252_fls(rate) - 1;
  1677. if (e < 9)
  1678. m = (rate - (1 << e)) << (9 - e);
  1679. else if (e == 9)
  1680. m = (rate - (1 << e));
  1681. else /* e > 9 */
  1682. m = (rate - (1 << e)) >> (e - 9);
  1683. return 0x4000 | (e << 9) | m;
  1684. }
  1685. static u8
  1686. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1687. {
  1688. u16 afp;
  1689. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1690. if (pcr < 0)
  1691. return rate_to_log[(afp >> 5) & 0x1ff];
  1692. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1693. }
  1694. static void
  1695. idt77252_est_timer(unsigned long data)
  1696. {
  1697. struct vc_map *vc = (struct vc_map *)data;
  1698. struct idt77252_dev *card = vc->card;
  1699. struct rate_estimator *est;
  1700. unsigned long flags;
  1701. u32 rate, cps;
  1702. u64 ncells;
  1703. u8 lacr;
  1704. spin_lock_irqsave(&vc->lock, flags);
  1705. est = vc->estimator;
  1706. if (!est)
  1707. goto out;
  1708. ncells = est->cells;
  1709. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1710. est->last_cells = ncells;
  1711. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1712. est->cps = (est->avcps + 0x1f) >> 5;
  1713. cps = est->cps;
  1714. if (cps < (est->maxcps >> 4))
  1715. cps = est->maxcps >> 4;
  1716. lacr = idt77252_rate_logindex(card, cps);
  1717. if (lacr > vc->max_er)
  1718. lacr = vc->max_er;
  1719. if (lacr != vc->lacr) {
  1720. vc->lacr = lacr;
  1721. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1722. }
  1723. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1724. add_timer(&est->timer);
  1725. out:
  1726. spin_unlock_irqrestore(&vc->lock, flags);
  1727. }
  1728. static struct rate_estimator *
  1729. idt77252_init_est(struct vc_map *vc, int pcr)
  1730. {
  1731. struct rate_estimator *est;
  1732. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1733. if (!est)
  1734. return NULL;
  1735. est->maxcps = pcr < 0 ? -pcr : pcr;
  1736. est->cps = est->maxcps;
  1737. est->avcps = est->cps << 5;
  1738. est->interval = 2; /* XXX: make this configurable */
  1739. est->ewma_log = 2; /* XXX: make this configurable */
  1740. init_timer(&est->timer);
  1741. est->timer.data = (unsigned long)vc;
  1742. est->timer.function = idt77252_est_timer;
  1743. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1744. add_timer(&est->timer);
  1745. return est;
  1746. }
  1747. static int
  1748. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1749. struct atm_vcc *vcc, struct atm_qos *qos)
  1750. {
  1751. int tst_free, tst_used, tst_entries;
  1752. unsigned long tmpl, modl;
  1753. int tcr, tcra;
  1754. if ((qos->txtp.max_pcr == 0) &&
  1755. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1756. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1757. card->name);
  1758. return -EINVAL;
  1759. }
  1760. tst_used = 0;
  1761. tst_free = card->tst_free;
  1762. if (test_bit(VCF_TX, &vc->flags))
  1763. tst_used = vc->ntste;
  1764. tst_free += tst_used;
  1765. tcr = atm_pcr_goal(&qos->txtp);
  1766. tcra = tcr >= 0 ? tcr : -tcr;
  1767. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1768. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1769. modl = tmpl % (unsigned long)card->utopia_pcr;
  1770. tst_entries = (int) (tmpl / card->utopia_pcr);
  1771. if (tcr > 0) {
  1772. if (modl > 0)
  1773. tst_entries++;
  1774. } else if (tcr == 0) {
  1775. tst_entries = tst_free - SAR_TST_RESERVED;
  1776. if (tst_entries <= 0) {
  1777. printk("%s: no CBR bandwidth free.\n", card->name);
  1778. return -ENOSR;
  1779. }
  1780. }
  1781. if (tst_entries == 0) {
  1782. printk("%s: selected CBR bandwidth < granularity.\n",
  1783. card->name);
  1784. return -EINVAL;
  1785. }
  1786. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1787. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1788. return -ENOSR;
  1789. }
  1790. vc->ntste = tst_entries;
  1791. card->tst_free = tst_free - tst_entries;
  1792. if (test_bit(VCF_TX, &vc->flags)) {
  1793. if (tst_used == tst_entries)
  1794. return 0;
  1795. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1796. card->name, tst_used, tst_entries);
  1797. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1798. return 0;
  1799. }
  1800. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1801. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1802. return 0;
  1803. }
  1804. static int
  1805. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1806. struct atm_vcc *vcc, struct atm_qos *qos)
  1807. {
  1808. unsigned long flags;
  1809. int tcr;
  1810. spin_lock_irqsave(&vc->lock, flags);
  1811. if (vc->estimator) {
  1812. del_timer(&vc->estimator->timer);
  1813. kfree(vc->estimator);
  1814. vc->estimator = NULL;
  1815. }
  1816. spin_unlock_irqrestore(&vc->lock, flags);
  1817. tcr = atm_pcr_goal(&qos->txtp);
  1818. if (tcr == 0)
  1819. tcr = card->link_pcr;
  1820. vc->estimator = idt77252_init_est(vc, tcr);
  1821. vc->class = SCHED_UBR;
  1822. vc->init_er = idt77252_rate_logindex(card, tcr);
  1823. vc->lacr = vc->init_er;
  1824. if (tcr < 0)
  1825. vc->max_er = vc->init_er;
  1826. else
  1827. vc->max_er = 0xff;
  1828. return 0;
  1829. }
  1830. static int
  1831. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1832. struct atm_vcc *vcc, struct atm_qos *qos)
  1833. {
  1834. int error;
  1835. if (test_bit(VCF_TX, &vc->flags))
  1836. return -EBUSY;
  1837. switch (qos->txtp.traffic_class) {
  1838. case ATM_CBR:
  1839. vc->class = SCHED_CBR;
  1840. break;
  1841. case ATM_UBR:
  1842. vc->class = SCHED_UBR;
  1843. break;
  1844. case ATM_VBR:
  1845. case ATM_ABR:
  1846. default:
  1847. return -EPROTONOSUPPORT;
  1848. }
  1849. vc->scq = alloc_scq(card, vc->class);
  1850. if (!vc->scq) {
  1851. printk("%s: can't get SCQ.\n", card->name);
  1852. return -ENOMEM;
  1853. }
  1854. vc->scq->scd = get_free_scd(card, vc);
  1855. if (vc->scq->scd == 0) {
  1856. printk("%s: no SCD available.\n", card->name);
  1857. free_scq(card, vc->scq);
  1858. return -ENOMEM;
  1859. }
  1860. fill_scd(card, vc->scq, vc->class);
  1861. if (set_tct(card, vc)) {
  1862. printk("%s: class %d not supported.\n",
  1863. card->name, qos->txtp.traffic_class);
  1864. card->scd2vc[vc->scd_index] = NULL;
  1865. free_scq(card, vc->scq);
  1866. return -EPROTONOSUPPORT;
  1867. }
  1868. switch (vc->class) {
  1869. case SCHED_CBR:
  1870. error = idt77252_init_cbr(card, vc, vcc, qos);
  1871. if (error) {
  1872. card->scd2vc[vc->scd_index] = NULL;
  1873. free_scq(card, vc->scq);
  1874. return error;
  1875. }
  1876. clear_bit(VCF_IDLE, &vc->flags);
  1877. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1878. break;
  1879. case SCHED_UBR:
  1880. error = idt77252_init_ubr(card, vc, vcc, qos);
  1881. if (error) {
  1882. card->scd2vc[vc->scd_index] = NULL;
  1883. free_scq(card, vc->scq);
  1884. return error;
  1885. }
  1886. set_bit(VCF_IDLE, &vc->flags);
  1887. break;
  1888. }
  1889. vc->tx_vcc = vcc;
  1890. set_bit(VCF_TX, &vc->flags);
  1891. return 0;
  1892. }
  1893. static int
  1894. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1895. struct atm_vcc *vcc, struct atm_qos *qos)
  1896. {
  1897. unsigned long flags;
  1898. unsigned long addr;
  1899. u32 rcte = 0;
  1900. if (test_bit(VCF_RX, &vc->flags))
  1901. return -EBUSY;
  1902. vc->rx_vcc = vcc;
  1903. set_bit(VCF_RX, &vc->flags);
  1904. if ((vcc->vci == 3) || (vcc->vci == 4))
  1905. return 0;
  1906. flush_rx_pool(card, &vc->rcv.rx_pool);
  1907. rcte |= SAR_RCTE_CONNECTOPEN;
  1908. rcte |= SAR_RCTE_RAWCELLINTEN;
  1909. switch (qos->aal) {
  1910. case ATM_AAL0:
  1911. rcte |= SAR_RCTE_RCQ;
  1912. break;
  1913. case ATM_AAL1:
  1914. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1915. break;
  1916. case ATM_AAL34:
  1917. rcte |= SAR_RCTE_AAL34;
  1918. break;
  1919. case ATM_AAL5:
  1920. rcte |= SAR_RCTE_AAL5;
  1921. break;
  1922. default:
  1923. rcte |= SAR_RCTE_RCQ;
  1924. break;
  1925. }
  1926. if (qos->aal != ATM_AAL5)
  1927. rcte |= SAR_RCTE_FBP_1;
  1928. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1929. rcte |= SAR_RCTE_FBP_3;
  1930. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1931. rcte |= SAR_RCTE_FBP_2;
  1932. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1933. rcte |= SAR_RCTE_FBP_1;
  1934. else
  1935. rcte |= SAR_RCTE_FBP_01;
  1936. addr = card->rct_base + (vc->index << 2);
  1937. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1938. write_sram(card, addr, rcte);
  1939. spin_lock_irqsave(&card->cmd_lock, flags);
  1940. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1941. waitfor_idle(card);
  1942. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1943. return 0;
  1944. }
  1945. static int
  1946. idt77252_open(struct atm_vcc *vcc)
  1947. {
  1948. struct atm_dev *dev = vcc->dev;
  1949. struct idt77252_dev *card = dev->dev_data;
  1950. struct vc_map *vc;
  1951. unsigned int index;
  1952. unsigned int inuse;
  1953. int error;
  1954. int vci = vcc->vci;
  1955. short vpi = vcc->vpi;
  1956. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1957. return 0;
  1958. if (vpi >= (1 << card->vpibits)) {
  1959. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1960. return -EINVAL;
  1961. }
  1962. if (vci >= (1 << card->vcibits)) {
  1963. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1964. return -EINVAL;
  1965. }
  1966. set_bit(ATM_VF_ADDR, &vcc->flags);
  1967. mutex_lock(&card->mutex);
  1968. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1969. switch (vcc->qos.aal) {
  1970. case ATM_AAL0:
  1971. case ATM_AAL1:
  1972. case ATM_AAL5:
  1973. break;
  1974. default:
  1975. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1976. mutex_unlock(&card->mutex);
  1977. return -EPROTONOSUPPORT;
  1978. }
  1979. index = VPCI2VC(card, vpi, vci);
  1980. if (!card->vcs[index]) {
  1981. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1982. if (!card->vcs[index]) {
  1983. printk("%s: can't alloc vc in open()\n", card->name);
  1984. mutex_unlock(&card->mutex);
  1985. return -ENOMEM;
  1986. }
  1987. card->vcs[index]->card = card;
  1988. card->vcs[index]->index = index;
  1989. spin_lock_init(&card->vcs[index]->lock);
  1990. }
  1991. vc = card->vcs[index];
  1992. vcc->dev_data = vc;
  1993. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  1994. card->name, vc->index, vcc->vpi, vcc->vci,
  1995. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  1996. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  1997. vcc->qos.rxtp.max_sdu);
  1998. inuse = 0;
  1999. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  2000. test_bit(VCF_TX, &vc->flags))
  2001. inuse = 1;
  2002. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2003. test_bit(VCF_RX, &vc->flags))
  2004. inuse += 2;
  2005. if (inuse) {
  2006. printk("%s: %s vci already in use.\n", card->name,
  2007. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2008. mutex_unlock(&card->mutex);
  2009. return -EADDRINUSE;
  2010. }
  2011. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2012. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2013. if (error) {
  2014. mutex_unlock(&card->mutex);
  2015. return error;
  2016. }
  2017. }
  2018. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2019. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2020. if (error) {
  2021. mutex_unlock(&card->mutex);
  2022. return error;
  2023. }
  2024. }
  2025. set_bit(ATM_VF_READY, &vcc->flags);
  2026. mutex_unlock(&card->mutex);
  2027. return 0;
  2028. }
  2029. static void
  2030. idt77252_close(struct atm_vcc *vcc)
  2031. {
  2032. struct atm_dev *dev = vcc->dev;
  2033. struct idt77252_dev *card = dev->dev_data;
  2034. struct vc_map *vc = vcc->dev_data;
  2035. unsigned long flags;
  2036. unsigned long addr;
  2037. unsigned long timeout;
  2038. mutex_lock(&card->mutex);
  2039. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2040. card->name, vc->index, vcc->vpi, vcc->vci);
  2041. clear_bit(ATM_VF_READY, &vcc->flags);
  2042. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2043. spin_lock_irqsave(&vc->lock, flags);
  2044. clear_bit(VCF_RX, &vc->flags);
  2045. vc->rx_vcc = NULL;
  2046. spin_unlock_irqrestore(&vc->lock, flags);
  2047. if ((vcc->vci == 3) || (vcc->vci == 4))
  2048. goto done;
  2049. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2050. spin_lock_irqsave(&card->cmd_lock, flags);
  2051. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2052. waitfor_idle(card);
  2053. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2054. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2055. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2056. card->name);
  2057. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2058. }
  2059. }
  2060. done:
  2061. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2062. spin_lock_irqsave(&vc->lock, flags);
  2063. clear_bit(VCF_TX, &vc->flags);
  2064. clear_bit(VCF_IDLE, &vc->flags);
  2065. clear_bit(VCF_RSV, &vc->flags);
  2066. vc->tx_vcc = NULL;
  2067. if (vc->estimator) {
  2068. del_timer(&vc->estimator->timer);
  2069. kfree(vc->estimator);
  2070. vc->estimator = NULL;
  2071. }
  2072. spin_unlock_irqrestore(&vc->lock, flags);
  2073. timeout = 5 * 1000;
  2074. while (atomic_read(&vc->scq->used) > 0) {
  2075. timeout = msleep_interruptible(timeout);
  2076. if (!timeout)
  2077. break;
  2078. }
  2079. if (!timeout)
  2080. printk("%s: SCQ drain timeout: %u used\n",
  2081. card->name, atomic_read(&vc->scq->used));
  2082. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2083. clear_scd(card, vc->scq, vc->class);
  2084. if (vc->class == SCHED_CBR) {
  2085. clear_tst(card, vc);
  2086. card->tst_free += vc->ntste;
  2087. vc->ntste = 0;
  2088. }
  2089. card->scd2vc[vc->scd_index] = NULL;
  2090. free_scq(card, vc->scq);
  2091. }
  2092. mutex_unlock(&card->mutex);
  2093. }
  2094. static int
  2095. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2096. {
  2097. struct atm_dev *dev = vcc->dev;
  2098. struct idt77252_dev *card = dev->dev_data;
  2099. struct vc_map *vc = vcc->dev_data;
  2100. int error = 0;
  2101. mutex_lock(&card->mutex);
  2102. if (qos->txtp.traffic_class != ATM_NONE) {
  2103. if (!test_bit(VCF_TX, &vc->flags)) {
  2104. error = idt77252_init_tx(card, vc, vcc, qos);
  2105. if (error)
  2106. goto out;
  2107. } else {
  2108. switch (qos->txtp.traffic_class) {
  2109. case ATM_CBR:
  2110. error = idt77252_init_cbr(card, vc, vcc, qos);
  2111. if (error)
  2112. goto out;
  2113. break;
  2114. case ATM_UBR:
  2115. error = idt77252_init_ubr(card, vc, vcc, qos);
  2116. if (error)
  2117. goto out;
  2118. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2119. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2120. vc->index, SAR_REG_TCMDQ);
  2121. }
  2122. break;
  2123. case ATM_VBR:
  2124. case ATM_ABR:
  2125. error = -EOPNOTSUPP;
  2126. goto out;
  2127. }
  2128. }
  2129. }
  2130. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2131. !test_bit(VCF_RX, &vc->flags)) {
  2132. error = idt77252_init_rx(card, vc, vcc, qos);
  2133. if (error)
  2134. goto out;
  2135. }
  2136. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2137. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2138. out:
  2139. mutex_unlock(&card->mutex);
  2140. return error;
  2141. }
  2142. static int
  2143. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2144. {
  2145. struct idt77252_dev *card = dev->dev_data;
  2146. int i, left;
  2147. left = (int) *pos;
  2148. if (!left--)
  2149. return sprintf(page, "IDT77252 Interrupts:\n");
  2150. if (!left--)
  2151. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2152. if (!left--)
  2153. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2154. if (!left--)
  2155. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2156. if (!left--)
  2157. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2158. if (!left--)
  2159. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2160. if (!left--)
  2161. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2162. if (!left--)
  2163. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2164. if (!left--)
  2165. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2166. if (!left--)
  2167. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2168. if (!left--)
  2169. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2170. if (!left--)
  2171. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2172. if (!left--)
  2173. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2174. if (!left--)
  2175. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2176. if (!left--)
  2177. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2178. for (i = 0; i < card->tct_size; i++) {
  2179. unsigned long tct;
  2180. struct atm_vcc *vcc;
  2181. struct vc_map *vc;
  2182. char *p;
  2183. vc = card->vcs[i];
  2184. if (!vc)
  2185. continue;
  2186. vcc = NULL;
  2187. if (vc->tx_vcc)
  2188. vcc = vc->tx_vcc;
  2189. if (!vcc)
  2190. continue;
  2191. if (left--)
  2192. continue;
  2193. p = page;
  2194. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2195. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2196. for (i = 0; i < 8; i++)
  2197. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2198. p += sprintf(p, "\n");
  2199. return p - page;
  2200. }
  2201. return 0;
  2202. }
  2203. /*****************************************************************************/
  2204. /* */
  2205. /* Interrupt handler */
  2206. /* */
  2207. /*****************************************************************************/
  2208. static void
  2209. idt77252_collect_stat(struct idt77252_dev *card)
  2210. {
  2211. u32 cdc, vpec, icc;
  2212. cdc = readl(SAR_REG_CDC);
  2213. vpec = readl(SAR_REG_VPEC);
  2214. icc = readl(SAR_REG_ICC);
  2215. #ifdef NOTDEF
  2216. printk("%s:", card->name);
  2217. if (cdc & 0x7f0000) {
  2218. char *s = "";
  2219. printk(" [");
  2220. if (cdc & (1 << 22)) {
  2221. printk("%sRM ID", s);
  2222. s = " | ";
  2223. }
  2224. if (cdc & (1 << 21)) {
  2225. printk("%sCON TAB", s);
  2226. s = " | ";
  2227. }
  2228. if (cdc & (1 << 20)) {
  2229. printk("%sNO FB", s);
  2230. s = " | ";
  2231. }
  2232. if (cdc & (1 << 19)) {
  2233. printk("%sOAM CRC", s);
  2234. s = " | ";
  2235. }
  2236. if (cdc & (1 << 18)) {
  2237. printk("%sRM CRC", s);
  2238. s = " | ";
  2239. }
  2240. if (cdc & (1 << 17)) {
  2241. printk("%sRM FIFO", s);
  2242. s = " | ";
  2243. }
  2244. if (cdc & (1 << 16)) {
  2245. printk("%sRX FIFO", s);
  2246. s = " | ";
  2247. }
  2248. printk("]");
  2249. }
  2250. printk(" CDC %04x, VPEC %04x, ICC: %04x\n",
  2251. cdc & 0xffff, vpec & 0xffff, icc & 0xffff);
  2252. #endif
  2253. }
  2254. static irqreturn_t
  2255. idt77252_interrupt(int irq, void *dev_id)
  2256. {
  2257. struct idt77252_dev *card = dev_id;
  2258. u32 stat;
  2259. stat = readl(SAR_REG_STAT) & 0xffff;
  2260. if (!stat) /* no interrupt for us */
  2261. return IRQ_NONE;
  2262. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2263. printk("%s: Re-entering irq_handler()\n", card->name);
  2264. goto out;
  2265. }
  2266. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2267. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2268. INTPRINTK("%s: TSIF\n", card->name);
  2269. card->irqstat[15]++;
  2270. idt77252_tx(card);
  2271. }
  2272. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2273. INTPRINTK("%s: TXICP\n", card->name);
  2274. card->irqstat[14]++;
  2275. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2276. idt77252_tx_dump(card);
  2277. #endif
  2278. }
  2279. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2280. INTPRINTK("%s: TSQF\n", card->name);
  2281. card->irqstat[12]++;
  2282. idt77252_tx(card);
  2283. }
  2284. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2285. INTPRINTK("%s: TMROF\n", card->name);
  2286. card->irqstat[11]++;
  2287. idt77252_collect_stat(card);
  2288. }
  2289. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2290. INTPRINTK("%s: EPDU\n", card->name);
  2291. card->irqstat[5]++;
  2292. idt77252_rx(card);
  2293. }
  2294. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2295. INTPRINTK("%s: RSQAF\n", card->name);
  2296. card->irqstat[1]++;
  2297. idt77252_rx(card);
  2298. }
  2299. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2300. INTPRINTK("%s: RSQF\n", card->name);
  2301. card->irqstat[6]++;
  2302. idt77252_rx(card);
  2303. }
  2304. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2305. INTPRINTK("%s: RAWCF\n", card->name);
  2306. card->irqstat[4]++;
  2307. idt77252_rx_raw(card);
  2308. }
  2309. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2310. INTPRINTK("%s: PHYI", card->name);
  2311. card->irqstat[10]++;
  2312. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2313. card->atmdev->phy->interrupt(card->atmdev);
  2314. }
  2315. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2316. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2317. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2318. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2319. if (stat & SAR_STAT_FBQ0A)
  2320. card->irqstat[2]++;
  2321. if (stat & SAR_STAT_FBQ1A)
  2322. card->irqstat[3]++;
  2323. if (stat & SAR_STAT_FBQ2A)
  2324. card->irqstat[7]++;
  2325. if (stat & SAR_STAT_FBQ3A)
  2326. card->irqstat[8]++;
  2327. schedule_work(&card->tqueue);
  2328. }
  2329. out:
  2330. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2331. return IRQ_HANDLED;
  2332. }
  2333. static void
  2334. idt77252_softint(struct work_struct *work)
  2335. {
  2336. struct idt77252_dev *card =
  2337. container_of(work, struct idt77252_dev, tqueue);
  2338. u32 stat;
  2339. int done;
  2340. for (done = 1; ; done = 1) {
  2341. stat = readl(SAR_REG_STAT) >> 16;
  2342. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2343. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2344. done = 0;
  2345. }
  2346. stat >>= 4;
  2347. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2348. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2349. done = 0;
  2350. }
  2351. stat >>= 4;
  2352. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2353. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2354. done = 0;
  2355. }
  2356. stat >>= 4;
  2357. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2358. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2359. done = 0;
  2360. }
  2361. if (done)
  2362. break;
  2363. }
  2364. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2365. }
  2366. static int
  2367. open_card_oam(struct idt77252_dev *card)
  2368. {
  2369. unsigned long flags;
  2370. unsigned long addr;
  2371. struct vc_map *vc;
  2372. int vpi, vci;
  2373. int index;
  2374. u32 rcte;
  2375. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2376. for (vci = 3; vci < 5; vci++) {
  2377. index = VPCI2VC(card, vpi, vci);
  2378. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2379. if (!vc) {
  2380. printk("%s: can't alloc vc\n", card->name);
  2381. return -ENOMEM;
  2382. }
  2383. vc->index = index;
  2384. card->vcs[index] = vc;
  2385. flush_rx_pool(card, &vc->rcv.rx_pool);
  2386. rcte = SAR_RCTE_CONNECTOPEN |
  2387. SAR_RCTE_RAWCELLINTEN |
  2388. SAR_RCTE_RCQ |
  2389. SAR_RCTE_FBP_1;
  2390. addr = card->rct_base + (vc->index << 2);
  2391. write_sram(card, addr, rcte);
  2392. spin_lock_irqsave(&card->cmd_lock, flags);
  2393. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2394. SAR_REG_CMD);
  2395. waitfor_idle(card);
  2396. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2397. }
  2398. }
  2399. return 0;
  2400. }
  2401. static void
  2402. close_card_oam(struct idt77252_dev *card)
  2403. {
  2404. unsigned long flags;
  2405. unsigned long addr;
  2406. struct vc_map *vc;
  2407. int vpi, vci;
  2408. int index;
  2409. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2410. for (vci = 3; vci < 5; vci++) {
  2411. index = VPCI2VC(card, vpi, vci);
  2412. vc = card->vcs[index];
  2413. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2414. spin_lock_irqsave(&card->cmd_lock, flags);
  2415. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2416. SAR_REG_CMD);
  2417. waitfor_idle(card);
  2418. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2419. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2420. DPRINTK("%s: closing a VC "
  2421. "with pending rx buffers.\n",
  2422. card->name);
  2423. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2424. }
  2425. }
  2426. }
  2427. }
  2428. static int
  2429. open_card_ubr0(struct idt77252_dev *card)
  2430. {
  2431. struct vc_map *vc;
  2432. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2433. if (!vc) {
  2434. printk("%s: can't alloc vc\n", card->name);
  2435. return -ENOMEM;
  2436. }
  2437. card->vcs[0] = vc;
  2438. vc->class = SCHED_UBR0;
  2439. vc->scq = alloc_scq(card, vc->class);
  2440. if (!vc->scq) {
  2441. printk("%s: can't get SCQ.\n", card->name);
  2442. return -ENOMEM;
  2443. }
  2444. card->scd2vc[0] = vc;
  2445. vc->scd_index = 0;
  2446. vc->scq->scd = card->scd_base;
  2447. fill_scd(card, vc->scq, vc->class);
  2448. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2449. write_sram(card, card->tct_base + 1, 0);
  2450. write_sram(card, card->tct_base + 2, 0);
  2451. write_sram(card, card->tct_base + 3, 0);
  2452. write_sram(card, card->tct_base + 4, 0);
  2453. write_sram(card, card->tct_base + 5, 0);
  2454. write_sram(card, card->tct_base + 6, 0);
  2455. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2456. clear_bit(VCF_IDLE, &vc->flags);
  2457. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2458. return 0;
  2459. }
  2460. static int
  2461. idt77252_dev_open(struct idt77252_dev *card)
  2462. {
  2463. u32 conf;
  2464. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2465. printk("%s: SAR not yet initialized.\n", card->name);
  2466. return -1;
  2467. }
  2468. conf = SAR_CFG_RXPTH| /* enable receive path */
  2469. SAR_RX_DELAY | /* interrupt on complete PDU */
  2470. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2471. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2472. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2473. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2474. SAR_CFG_TXEN | /* transmit operation enable */
  2475. SAR_CFG_TXINT | /* interrupt on transmit status */
  2476. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2477. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2478. SAR_CFG_PHYIE /* enable PHY interrupts */
  2479. ;
  2480. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2481. /* Test RAW cell receive. */
  2482. conf |= SAR_CFG_VPECA;
  2483. #endif
  2484. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2485. if (open_card_oam(card)) {
  2486. printk("%s: Error initializing OAM.\n", card->name);
  2487. return -1;
  2488. }
  2489. if (open_card_ubr0(card)) {
  2490. printk("%s: Error initializing UBR0.\n", card->name);
  2491. return -1;
  2492. }
  2493. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2494. return 0;
  2495. }
  2496. static void idt77252_dev_close(struct atm_dev *dev)
  2497. {
  2498. struct idt77252_dev *card = dev->dev_data;
  2499. u32 conf;
  2500. close_card_oam(card);
  2501. conf = SAR_CFG_RXPTH | /* enable receive path */
  2502. SAR_RX_DELAY | /* interrupt on complete PDU */
  2503. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2504. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2505. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2506. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2507. SAR_CFG_TXEN | /* transmit operation enable */
  2508. SAR_CFG_TXINT | /* interrupt on transmit status */
  2509. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2510. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2511. ;
  2512. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2513. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2514. }
  2515. /*****************************************************************************/
  2516. /* */
  2517. /* Initialisation and Deinitialization of IDT77252 */
  2518. /* */
  2519. /*****************************************************************************/
  2520. static void
  2521. deinit_card(struct idt77252_dev *card)
  2522. {
  2523. struct sk_buff *skb;
  2524. int i, j;
  2525. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2526. printk("%s: SAR not yet initialized.\n", card->name);
  2527. return;
  2528. }
  2529. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2530. writel(0, SAR_REG_CFG);
  2531. if (card->atmdev)
  2532. atm_dev_deregister(card->atmdev);
  2533. for (i = 0; i < 4; i++) {
  2534. for (j = 0; j < FBQ_SIZE; j++) {
  2535. skb = card->sbpool[i].skb[j];
  2536. if (skb) {
  2537. pci_unmap_single(card->pcidev,
  2538. IDT77252_PRV_PADDR(skb),
  2539. (skb_end_pointer(skb) -
  2540. skb->data),
  2541. PCI_DMA_FROMDEVICE);
  2542. card->sbpool[i].skb[j] = NULL;
  2543. dev_kfree_skb(skb);
  2544. }
  2545. }
  2546. }
  2547. vfree(card->soft_tst);
  2548. vfree(card->scd2vc);
  2549. vfree(card->vcs);
  2550. if (card->raw_cell_hnd) {
  2551. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2552. card->raw_cell_hnd, card->raw_cell_paddr);
  2553. }
  2554. if (card->rsq.base) {
  2555. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2556. deinit_rsq(card);
  2557. }
  2558. if (card->tsq.base) {
  2559. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2560. deinit_tsq(card);
  2561. }
  2562. DIPRINTK("idt77252: Release IRQ.\n");
  2563. free_irq(card->pcidev->irq, card);
  2564. for (i = 0; i < 4; i++) {
  2565. if (card->fbq[i])
  2566. iounmap(card->fbq[i]);
  2567. }
  2568. if (card->membase)
  2569. iounmap(card->membase);
  2570. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2571. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2572. }
  2573. static int __devinit
  2574. init_sram(struct idt77252_dev *card)
  2575. {
  2576. int i;
  2577. for (i = 0; i < card->sramsize; i += 4)
  2578. write_sram(card, (i >> 2), 0);
  2579. /* set SRAM layout for THIS card */
  2580. if (card->sramsize == (512 * 1024)) {
  2581. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2582. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2583. / SAR_SRAM_TCT_SIZE;
  2584. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2585. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2586. / SAR_SRAM_RCT_SIZE;
  2587. card->rt_base = SAR_SRAM_RT_128_BASE;
  2588. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2589. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2590. / SAR_SRAM_SCD_SIZE;
  2591. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2592. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2593. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2594. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2595. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2596. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2597. card->fifo_size = SAR_RXFD_SIZE_32K;
  2598. } else {
  2599. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2600. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2601. / SAR_SRAM_TCT_SIZE;
  2602. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2603. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2604. / SAR_SRAM_RCT_SIZE;
  2605. card->rt_base = SAR_SRAM_RT_32_BASE;
  2606. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2607. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2608. / SAR_SRAM_SCD_SIZE;
  2609. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2610. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2611. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2612. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2613. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2614. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2615. card->fifo_size = SAR_RXFD_SIZE_4K;
  2616. }
  2617. /* Initialize TCT */
  2618. for (i = 0; i < card->tct_size; i++) {
  2619. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2620. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2621. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2622. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2623. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2624. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2625. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2626. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2627. }
  2628. /* Initialize RCT */
  2629. for (i = 0; i < card->rct_size; i++) {
  2630. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2631. (u32) SAR_RCTE_RAWCELLINTEN);
  2632. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2633. (u32) 0);
  2634. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2635. (u32) 0);
  2636. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2637. (u32) 0xffffffff);
  2638. }
  2639. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2640. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2641. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2642. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2643. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2644. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2645. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2646. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2647. /* Initialize rate table */
  2648. for (i = 0; i < 256; i++) {
  2649. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2650. }
  2651. for (i = 0; i < 128; i++) {
  2652. unsigned int tmp;
  2653. tmp = rate_to_log[(i << 2) + 0] << 0;
  2654. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2655. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2656. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2657. write_sram(card, card->rt_base + 256 + i, tmp);
  2658. }
  2659. #if 0 /* Fill RDF and AIR tables. */
  2660. for (i = 0; i < 128; i++) {
  2661. unsigned int tmp;
  2662. tmp = RDF[0][(i << 1) + 0] << 16;
  2663. tmp |= RDF[0][(i << 1) + 1] << 0;
  2664. write_sram(card, card->rt_base + 512 + i, tmp);
  2665. }
  2666. for (i = 0; i < 128; i++) {
  2667. unsigned int tmp;
  2668. tmp = AIR[0][(i << 1) + 0] << 16;
  2669. tmp |= AIR[0][(i << 1) + 1] << 0;
  2670. write_sram(card, card->rt_base + 640 + i, tmp);
  2671. }
  2672. #endif
  2673. IPRINTK("%s: initialize rate table ...\n", card->name);
  2674. writel(card->rt_base << 2, SAR_REG_RTBL);
  2675. /* Initialize TSTs */
  2676. IPRINTK("%s: initialize TST ...\n", card->name);
  2677. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2678. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2679. write_sram(card, i, TSTE_OPC_VAR);
  2680. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2681. idt77252_sram_write_errors = 1;
  2682. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2683. idt77252_sram_write_errors = 0;
  2684. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2685. write_sram(card, i, TSTE_OPC_VAR);
  2686. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2687. idt77252_sram_write_errors = 1;
  2688. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2689. idt77252_sram_write_errors = 0;
  2690. card->tst_index = 0;
  2691. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2692. /* Initialize ABRSTD and Receive FIFO */
  2693. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2694. writel(card->abrst_size | (card->abrst_base << 2),
  2695. SAR_REG_ABRSTD);
  2696. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2697. writel(card->fifo_size | (card->fifo_base << 2),
  2698. SAR_REG_RXFD);
  2699. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2700. return 0;
  2701. }
  2702. static int __devinit
  2703. init_card(struct atm_dev *dev)
  2704. {
  2705. struct idt77252_dev *card = dev->dev_data;
  2706. struct pci_dev *pcidev = card->pcidev;
  2707. unsigned long tmpl, modl;
  2708. unsigned int linkrate, rsvdcr;
  2709. unsigned int tst_entries;
  2710. struct net_device *tmp;
  2711. char tname[10];
  2712. u32 size;
  2713. u_char pci_byte;
  2714. u32 conf;
  2715. int i, k;
  2716. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2717. printk("Error: SAR already initialized.\n");
  2718. return -1;
  2719. }
  2720. /*****************************************************************/
  2721. /* P C I C O N F I G U R A T I O N */
  2722. /*****************************************************************/
  2723. /* Set PCI Retry-Timeout and TRDY timeout */
  2724. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2725. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2726. printk("%s: can't read PCI retry timeout.\n", card->name);
  2727. deinit_card(card);
  2728. return -1;
  2729. }
  2730. if (pci_byte != 0) {
  2731. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2732. card->name, pci_byte);
  2733. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2734. printk("%s: can't set PCI retry timeout.\n",
  2735. card->name);
  2736. deinit_card(card);
  2737. return -1;
  2738. }
  2739. }
  2740. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2741. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2742. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2743. deinit_card(card);
  2744. return -1;
  2745. }
  2746. if (pci_byte != 0) {
  2747. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2748. card->name, pci_byte);
  2749. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2750. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2751. deinit_card(card);
  2752. return -1;
  2753. }
  2754. }
  2755. /* Reset Timer register */
  2756. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2757. printk("%s: resetting timer overflow.\n", card->name);
  2758. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2759. }
  2760. IPRINTK("%s: Request IRQ ... ", card->name);
  2761. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_DISABLED|IRQF_SHARED,
  2762. card->name, card) != 0) {
  2763. printk("%s: can't allocate IRQ.\n", card->name);
  2764. deinit_card(card);
  2765. return -1;
  2766. }
  2767. IPRINTK("got %d.\n", pcidev->irq);
  2768. /*****************************************************************/
  2769. /* C H E C K A N D I N I T S R A M */
  2770. /*****************************************************************/
  2771. IPRINTK("%s: Initializing SRAM\n", card->name);
  2772. /* preset size of connecton table, so that init_sram() knows about it */
  2773. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2774. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2775. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2776. #ifndef ATM_IDT77252_SEND_IDLE
  2777. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2778. #endif
  2779. 0;
  2780. if (card->sramsize == (512 * 1024))
  2781. conf |= SAR_CFG_CNTBL_1k;
  2782. else
  2783. conf |= SAR_CFG_CNTBL_512;
  2784. switch (vpibits) {
  2785. case 0:
  2786. conf |= SAR_CFG_VPVCS_0;
  2787. break;
  2788. default:
  2789. case 1:
  2790. conf |= SAR_CFG_VPVCS_1;
  2791. break;
  2792. case 2:
  2793. conf |= SAR_CFG_VPVCS_2;
  2794. break;
  2795. case 8:
  2796. conf |= SAR_CFG_VPVCS_8;
  2797. break;
  2798. }
  2799. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2800. if (init_sram(card) < 0)
  2801. return -1;
  2802. /********************************************************************/
  2803. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2804. /********************************************************************/
  2805. /* Initialize TSQ */
  2806. if (0 != init_tsq(card)) {
  2807. deinit_card(card);
  2808. return -1;
  2809. }
  2810. /* Initialize RSQ */
  2811. if (0 != init_rsq(card)) {
  2812. deinit_card(card);
  2813. return -1;
  2814. }
  2815. card->vpibits = vpibits;
  2816. if (card->sramsize == (512 * 1024)) {
  2817. card->vcibits = 10 - card->vpibits;
  2818. } else {
  2819. card->vcibits = 9 - card->vpibits;
  2820. }
  2821. card->vcimask = 0;
  2822. for (k = 0, i = 1; k < card->vcibits; k++) {
  2823. card->vcimask |= i;
  2824. i <<= 1;
  2825. }
  2826. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2827. writel(0, SAR_REG_VPM);
  2828. /* Little Endian Order */
  2829. writel(0, SAR_REG_GP);
  2830. /* Initialize RAW Cell Handle Register */
  2831. card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
  2832. &card->raw_cell_paddr);
  2833. if (!card->raw_cell_hnd) {
  2834. printk("%s: memory allocation failure.\n", card->name);
  2835. deinit_card(card);
  2836. return -1;
  2837. }
  2838. memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
  2839. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2840. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2841. card->raw_cell_hnd);
  2842. size = sizeof(struct vc_map *) * card->tct_size;
  2843. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2844. if (NULL == (card->vcs = vmalloc(size))) {
  2845. printk("%s: memory allocation failure.\n", card->name);
  2846. deinit_card(card);
  2847. return -1;
  2848. }
  2849. memset(card->vcs, 0, size);
  2850. size = sizeof(struct vc_map *) * card->scd_size;
  2851. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2852. card->name, size);
  2853. if (NULL == (card->scd2vc = vmalloc(size))) {
  2854. printk("%s: memory allocation failure.\n", card->name);
  2855. deinit_card(card);
  2856. return -1;
  2857. }
  2858. memset(card->scd2vc, 0, size);
  2859. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2860. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2861. card->name, size);
  2862. if (NULL == (card->soft_tst = vmalloc(size))) {
  2863. printk("%s: memory allocation failure.\n", card->name);
  2864. deinit_card(card);
  2865. return -1;
  2866. }
  2867. for (i = 0; i < card->tst_size - 2; i++) {
  2868. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2869. card->soft_tst[i].vc = NULL;
  2870. }
  2871. if (dev->phy == NULL) {
  2872. printk("%s: No LT device defined.\n", card->name);
  2873. deinit_card(card);
  2874. return -1;
  2875. }
  2876. if (dev->phy->ioctl == NULL) {
  2877. printk("%s: LT had no IOCTL funtion defined.\n", card->name);
  2878. deinit_card(card);
  2879. return -1;
  2880. }
  2881. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2882. /*
  2883. * this is a jhs hack to get around special functionality in the
  2884. * phy driver for the atecom hardware; the functionality doesn't
  2885. * exist in the linux atm suni driver
  2886. *
  2887. * it isn't the right way to do things, but as the guy from NIST
  2888. * said, talking about their measurement of the fine structure
  2889. * constant, "it's good enough for government work."
  2890. */
  2891. linkrate = 149760000;
  2892. #endif
  2893. card->link_pcr = (linkrate / 8 / 53);
  2894. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2895. card->name, linkrate, card->link_pcr);
  2896. #ifdef ATM_IDT77252_SEND_IDLE
  2897. card->utopia_pcr = card->link_pcr;
  2898. #else
  2899. card->utopia_pcr = (160000000 / 8 / 54);
  2900. #endif
  2901. rsvdcr = 0;
  2902. if (card->utopia_pcr > card->link_pcr)
  2903. rsvdcr = card->utopia_pcr - card->link_pcr;
  2904. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2905. modl = tmpl % (unsigned long)card->utopia_pcr;
  2906. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2907. if (modl)
  2908. tst_entries++;
  2909. card->tst_free -= tst_entries;
  2910. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2911. #ifdef HAVE_EEPROM
  2912. idt77252_eeprom_init(card);
  2913. printk("%s: EEPROM: %02x:", card->name,
  2914. idt77252_eeprom_read_status(card));
  2915. for (i = 0; i < 0x80; i++) {
  2916. printk(" %02x",
  2917. idt77252_eeprom_read_byte(card, i)
  2918. );
  2919. }
  2920. printk("\n");
  2921. #endif /* HAVE_EEPROM */
  2922. /*
  2923. * XXX: <hack>
  2924. */
  2925. sprintf(tname, "eth%d", card->index);
  2926. tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
  2927. if (tmp) {
  2928. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2929. printk("%s: ESI %02x:%02x:%02x:%02x:%02x:%02x\n",
  2930. card->name, card->atmdev->esi[0], card->atmdev->esi[1],
  2931. card->atmdev->esi[2], card->atmdev->esi[3],
  2932. card->atmdev->esi[4], card->atmdev->esi[5]);
  2933. }
  2934. /*
  2935. * XXX: </hack>
  2936. */
  2937. /* Set Maximum Deficit Count for now. */
  2938. writel(0xffff, SAR_REG_MDFCT);
  2939. set_bit(IDT77252_BIT_INIT, &card->flags);
  2940. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2941. return 0;
  2942. }
  2943. /*****************************************************************************/
  2944. /* */
  2945. /* Probing of IDT77252 ABR SAR */
  2946. /* */
  2947. /*****************************************************************************/
  2948. static int __devinit
  2949. idt77252_preset(struct idt77252_dev *card)
  2950. {
  2951. u16 pci_command;
  2952. /*****************************************************************/
  2953. /* P C I C O N F I G U R A T I O N */
  2954. /*****************************************************************/
  2955. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2956. card->name);
  2957. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2958. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2959. deinit_card(card);
  2960. return -1;
  2961. }
  2962. if (!(pci_command & PCI_COMMAND_IO)) {
  2963. printk("%s: PCI_COMMAND: %04x (???)\n",
  2964. card->name, pci_command);
  2965. deinit_card(card);
  2966. return (-1);
  2967. }
  2968. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2969. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2970. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2971. deinit_card(card);
  2972. return -1;
  2973. }
  2974. /*****************************************************************/
  2975. /* G E N E R I C R E S E T */
  2976. /*****************************************************************/
  2977. /* Software reset */
  2978. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2979. mdelay(1);
  2980. writel(0, SAR_REG_CFG);
  2981. IPRINTK("%s: Software resetted.\n", card->name);
  2982. return 0;
  2983. }
  2984. static unsigned long __devinit
  2985. probe_sram(struct idt77252_dev *card)
  2986. {
  2987. u32 data, addr;
  2988. writel(0, SAR_REG_DR0);
  2989. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  2990. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  2991. writel(ATM_POISON, SAR_REG_DR0);
  2992. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  2993. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  2994. data = readl(SAR_REG_DR0);
  2995. if (data != 0)
  2996. break;
  2997. }
  2998. return addr * sizeof(u32);
  2999. }
  3000. static int __devinit
  3001. idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  3002. {
  3003. static struct idt77252_dev **last = &idt77252_chain;
  3004. static int index = 0;
  3005. unsigned long membase, srambase;
  3006. struct idt77252_dev *card;
  3007. struct atm_dev *dev;
  3008. int i, err;
  3009. if ((err = pci_enable_device(pcidev))) {
  3010. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  3011. return err;
  3012. }
  3013. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  3014. if (!card) {
  3015. printk("idt77252-%d: can't allocate private data\n", index);
  3016. err = -ENOMEM;
  3017. goto err_out_disable_pdev;
  3018. }
  3019. card->revision = pcidev->revision;
  3020. card->index = index;
  3021. card->pcidev = pcidev;
  3022. sprintf(card->name, "idt77252-%d", card->index);
  3023. INIT_WORK(&card->tqueue, idt77252_softint);
  3024. membase = pci_resource_start(pcidev, 1);
  3025. srambase = pci_resource_start(pcidev, 2);
  3026. mutex_init(&card->mutex);
  3027. spin_lock_init(&card->cmd_lock);
  3028. spin_lock_init(&card->tst_lock);
  3029. init_timer(&card->tst_timer);
  3030. card->tst_timer.data = (unsigned long)card;
  3031. card->tst_timer.function = tst_timer;
  3032. /* Do the I/O remapping... */
  3033. card->membase = ioremap(membase, 1024);
  3034. if (!card->membase) {
  3035. printk("%s: can't ioremap() membase\n", card->name);
  3036. err = -EIO;
  3037. goto err_out_free_card;
  3038. }
  3039. if (idt77252_preset(card)) {
  3040. printk("%s: preset failed\n", card->name);
  3041. err = -EIO;
  3042. goto err_out_iounmap;
  3043. }
  3044. dev = atm_dev_register("idt77252", &idt77252_ops, -1, NULL);
  3045. if (!dev) {
  3046. printk("%s: can't register atm device\n", card->name);
  3047. err = -EIO;
  3048. goto err_out_iounmap;
  3049. }
  3050. dev->dev_data = card;
  3051. card->atmdev = dev;
  3052. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3053. suni_init(dev);
  3054. if (!dev->phy) {
  3055. printk("%s: can't init SUNI\n", card->name);
  3056. err = -EIO;
  3057. goto err_out_deinit_card;
  3058. }
  3059. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3060. card->sramsize = probe_sram(card);
  3061. for (i = 0; i < 4; i++) {
  3062. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3063. if (!card->fbq[i]) {
  3064. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3065. err = -EIO;
  3066. goto err_out_deinit_card;
  3067. }
  3068. }
  3069. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3070. card->name, ((card->revision > 1) && (card->revision < 25)) ?
  3071. 'A' + card->revision - 1 : '?', membase, srambase,
  3072. card->sramsize / 1024);
  3073. if (init_card(dev)) {
  3074. printk("%s: init_card failed\n", card->name);
  3075. err = -EIO;
  3076. goto err_out_deinit_card;
  3077. }
  3078. dev->ci_range.vpi_bits = card->vpibits;
  3079. dev->ci_range.vci_bits = card->vcibits;
  3080. dev->link_rate = card->link_pcr;
  3081. if (dev->phy->start)
  3082. dev->phy->start(dev);
  3083. if (idt77252_dev_open(card)) {
  3084. printk("%s: dev_open failed\n", card->name);
  3085. err = -EIO;
  3086. goto err_out_stop;
  3087. }
  3088. *last = card;
  3089. last = &card->next;
  3090. index++;
  3091. return 0;
  3092. err_out_stop:
  3093. if (dev->phy->stop)
  3094. dev->phy->stop(dev);
  3095. err_out_deinit_card:
  3096. deinit_card(card);
  3097. err_out_iounmap:
  3098. iounmap(card->membase);
  3099. err_out_free_card:
  3100. kfree(card);
  3101. err_out_disable_pdev:
  3102. pci_disable_device(pcidev);
  3103. return err;
  3104. }
  3105. static struct pci_device_id idt77252_pci_tbl[] =
  3106. {
  3107. { PCI_VENDOR_ID_IDT, PCI_DEVICE_ID_IDT_IDT77252,
  3108. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  3109. { 0, }
  3110. };
  3111. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3112. static struct pci_driver idt77252_driver = {
  3113. .name = "idt77252",
  3114. .id_table = idt77252_pci_tbl,
  3115. .probe = idt77252_init_one,
  3116. };
  3117. static int __init idt77252_init(void)
  3118. {
  3119. struct sk_buff *skb;
  3120. printk("%s: at %p\n", __func__, idt77252_init);
  3121. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3122. sizeof(struct idt77252_skb_prv)) {
  3123. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3124. __func__, (unsigned long) sizeof(skb->cb),
  3125. (unsigned long) sizeof(struct atm_skb_data) +
  3126. sizeof(struct idt77252_skb_prv));
  3127. return -EIO;
  3128. }
  3129. return pci_register_driver(&idt77252_driver);
  3130. }
  3131. static void __exit idt77252_exit(void)
  3132. {
  3133. struct idt77252_dev *card;
  3134. struct atm_dev *dev;
  3135. pci_unregister_driver(&idt77252_driver);
  3136. while (idt77252_chain) {
  3137. card = idt77252_chain;
  3138. dev = card->atmdev;
  3139. idt77252_chain = card->next;
  3140. if (dev->phy->stop)
  3141. dev->phy->stop(dev);
  3142. deinit_card(card);
  3143. pci_disable_device(card->pcidev);
  3144. kfree(card);
  3145. }
  3146. DIPRINTK("idt77252: finished cleanup-module().\n");
  3147. }
  3148. module_init(idt77252_init);
  3149. module_exit(idt77252_exit);
  3150. MODULE_LICENSE("GPL");
  3151. module_param(vpibits, uint, 0);
  3152. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3153. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3154. module_param(debug, ulong, 0644);
  3155. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3156. #endif
  3157. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3158. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");