sata_sis.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "sis.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "1.0"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  61. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. };
  77. static struct scsi_host_template sis_sht = {
  78. ATA_BMDMA_SHT(DRV_NAME),
  79. };
  80. static struct ata_port_operations sis_ops = {
  81. .inherits = &ata_bmdma_port_ops,
  82. .scr_read = sis_scr_read,
  83. .scr_write = sis_scr_write,
  84. };
  85. static const struct ata_port_info sis_port_info = {
  86. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  87. .pio_mask = 0x1f,
  88. .mwdma_mask = 0x7,
  89. .udma_mask = ATA_UDMA6,
  90. .port_ops = &sis_ops,
  91. };
  92. MODULE_AUTHOR("Uwe Koziolek");
  93. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  94. MODULE_LICENSE("GPL");
  95. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  96. MODULE_VERSION(DRV_VERSION);
  97. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  98. {
  99. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  100. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  101. u8 pmr;
  102. if (ap->port_no) {
  103. switch (pdev->device) {
  104. case 0x0180:
  105. case 0x0181:
  106. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  107. if ((pmr & SIS_PMR_COMBINED) == 0)
  108. addr += SIS180_SATA1_OFS;
  109. break;
  110. case 0x0182:
  111. case 0x0183:
  112. case 0x1182:
  113. addr += SIS182_SATA1_OFS;
  114. break;
  115. }
  116. }
  117. return addr;
  118. }
  119. static u32 sis_scr_cfg_read(struct ata_link *link,
  120. unsigned int sc_reg, u32 *val)
  121. {
  122. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  123. unsigned int cfg_addr = get_scr_cfg_addr(link->ap, sc_reg);
  124. u32 val2 = 0;
  125. u8 pmr;
  126. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  127. return -EINVAL;
  128. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  129. pci_read_config_dword(pdev, cfg_addr, val);
  130. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  131. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  132. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  133. *val |= val2;
  134. *val &= 0xfffffffb; /* avoid problems with powerdowned ports */
  135. return 0;
  136. }
  137. static int sis_scr_cfg_write(struct ata_link *link,
  138. unsigned int sc_reg, u32 val)
  139. {
  140. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  141. unsigned int cfg_addr = get_scr_cfg_addr(link->ap, sc_reg);
  142. u8 pmr;
  143. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  144. return -EINVAL;
  145. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  146. pci_write_config_dword(pdev, cfg_addr, val);
  147. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  148. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  149. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  150. return 0;
  151. }
  152. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  153. {
  154. struct ata_port *ap = link->ap;
  155. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  156. u8 pmr;
  157. if (sc_reg > SCR_CONTROL)
  158. return -EINVAL;
  159. if (ap->flags & SIS_FLAG_CFGSCR)
  160. return sis_scr_cfg_read(link, sc_reg, val);
  161. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  162. *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
  163. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  164. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  165. *val |= ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  166. *val &= 0xfffffffb;
  167. return 0;
  168. }
  169. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  170. {
  171. struct ata_port *ap = link->ap;
  172. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  173. u8 pmr;
  174. if (sc_reg > SCR_CONTROL)
  175. return -EINVAL;
  176. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  177. if (ap->flags & SIS_FLAG_CFGSCR)
  178. return sis_scr_cfg_write(link, sc_reg, val);
  179. else {
  180. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  181. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  182. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  183. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  184. return 0;
  185. }
  186. }
  187. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  188. {
  189. static int printed_version;
  190. struct ata_port_info pi = sis_port_info;
  191. const struct ata_port_info *ppi[] = { &pi, &pi };
  192. struct ata_host *host;
  193. u32 genctl, val;
  194. u8 pmr;
  195. u8 port2_start = 0x20;
  196. int rc;
  197. if (!printed_version++)
  198. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  199. rc = pcim_enable_device(pdev);
  200. if (rc)
  201. return rc;
  202. /* check and see if the SCRs are in IO space or PCI cfg space */
  203. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  204. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  205. pi.flags |= SIS_FLAG_CFGSCR;
  206. /* if hardware thinks SCRs are in IO space, but there are
  207. * no IO resources assigned, change to PCI cfg space.
  208. */
  209. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  210. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  211. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  212. genctl &= ~GENCTL_IOMAPPED_SCR;
  213. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  214. pi.flags |= SIS_FLAG_CFGSCR;
  215. }
  216. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  217. switch (ent->device) {
  218. case 0x0180:
  219. case 0x0181:
  220. /* The PATA-handling is provided by pata_sis */
  221. switch (pmr & 0x30) {
  222. case 0x10:
  223. ppi[1] = &sis_info133_for_sata;
  224. break;
  225. case 0x30:
  226. ppi[0] = &sis_info133_for_sata;
  227. break;
  228. }
  229. if ((pmr & SIS_PMR_COMBINED) == 0) {
  230. dev_printk(KERN_INFO, &pdev->dev,
  231. "Detected SiS 180/181/964 chipset in SATA mode\n");
  232. port2_start = 64;
  233. } else {
  234. dev_printk(KERN_INFO, &pdev->dev,
  235. "Detected SiS 180/181 chipset in combined mode\n");
  236. port2_start = 0;
  237. pi.flags |= ATA_FLAG_SLAVE_POSS;
  238. }
  239. break;
  240. case 0x0182:
  241. case 0x0183:
  242. pci_read_config_dword(pdev, 0x6C, &val);
  243. if (val & (1L << 31)) {
  244. dev_printk(KERN_INFO, &pdev->dev,
  245. "Detected SiS 182/965 chipset\n");
  246. pi.flags |= ATA_FLAG_SLAVE_POSS;
  247. } else {
  248. dev_printk(KERN_INFO, &pdev->dev,
  249. "Detected SiS 182/965L chipset\n");
  250. }
  251. break;
  252. case 0x1182:
  253. dev_printk(KERN_INFO, &pdev->dev,
  254. "Detected SiS 1182/966/680 SATA controller\n");
  255. pi.flags |= ATA_FLAG_SLAVE_POSS;
  256. break;
  257. case 0x1183:
  258. dev_printk(KERN_INFO, &pdev->dev,
  259. "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
  260. ppi[0] = &sis_info133_for_sata;
  261. ppi[1] = &sis_info133_for_sata;
  262. break;
  263. }
  264. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  265. if (rc)
  266. return rc;
  267. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  268. void __iomem *mmio;
  269. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  270. if (rc)
  271. return rc;
  272. mmio = host->iomap[SIS_SCR_PCI_BAR];
  273. host->ports[0]->ioaddr.scr_addr = mmio;
  274. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  275. }
  276. pci_set_master(pdev);
  277. pci_intx(pdev, 1);
  278. return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
  279. IRQF_SHARED, &sis_sht);
  280. }
  281. static int __init sis_init(void)
  282. {
  283. return pci_register_driver(&sis_pci_driver);
  284. }
  285. static void __exit sis_exit(void)
  286. {
  287. pci_unregister_driver(&sis_pci_driver);
  288. }
  289. module_init(sis_init);
  290. module_exit(sis_exit);