sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/device.h>
  37. #include <scsi/scsi_host.h>
  38. #include <linux/libata.h>
  39. #define DRV_NAME "sata_qstor"
  40. #define DRV_VERSION "0.09"
  41. enum {
  42. QS_MMIO_BAR = 4,
  43. QS_PORTS = 4,
  44. QS_MAX_PRD = LIBATA_MAX_PRD,
  45. QS_CPB_ORDER = 6,
  46. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  47. QS_PRD_BYTES = QS_MAX_PRD * 16,
  48. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  49. /* global register offsets */
  50. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  51. QS_HID_HPHY = 0x0004, /* host physical interface info */
  52. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  53. QS_HST_SFF = 0x0100, /* host status fifo offset */
  54. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  55. /* global control bits */
  56. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  57. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  58. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  59. /* per-channel register offsets */
  60. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  61. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  62. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  63. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  64. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  65. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  66. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  67. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  68. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  69. /* channel control bits */
  70. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  71. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  72. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  73. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  74. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  75. /* pkt sub-field headers */
  76. QS_HCB_HDR = 0x01, /* Host Control Block header */
  77. QS_DCB_HDR = 0x02, /* Device Control Block header */
  78. /* pkt HCB flag bits */
  79. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  80. QS_HF_DAT = (1 << 3), /* DATa pkt */
  81. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  82. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  83. /* pkt DCB flag bits */
  84. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  85. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  86. /* PCI device IDs */
  87. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  88. };
  89. enum {
  90. QS_DMA_BOUNDARY = ~0UL
  91. };
  92. typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
  93. struct qs_port_priv {
  94. u8 *pkt;
  95. dma_addr_t pkt_dma;
  96. qs_state_t state;
  97. };
  98. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  99. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  100. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host *host);
  103. static void qs_qc_prep(struct ata_queued_cmd *qc);
  104. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  105. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  106. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  107. static u8 qs_bmdma_status(struct ata_port *ap);
  108. static void qs_freeze(struct ata_port *ap);
  109. static void qs_thaw(struct ata_port *ap);
  110. static int qs_prereset(struct ata_link *link, unsigned long deadline);
  111. static void qs_error_handler(struct ata_port *ap);
  112. static struct scsi_host_template qs_ata_sht = {
  113. ATA_BASE_SHT(DRV_NAME),
  114. .sg_tablesize = QS_MAX_PRD,
  115. .dma_boundary = QS_DMA_BOUNDARY,
  116. };
  117. static struct ata_port_operations qs_ata_ops = {
  118. .inherits = &ata_sff_port_ops,
  119. .check_atapi_dma = qs_check_atapi_dma,
  120. .bmdma_stop = qs_bmdma_stop,
  121. .bmdma_status = qs_bmdma_status,
  122. .qc_prep = qs_qc_prep,
  123. .qc_issue = qs_qc_issue,
  124. .freeze = qs_freeze,
  125. .thaw = qs_thaw,
  126. .prereset = qs_prereset,
  127. .softreset = ATA_OP_NULL,
  128. .error_handler = qs_error_handler,
  129. .post_internal_cmd = ATA_OP_NULL,
  130. .scr_read = qs_scr_read,
  131. .scr_write = qs_scr_write,
  132. .port_start = qs_port_start,
  133. .host_stop = qs_host_stop,
  134. };
  135. static const struct ata_port_info qs_port_info[] = {
  136. /* board_2068_idx */
  137. {
  138. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  139. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  140. .pio_mask = 0x10, /* pio4 */
  141. .udma_mask = ATA_UDMA6,
  142. .port_ops = &qs_ata_ops,
  143. },
  144. };
  145. static const struct pci_device_id qs_ata_pci_tbl[] = {
  146. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  147. { } /* terminate list */
  148. };
  149. static struct pci_driver qs_ata_pci_driver = {
  150. .name = DRV_NAME,
  151. .id_table = qs_ata_pci_tbl,
  152. .probe = qs_ata_init_one,
  153. .remove = ata_pci_remove_one,
  154. };
  155. static void __iomem *qs_mmio_base(struct ata_host *host)
  156. {
  157. return host->iomap[QS_MMIO_BAR];
  158. }
  159. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  160. {
  161. return 1; /* ATAPI DMA not supported */
  162. }
  163. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  164. {
  165. /* nothing */
  166. }
  167. static u8 qs_bmdma_status(struct ata_port *ap)
  168. {
  169. return 0;
  170. }
  171. static inline void qs_enter_reg_mode(struct ata_port *ap)
  172. {
  173. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  174. struct qs_port_priv *pp = ap->private_data;
  175. pp->state = qs_state_mmio;
  176. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  177. readb(chan + QS_CCT_CTR0); /* flush */
  178. }
  179. static inline void qs_reset_channel_logic(struct ata_port *ap)
  180. {
  181. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  182. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  183. readb(chan + QS_CCT_CTR0); /* flush */
  184. qs_enter_reg_mode(ap);
  185. }
  186. static void qs_freeze(struct ata_port *ap)
  187. {
  188. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  189. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  190. qs_enter_reg_mode(ap);
  191. }
  192. static void qs_thaw(struct ata_port *ap)
  193. {
  194. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  195. qs_enter_reg_mode(ap);
  196. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  197. }
  198. static int qs_prereset(struct ata_link *link, unsigned long deadline)
  199. {
  200. struct ata_port *ap = link->ap;
  201. qs_reset_channel_logic(ap);
  202. return ata_sff_prereset(link, deadline);
  203. }
  204. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  205. {
  206. if (sc_reg > SCR_CONTROL)
  207. return -EINVAL;
  208. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
  209. return 0;
  210. }
  211. static void qs_error_handler(struct ata_port *ap)
  212. {
  213. qs_enter_reg_mode(ap);
  214. ata_std_error_handler(ap);
  215. }
  216. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  217. {
  218. if (sc_reg > SCR_CONTROL)
  219. return -EINVAL;
  220. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
  221. return 0;
  222. }
  223. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  224. {
  225. struct scatterlist *sg;
  226. struct ata_port *ap = qc->ap;
  227. struct qs_port_priv *pp = ap->private_data;
  228. u8 *prd = pp->pkt + QS_CPB_BYTES;
  229. unsigned int si;
  230. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  231. u64 addr;
  232. u32 len;
  233. addr = sg_dma_address(sg);
  234. *(__le64 *)prd = cpu_to_le64(addr);
  235. prd += sizeof(u64);
  236. len = sg_dma_len(sg);
  237. *(__le32 *)prd = cpu_to_le32(len);
  238. prd += sizeof(u64);
  239. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
  240. (unsigned long long)addr, len);
  241. }
  242. return si;
  243. }
  244. static void qs_qc_prep(struct ata_queued_cmd *qc)
  245. {
  246. struct qs_port_priv *pp = qc->ap->private_data;
  247. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  248. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  249. u64 addr;
  250. unsigned int nelem;
  251. VPRINTK("ENTER\n");
  252. qs_enter_reg_mode(qc->ap);
  253. if (qc->tf.protocol != ATA_PROT_DMA) {
  254. ata_sff_qc_prep(qc);
  255. return;
  256. }
  257. nelem = qs_fill_sg(qc);
  258. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  259. hflags |= QS_HF_DIRO;
  260. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  261. dflags |= QS_DF_ELBA;
  262. /* host control block (HCB) */
  263. buf[ 0] = QS_HCB_HDR;
  264. buf[ 1] = hflags;
  265. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  266. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  267. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  268. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  269. /* device control block (DCB) */
  270. buf[24] = QS_DCB_HDR;
  271. buf[28] = dflags;
  272. /* frame information structure (FIS) */
  273. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  274. }
  275. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  276. {
  277. struct ata_port *ap = qc->ap;
  278. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  279. VPRINTK("ENTER, ap %p\n", ap);
  280. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  281. wmb(); /* flush PRDs and pkt to memory */
  282. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  283. readl(chan + QS_CCT_CFF); /* flush */
  284. }
  285. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  286. {
  287. struct qs_port_priv *pp = qc->ap->private_data;
  288. switch (qc->tf.protocol) {
  289. case ATA_PROT_DMA:
  290. pp->state = qs_state_pkt;
  291. qs_packet_start(qc);
  292. return 0;
  293. case ATAPI_PROT_DMA:
  294. BUG();
  295. break;
  296. default:
  297. break;
  298. }
  299. pp->state = qs_state_mmio;
  300. return ata_sff_qc_issue(qc);
  301. }
  302. static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
  303. {
  304. qc->err_mask |= ac_err_mask(status);
  305. if (!qc->err_mask) {
  306. ata_qc_complete(qc);
  307. } else {
  308. struct ata_port *ap = qc->ap;
  309. struct ata_eh_info *ehi = &ap->link.eh_info;
  310. ata_ehi_clear_desc(ehi);
  311. ata_ehi_push_desc(ehi, "status 0x%02X", status);
  312. if (qc->err_mask == AC_ERR_DEV)
  313. ata_port_abort(ap);
  314. else
  315. ata_port_freeze(ap);
  316. }
  317. }
  318. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  319. {
  320. unsigned int handled = 0;
  321. u8 sFFE;
  322. u8 __iomem *mmio_base = qs_mmio_base(host);
  323. do {
  324. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  325. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  326. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  327. sFFE = sff1 >> 31; /* empty flag */
  328. if (sEVLD) {
  329. u8 sDST = sff0 >> 16; /* dev status */
  330. u8 sHST = sff1 & 0x3f; /* host status */
  331. unsigned int port_no = (sff1 >> 8) & 0x03;
  332. struct ata_port *ap = host->ports[port_no];
  333. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  334. sff1, sff0, port_no, sHST, sDST);
  335. handled = 1;
  336. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  337. struct ata_queued_cmd *qc;
  338. struct qs_port_priv *pp = ap->private_data;
  339. if (!pp || pp->state != qs_state_pkt)
  340. continue;
  341. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  342. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  343. switch (sHST) {
  344. case 0: /* successful CPB */
  345. case 3: /* device error */
  346. qs_enter_reg_mode(qc->ap);
  347. qs_do_or_die(qc, sDST);
  348. break;
  349. default:
  350. break;
  351. }
  352. }
  353. }
  354. }
  355. } while (!sFFE);
  356. return handled;
  357. }
  358. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  359. {
  360. unsigned int handled = 0, port_no;
  361. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  362. struct ata_port *ap;
  363. ap = host->ports[port_no];
  364. if (ap &&
  365. !(ap->flags & ATA_FLAG_DISABLED)) {
  366. struct ata_queued_cmd *qc;
  367. struct qs_port_priv *pp;
  368. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  369. if (!qc || !(qc->flags & ATA_QCFLAG_ACTIVE)) {
  370. /*
  371. * The qstor hardware generates spurious
  372. * interrupts from time to time when switching
  373. * in and out of packet mode.
  374. * There's no obvious way to know if we're
  375. * here now due to that, so just ack the irq
  376. * and pretend we knew it was ours.. (ugh).
  377. * This does not affect packet mode.
  378. */
  379. ata_sff_check_status(ap);
  380. handled = 1;
  381. continue;
  382. }
  383. pp = ap->private_data;
  384. if (!pp || pp->state != qs_state_mmio)
  385. continue;
  386. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  387. handled |= ata_sff_host_intr(ap, qc);
  388. }
  389. }
  390. return handled;
  391. }
  392. static irqreturn_t qs_intr(int irq, void *dev_instance)
  393. {
  394. struct ata_host *host = dev_instance;
  395. unsigned int handled = 0;
  396. unsigned long flags;
  397. VPRINTK("ENTER\n");
  398. spin_lock_irqsave(&host->lock, flags);
  399. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  400. spin_unlock_irqrestore(&host->lock, flags);
  401. VPRINTK("EXIT\n");
  402. return IRQ_RETVAL(handled);
  403. }
  404. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  405. {
  406. port->cmd_addr =
  407. port->data_addr = base + 0x400;
  408. port->error_addr =
  409. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  410. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  411. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  412. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  413. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  414. port->device_addr = base + 0x430;
  415. port->status_addr =
  416. port->command_addr = base + 0x438;
  417. port->altstatus_addr =
  418. port->ctl_addr = base + 0x440;
  419. port->scr_addr = base + 0xc00;
  420. }
  421. static int qs_port_start(struct ata_port *ap)
  422. {
  423. struct device *dev = ap->host->dev;
  424. struct qs_port_priv *pp;
  425. void __iomem *mmio_base = qs_mmio_base(ap->host);
  426. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  427. u64 addr;
  428. int rc;
  429. rc = ata_port_start(ap);
  430. if (rc)
  431. return rc;
  432. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  433. if (!pp)
  434. return -ENOMEM;
  435. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  436. GFP_KERNEL);
  437. if (!pp->pkt)
  438. return -ENOMEM;
  439. memset(pp->pkt, 0, QS_PKT_BYTES);
  440. ap->private_data = pp;
  441. qs_enter_reg_mode(ap);
  442. addr = (u64)pp->pkt_dma;
  443. writel((u32) addr, chan + QS_CCF_CPBA);
  444. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  445. return 0;
  446. }
  447. static void qs_host_stop(struct ata_host *host)
  448. {
  449. void __iomem *mmio_base = qs_mmio_base(host);
  450. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  451. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  452. }
  453. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  454. {
  455. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  456. unsigned int port_no;
  457. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  458. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  459. /* reset each channel in turn */
  460. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  461. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  462. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  463. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  464. readb(chan + QS_CCT_CTR0); /* flush */
  465. }
  466. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  467. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  468. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  469. /* set FIFO depths to same settings as Windows driver */
  470. writew(32, chan + QS_CFC_HUFT);
  471. writew(32, chan + QS_CFC_HDFT);
  472. writew(10, chan + QS_CFC_DUFT);
  473. writew( 8, chan + QS_CFC_DDFT);
  474. /* set CPB size in bytes, as a power of two */
  475. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  476. }
  477. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  478. }
  479. /*
  480. * The QStor understands 64-bit buses, and uses 64-bit fields
  481. * for DMA pointers regardless of bus width. We just have to
  482. * make sure our DMA masks are set appropriately for whatever
  483. * bridge lies between us and the QStor, and then the DMA mapping
  484. * code will ensure we only ever "see" appropriate buffer addresses.
  485. * If we're 32-bit limited somewhere, then our 64-bit fields will
  486. * just end up with zeros in the upper 32-bits, without any special
  487. * logic required outside of this routine (below).
  488. */
  489. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  490. {
  491. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  492. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  493. if (have_64bit_bus &&
  494. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  495. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  496. if (rc) {
  497. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  498. if (rc) {
  499. dev_printk(KERN_ERR, &pdev->dev,
  500. "64-bit DMA enable failed\n");
  501. return rc;
  502. }
  503. }
  504. } else {
  505. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  506. if (rc) {
  507. dev_printk(KERN_ERR, &pdev->dev,
  508. "32-bit DMA enable failed\n");
  509. return rc;
  510. }
  511. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  512. if (rc) {
  513. dev_printk(KERN_ERR, &pdev->dev,
  514. "32-bit consistent DMA enable failed\n");
  515. return rc;
  516. }
  517. }
  518. return 0;
  519. }
  520. static int qs_ata_init_one(struct pci_dev *pdev,
  521. const struct pci_device_id *ent)
  522. {
  523. static int printed_version;
  524. unsigned int board_idx = (unsigned int) ent->driver_data;
  525. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  526. struct ata_host *host;
  527. int rc, port_no;
  528. if (!printed_version++)
  529. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  530. /* alloc host */
  531. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  532. if (!host)
  533. return -ENOMEM;
  534. /* acquire resources and fill host */
  535. rc = pcim_enable_device(pdev);
  536. if (rc)
  537. return rc;
  538. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  539. return -ENODEV;
  540. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  541. if (rc)
  542. return rc;
  543. host->iomap = pcim_iomap_table(pdev);
  544. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  545. if (rc)
  546. return rc;
  547. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  548. struct ata_port *ap = host->ports[port_no];
  549. unsigned int offset = port_no * 0x4000;
  550. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  551. qs_ata_setup_port(&ap->ioaddr, chan);
  552. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  553. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  554. }
  555. /* initialize adapter */
  556. qs_host_init(host, board_idx);
  557. pci_set_master(pdev);
  558. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  559. &qs_ata_sht);
  560. }
  561. static int __init qs_ata_init(void)
  562. {
  563. return pci_register_driver(&qs_ata_pci_driver);
  564. }
  565. static void __exit qs_ata_exit(void)
  566. {
  567. pci_unregister_driver(&qs_ata_pci_driver);
  568. }
  569. MODULE_AUTHOR("Mark Lord");
  570. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  571. MODULE_LICENSE("GPL");
  572. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  573. MODULE_VERSION(DRV_VERSION);
  574. module_init(qs_ata_init);
  575. module_exit(qs_ata_exit);