pata_scc.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ata/ata_piix.c:
  7. * Copyright 2003-2005 Red Hat Inc
  8. * Copyright 2003-2005 Jeff Garzik
  9. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  12. *
  13. * and drivers/ata/ahci.c:
  14. * Copyright 2004-2005 Red Hat, Inc.
  15. *
  16. * and drivers/ata/libata-core.c:
  17. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  18. * Copyright 2003-2004 Jeff Garzik
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "pata_scc"
  44. #define DRV_VERSION "0.3"
  45. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  46. /* PCI BARs */
  47. #define SCC_CTRL_BAR 0
  48. #define SCC_BMID_BAR 1
  49. /* offset of CTRL registers */
  50. #define SCC_CTL_PIOSHT 0x000
  51. #define SCC_CTL_PIOCT 0x004
  52. #define SCC_CTL_MDMACT 0x008
  53. #define SCC_CTL_MCRCST 0x00C
  54. #define SCC_CTL_SDMACT 0x010
  55. #define SCC_CTL_SCRCST 0x014
  56. #define SCC_CTL_UDENVT 0x018
  57. #define SCC_CTL_TDVHSEL 0x020
  58. #define SCC_CTL_MODEREG 0x024
  59. #define SCC_CTL_ECMODE 0xF00
  60. #define SCC_CTL_MAEA0 0xF50
  61. #define SCC_CTL_MAEC0 0xF54
  62. #define SCC_CTL_CCKCTRL 0xFF0
  63. /* offset of BMID registers */
  64. #define SCC_DMA_CMD 0x000
  65. #define SCC_DMA_STATUS 0x004
  66. #define SCC_DMA_TABLE_OFS 0x008
  67. #define SCC_DMA_INTMASK 0x010
  68. #define SCC_DMA_INTST 0x014
  69. #define SCC_DMA_PTERADD 0x018
  70. #define SCC_REG_CMD_ADDR 0x020
  71. #define SCC_REG_DATA 0x000
  72. #define SCC_REG_ERR 0x004
  73. #define SCC_REG_FEATURE 0x004
  74. #define SCC_REG_NSECT 0x008
  75. #define SCC_REG_LBAL 0x00C
  76. #define SCC_REG_LBAM 0x010
  77. #define SCC_REG_LBAH 0x014
  78. #define SCC_REG_DEVICE 0x018
  79. #define SCC_REG_STATUS 0x01C
  80. #define SCC_REG_CMD 0x01C
  81. #define SCC_REG_ALTSTATUS 0x020
  82. /* register value */
  83. #define TDVHSEL_MASTER 0x00000001
  84. #define TDVHSEL_SLAVE 0x00000004
  85. #define MODE_JCUSFEN 0x00000080
  86. #define ECMODE_VALUE 0x01
  87. #define CCKCTRL_ATARESET 0x00040000
  88. #define CCKCTRL_BUFCNT 0x00020000
  89. #define CCKCTRL_CRST 0x00010000
  90. #define CCKCTRL_OCLKEN 0x00000100
  91. #define CCKCTRL_ATACLKOEN 0x00000002
  92. #define CCKCTRL_LCLKEN 0x00000001
  93. #define QCHCD_IOS_SS 0x00000001
  94. #define QCHSD_STPDIAG 0x00020000
  95. #define INTMASK_MSK 0xD1000012
  96. #define INTSTS_SERROR 0x80000000
  97. #define INTSTS_PRERR 0x40000000
  98. #define INTSTS_RERR 0x10000000
  99. #define INTSTS_ICERR 0x01000000
  100. #define INTSTS_BMSINT 0x00000010
  101. #define INTSTS_BMHE 0x00000008
  102. #define INTSTS_IOIRQS 0x00000004
  103. #define INTSTS_INTRQ 0x00000002
  104. #define INTSTS_ACTEINT 0x00000001
  105. /* PIO transfer mode table */
  106. /* JCHST */
  107. static const unsigned long JCHSTtbl[2][7] = {
  108. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  109. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  110. };
  111. /* JCHHT */
  112. static const unsigned long JCHHTtbl[2][7] = {
  113. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  114. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  115. };
  116. /* JCHCT */
  117. static const unsigned long JCHCTtbl[2][7] = {
  118. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  119. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  120. };
  121. /* DMA transfer mode table */
  122. /* JCHDCTM/JCHDCTS */
  123. static const unsigned long JCHDCTxtbl[2][7] = {
  124. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  125. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  126. };
  127. /* JCSTWTM/JCSTWTS */
  128. static const unsigned long JCSTWTxtbl[2][7] = {
  129. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  130. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  131. };
  132. /* JCTSS */
  133. static const unsigned long JCTSStbl[2][7] = {
  134. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  135. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  136. };
  137. /* JCENVT */
  138. static const unsigned long JCENVTtbl[2][7] = {
  139. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  140. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  141. };
  142. /* JCACTSELS/JCACTSELM */
  143. static const unsigned long JCACTSELtbl[2][7] = {
  144. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  145. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  146. };
  147. static const struct pci_device_id scc_pci_tbl[] = {
  148. {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  150. { } /* terminate list */
  151. };
  152. /**
  153. * scc_set_piomode - Initialize host controller PATA PIO timings
  154. * @ap: Port whose timings we are configuring
  155. * @adev: um
  156. *
  157. * Set PIO mode for device.
  158. *
  159. * LOCKING:
  160. * None (inherited from caller).
  161. */
  162. static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
  163. {
  164. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  165. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  166. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  167. void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
  168. void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
  169. unsigned long reg;
  170. int offset;
  171. reg = in_be32(cckctrl_port);
  172. if (reg & CCKCTRL_ATACLKOEN)
  173. offset = 1; /* 133MHz */
  174. else
  175. offset = 0; /* 100MHz */
  176. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  177. out_be32(piosht_port, reg);
  178. reg = JCHCTtbl[offset][pio];
  179. out_be32(pioct_port, reg);
  180. }
  181. /**
  182. * scc_set_dmamode - Initialize host controller PATA DMA timings
  183. * @ap: Port whose timings we are configuring
  184. * @adev: um
  185. * @udma: udma mode, 0 - 6
  186. *
  187. * Set UDMA mode for device.
  188. *
  189. * LOCKING:
  190. * None (inherited from caller).
  191. */
  192. static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  193. {
  194. unsigned int udma = adev->dma_mode;
  195. unsigned int is_slave = (adev->devno != 0);
  196. u8 speed = udma;
  197. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  198. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  199. void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
  200. void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
  201. void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
  202. void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
  203. void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
  204. void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
  205. int offset, idx;
  206. if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
  207. offset = 1; /* 133MHz */
  208. else
  209. offset = 0; /* 100MHz */
  210. if (speed >= XFER_UDMA_0)
  211. idx = speed - XFER_UDMA_0;
  212. else
  213. return;
  214. if (is_slave) {
  215. out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
  216. out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
  217. out_be32(tdvhsel_port,
  218. (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
  219. } else {
  220. out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
  221. out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
  222. out_be32(tdvhsel_port,
  223. (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
  224. }
  225. out_be32(udenvt_port,
  226. JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
  227. }
  228. unsigned long scc_mode_filter(struct ata_device *adev, unsigned long mask)
  229. {
  230. /* errata A308 workaround: limit ATAPI UDMA mode to UDMA4 */
  231. if (adev->class == ATA_DEV_ATAPI &&
  232. (mask & (0xE0 << ATA_SHIFT_UDMA))) {
  233. printk(KERN_INFO "%s: limit ATAPI UDMA to UDMA4\n", DRV_NAME);
  234. mask &= ~(0xE0 << ATA_SHIFT_UDMA);
  235. }
  236. return ata_bmdma_mode_filter(adev, mask);
  237. }
  238. /**
  239. * scc_tf_load - send taskfile registers to host controller
  240. * @ap: Port to which output is sent
  241. * @tf: ATA taskfile register set
  242. *
  243. * Note: Original code is ata_sff_tf_load().
  244. */
  245. static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
  246. {
  247. struct ata_ioports *ioaddr = &ap->ioaddr;
  248. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  249. if (tf->ctl != ap->last_ctl) {
  250. out_be32(ioaddr->ctl_addr, tf->ctl);
  251. ap->last_ctl = tf->ctl;
  252. ata_wait_idle(ap);
  253. }
  254. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  255. out_be32(ioaddr->feature_addr, tf->hob_feature);
  256. out_be32(ioaddr->nsect_addr, tf->hob_nsect);
  257. out_be32(ioaddr->lbal_addr, tf->hob_lbal);
  258. out_be32(ioaddr->lbam_addr, tf->hob_lbam);
  259. out_be32(ioaddr->lbah_addr, tf->hob_lbah);
  260. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  261. tf->hob_feature,
  262. tf->hob_nsect,
  263. tf->hob_lbal,
  264. tf->hob_lbam,
  265. tf->hob_lbah);
  266. }
  267. if (is_addr) {
  268. out_be32(ioaddr->feature_addr, tf->feature);
  269. out_be32(ioaddr->nsect_addr, tf->nsect);
  270. out_be32(ioaddr->lbal_addr, tf->lbal);
  271. out_be32(ioaddr->lbam_addr, tf->lbam);
  272. out_be32(ioaddr->lbah_addr, tf->lbah);
  273. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  274. tf->feature,
  275. tf->nsect,
  276. tf->lbal,
  277. tf->lbam,
  278. tf->lbah);
  279. }
  280. if (tf->flags & ATA_TFLAG_DEVICE) {
  281. out_be32(ioaddr->device_addr, tf->device);
  282. VPRINTK("device 0x%X\n", tf->device);
  283. }
  284. ata_wait_idle(ap);
  285. }
  286. /**
  287. * scc_check_status - Read device status reg & clear interrupt
  288. * @ap: port where the device is
  289. *
  290. * Note: Original code is ata_check_status().
  291. */
  292. static u8 scc_check_status (struct ata_port *ap)
  293. {
  294. return in_be32(ap->ioaddr.status_addr);
  295. }
  296. /**
  297. * scc_tf_read - input device's ATA taskfile shadow registers
  298. * @ap: Port from which input is read
  299. * @tf: ATA taskfile register set for storing input
  300. *
  301. * Note: Original code is ata_sff_tf_read().
  302. */
  303. static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
  304. {
  305. struct ata_ioports *ioaddr = &ap->ioaddr;
  306. tf->command = scc_check_status(ap);
  307. tf->feature = in_be32(ioaddr->error_addr);
  308. tf->nsect = in_be32(ioaddr->nsect_addr);
  309. tf->lbal = in_be32(ioaddr->lbal_addr);
  310. tf->lbam = in_be32(ioaddr->lbam_addr);
  311. tf->lbah = in_be32(ioaddr->lbah_addr);
  312. tf->device = in_be32(ioaddr->device_addr);
  313. if (tf->flags & ATA_TFLAG_LBA48) {
  314. out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
  315. tf->hob_feature = in_be32(ioaddr->error_addr);
  316. tf->hob_nsect = in_be32(ioaddr->nsect_addr);
  317. tf->hob_lbal = in_be32(ioaddr->lbal_addr);
  318. tf->hob_lbam = in_be32(ioaddr->lbam_addr);
  319. tf->hob_lbah = in_be32(ioaddr->lbah_addr);
  320. out_be32(ioaddr->ctl_addr, tf->ctl);
  321. ap->last_ctl = tf->ctl;
  322. }
  323. }
  324. /**
  325. * scc_exec_command - issue ATA command to host controller
  326. * @ap: port to which command is being issued
  327. * @tf: ATA taskfile register set
  328. *
  329. * Note: Original code is ata_sff_exec_command().
  330. */
  331. static void scc_exec_command (struct ata_port *ap,
  332. const struct ata_taskfile *tf)
  333. {
  334. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  335. out_be32(ap->ioaddr.command_addr, tf->command);
  336. ata_sff_pause(ap);
  337. }
  338. /**
  339. * scc_check_altstatus - Read device alternate status reg
  340. * @ap: port where the device is
  341. */
  342. static u8 scc_check_altstatus (struct ata_port *ap)
  343. {
  344. return in_be32(ap->ioaddr.altstatus_addr);
  345. }
  346. /**
  347. * scc_dev_select - Select device 0/1 on ATA bus
  348. * @ap: ATA channel to manipulate
  349. * @device: ATA device (numbered from zero) to select
  350. *
  351. * Note: Original code is ata_sff_dev_select().
  352. */
  353. static void scc_dev_select (struct ata_port *ap, unsigned int device)
  354. {
  355. u8 tmp;
  356. if (device == 0)
  357. tmp = ATA_DEVICE_OBS;
  358. else
  359. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  360. out_be32(ap->ioaddr.device_addr, tmp);
  361. ata_sff_pause(ap);
  362. }
  363. /**
  364. * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
  365. * @qc: Info associated with this ATA transaction.
  366. *
  367. * Note: Original code is ata_bmdma_setup().
  368. */
  369. static void scc_bmdma_setup (struct ata_queued_cmd *qc)
  370. {
  371. struct ata_port *ap = qc->ap;
  372. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  373. u8 dmactl;
  374. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  375. /* load PRD table addr */
  376. out_be32(mmio + SCC_DMA_TABLE_OFS, ap->prd_dma);
  377. /* specify data direction, triple-check start bit is clear */
  378. dmactl = in_be32(mmio + SCC_DMA_CMD);
  379. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  380. if (!rw)
  381. dmactl |= ATA_DMA_WR;
  382. out_be32(mmio + SCC_DMA_CMD, dmactl);
  383. /* issue r/w command */
  384. ap->ops->sff_exec_command(ap, &qc->tf);
  385. }
  386. /**
  387. * scc_bmdma_start - Start a PCI IDE BMDMA transaction
  388. * @qc: Info associated with this ATA transaction.
  389. *
  390. * Note: Original code is ata_bmdma_start().
  391. */
  392. static void scc_bmdma_start (struct ata_queued_cmd *qc)
  393. {
  394. struct ata_port *ap = qc->ap;
  395. u8 dmactl;
  396. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  397. /* start host DMA transaction */
  398. dmactl = in_be32(mmio + SCC_DMA_CMD);
  399. out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
  400. }
  401. /**
  402. * scc_devchk - PATA device presence detection
  403. * @ap: ATA channel to examine
  404. * @device: Device to examine (starting at zero)
  405. *
  406. * Note: Original code is ata_devchk().
  407. */
  408. static unsigned int scc_devchk (struct ata_port *ap,
  409. unsigned int device)
  410. {
  411. struct ata_ioports *ioaddr = &ap->ioaddr;
  412. u8 nsect, lbal;
  413. ap->ops->sff_dev_select(ap, device);
  414. out_be32(ioaddr->nsect_addr, 0x55);
  415. out_be32(ioaddr->lbal_addr, 0xaa);
  416. out_be32(ioaddr->nsect_addr, 0xaa);
  417. out_be32(ioaddr->lbal_addr, 0x55);
  418. out_be32(ioaddr->nsect_addr, 0x55);
  419. out_be32(ioaddr->lbal_addr, 0xaa);
  420. nsect = in_be32(ioaddr->nsect_addr);
  421. lbal = in_be32(ioaddr->lbal_addr);
  422. if ((nsect == 0x55) && (lbal == 0xaa))
  423. return 1; /* we found a device */
  424. return 0; /* nothing found */
  425. }
  426. /**
  427. * scc_wait_after_reset - wait for devices to become ready after reset
  428. *
  429. * Note: Original code is ata_sff_wait_after_reset
  430. */
  431. int scc_wait_after_reset(struct ata_link *link, unsigned int devmask,
  432. unsigned long deadline)
  433. {
  434. struct ata_port *ap = link->ap;
  435. struct ata_ioports *ioaddr = &ap->ioaddr;
  436. unsigned int dev0 = devmask & (1 << 0);
  437. unsigned int dev1 = devmask & (1 << 1);
  438. int rc, ret = 0;
  439. /* Spec mandates ">= 2ms" before checking status. We wait
  440. * 150ms, because that was the magic delay used for ATAPI
  441. * devices in Hale Landis's ATADRVR, for the period of time
  442. * between when the ATA command register is written, and then
  443. * status is checked. Because waiting for "a while" before
  444. * checking status is fine, post SRST, we perform this magic
  445. * delay here as well.
  446. *
  447. * Old drivers/ide uses the 2mS rule and then waits for ready.
  448. */
  449. msleep(150);
  450. /* always check readiness of the master device */
  451. rc = ata_sff_wait_ready(link, deadline);
  452. /* -ENODEV means the odd clown forgot the D7 pulldown resistor
  453. * and TF status is 0xff, bail out on it too.
  454. */
  455. if (rc)
  456. return rc;
  457. /* if device 1 was found in ata_devchk, wait for register
  458. * access briefly, then wait for BSY to clear.
  459. */
  460. if (dev1) {
  461. int i;
  462. ap->ops->sff_dev_select(ap, 1);
  463. /* Wait for register access. Some ATAPI devices fail
  464. * to set nsect/lbal after reset, so don't waste too
  465. * much time on it. We're gonna wait for !BSY anyway.
  466. */
  467. for (i = 0; i < 2; i++) {
  468. u8 nsect, lbal;
  469. nsect = in_be32(ioaddr->nsect_addr);
  470. lbal = in_be32(ioaddr->lbal_addr);
  471. if ((nsect == 1) && (lbal == 1))
  472. break;
  473. msleep(50); /* give drive a breather */
  474. }
  475. rc = ata_sff_wait_ready(link, deadline);
  476. if (rc) {
  477. if (rc != -ENODEV)
  478. return rc;
  479. ret = rc;
  480. }
  481. }
  482. /* is all this really necessary? */
  483. ap->ops->sff_dev_select(ap, 0);
  484. if (dev1)
  485. ap->ops->sff_dev_select(ap, 1);
  486. if (dev0)
  487. ap->ops->sff_dev_select(ap, 0);
  488. return ret;
  489. }
  490. /**
  491. * scc_bus_softreset - PATA device software reset
  492. *
  493. * Note: Original code is ata_bus_softreset().
  494. */
  495. static unsigned int scc_bus_softreset(struct ata_port *ap, unsigned int devmask,
  496. unsigned long deadline)
  497. {
  498. struct ata_ioports *ioaddr = &ap->ioaddr;
  499. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  500. /* software reset. causes dev0 to be selected */
  501. out_be32(ioaddr->ctl_addr, ap->ctl);
  502. udelay(20);
  503. out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
  504. udelay(20);
  505. out_be32(ioaddr->ctl_addr, ap->ctl);
  506. scc_wait_after_reset(&ap->link, devmask, deadline);
  507. return 0;
  508. }
  509. /**
  510. * scc_softreset - reset host port via ATA SRST
  511. * @ap: port to reset
  512. * @classes: resulting classes of attached devices
  513. * @deadline: deadline jiffies for the operation
  514. *
  515. * Note: Original code is ata_sff_softreset().
  516. */
  517. static int scc_softreset(struct ata_link *link, unsigned int *classes,
  518. unsigned long deadline)
  519. {
  520. struct ata_port *ap = link->ap;
  521. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  522. unsigned int devmask = 0, err_mask;
  523. u8 err;
  524. DPRINTK("ENTER\n");
  525. /* determine if device 0/1 are present */
  526. if (scc_devchk(ap, 0))
  527. devmask |= (1 << 0);
  528. if (slave_possible && scc_devchk(ap, 1))
  529. devmask |= (1 << 1);
  530. /* select device 0 again */
  531. ap->ops->sff_dev_select(ap, 0);
  532. /* issue bus reset */
  533. DPRINTK("about to softreset, devmask=%x\n", devmask);
  534. err_mask = scc_bus_softreset(ap, devmask, deadline);
  535. if (err_mask) {
  536. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  537. err_mask);
  538. return -EIO;
  539. }
  540. /* determine by signature whether we have ATA or ATAPI devices */
  541. classes[0] = ata_sff_dev_classify(&ap->link.device[0],
  542. devmask & (1 << 0), &err);
  543. if (slave_possible && err != 0x81)
  544. classes[1] = ata_sff_dev_classify(&ap->link.device[1],
  545. devmask & (1 << 1), &err);
  546. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  547. return 0;
  548. }
  549. /**
  550. * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
  551. * @qc: Command we are ending DMA for
  552. */
  553. static void scc_bmdma_stop (struct ata_queued_cmd *qc)
  554. {
  555. struct ata_port *ap = qc->ap;
  556. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  557. void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
  558. u32 reg;
  559. while (1) {
  560. reg = in_be32(bmid_base + SCC_DMA_INTST);
  561. if (reg & INTSTS_SERROR) {
  562. printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
  563. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
  564. out_be32(bmid_base + SCC_DMA_CMD,
  565. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  566. continue;
  567. }
  568. if (reg & INTSTS_PRERR) {
  569. u32 maea0, maec0;
  570. maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
  571. maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
  572. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
  573. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
  574. out_be32(bmid_base + SCC_DMA_CMD,
  575. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  576. continue;
  577. }
  578. if (reg & INTSTS_RERR) {
  579. printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
  580. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
  581. out_be32(bmid_base + SCC_DMA_CMD,
  582. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  583. continue;
  584. }
  585. if (reg & INTSTS_ICERR) {
  586. out_be32(bmid_base + SCC_DMA_CMD,
  587. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  588. printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
  589. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
  590. continue;
  591. }
  592. if (reg & INTSTS_BMSINT) {
  593. unsigned int classes;
  594. unsigned long deadline = ata_deadline(jiffies, ATA_TMOUT_BOOT);
  595. printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
  596. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
  597. /* TBD: SW reset */
  598. scc_softreset(&ap->link, &classes, deadline);
  599. continue;
  600. }
  601. if (reg & INTSTS_BMHE) {
  602. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
  603. continue;
  604. }
  605. if (reg & INTSTS_ACTEINT) {
  606. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
  607. continue;
  608. }
  609. if (reg & INTSTS_IOIRQS) {
  610. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
  611. continue;
  612. }
  613. break;
  614. }
  615. /* clear start/stop bit */
  616. out_be32(bmid_base + SCC_DMA_CMD,
  617. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  618. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  619. ata_sff_dma_pause(ap); /* dummy read */
  620. }
  621. /**
  622. * scc_bmdma_status - Read PCI IDE BMDMA status
  623. * @ap: Port associated with this ATA transaction.
  624. */
  625. static u8 scc_bmdma_status (struct ata_port *ap)
  626. {
  627. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  628. u8 host_stat = in_be32(mmio + SCC_DMA_STATUS);
  629. u32 int_status = in_be32(mmio + SCC_DMA_INTST);
  630. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  631. static int retry = 0;
  632. /* return if IOS_SS is cleared */
  633. if (!(in_be32(mmio + SCC_DMA_CMD) & ATA_DMA_START))
  634. return host_stat;
  635. /* errata A252,A308 workaround: Step4 */
  636. if ((scc_check_altstatus(ap) & ATA_ERR)
  637. && (int_status & INTSTS_INTRQ))
  638. return (host_stat | ATA_DMA_INTR);
  639. /* errata A308 workaround Step5 */
  640. if (int_status & INTSTS_IOIRQS) {
  641. host_stat |= ATA_DMA_INTR;
  642. /* We don't check ATAPI DMA because it is limited to UDMA4 */
  643. if ((qc->tf.protocol == ATA_PROT_DMA &&
  644. qc->dev->xfer_mode > XFER_UDMA_4)) {
  645. if (!(int_status & INTSTS_ACTEINT)) {
  646. printk(KERN_WARNING "ata%u: operation failed (transfer data loss)\n",
  647. ap->print_id);
  648. host_stat |= ATA_DMA_ERR;
  649. if (retry++)
  650. ap->udma_mask &= ~(1 << qc->dev->xfer_mode);
  651. } else
  652. retry = 0;
  653. }
  654. }
  655. return host_stat;
  656. }
  657. /**
  658. * scc_data_xfer - Transfer data by PIO
  659. * @dev: device for this I/O
  660. * @buf: data buffer
  661. * @buflen: buffer length
  662. * @rw: read/write
  663. *
  664. * Note: Original code is ata_sff_data_xfer().
  665. */
  666. static unsigned int scc_data_xfer (struct ata_device *dev, unsigned char *buf,
  667. unsigned int buflen, int rw)
  668. {
  669. struct ata_port *ap = dev->link->ap;
  670. unsigned int words = buflen >> 1;
  671. unsigned int i;
  672. __le16 *buf16 = (__le16 *) buf;
  673. void __iomem *mmio = ap->ioaddr.data_addr;
  674. /* Transfer multiple of 2 bytes */
  675. if (rw == READ)
  676. for (i = 0; i < words; i++)
  677. buf16[i] = cpu_to_le16(in_be32(mmio));
  678. else
  679. for (i = 0; i < words; i++)
  680. out_be32(mmio, le16_to_cpu(buf16[i]));
  681. /* Transfer trailing 1 byte, if any. */
  682. if (unlikely(buflen & 0x01)) {
  683. __le16 align_buf[1] = { 0 };
  684. unsigned char *trailing_buf = buf + buflen - 1;
  685. if (rw == READ) {
  686. align_buf[0] = cpu_to_le16(in_be32(mmio));
  687. memcpy(trailing_buf, align_buf, 1);
  688. } else {
  689. memcpy(align_buf, trailing_buf, 1);
  690. out_be32(mmio, le16_to_cpu(align_buf[0]));
  691. }
  692. words++;
  693. }
  694. return words << 1;
  695. }
  696. /**
  697. * scc_irq_on - Enable interrupts on a port.
  698. * @ap: Port on which interrupts are enabled.
  699. *
  700. * Note: Original code is ata_sff_irq_on().
  701. */
  702. static u8 scc_irq_on (struct ata_port *ap)
  703. {
  704. struct ata_ioports *ioaddr = &ap->ioaddr;
  705. u8 tmp;
  706. ap->ctl &= ~ATA_NIEN;
  707. ap->last_ctl = ap->ctl;
  708. out_be32(ioaddr->ctl_addr, ap->ctl);
  709. tmp = ata_wait_idle(ap);
  710. ap->ops->sff_irq_clear(ap);
  711. return tmp;
  712. }
  713. /**
  714. * scc_freeze - Freeze BMDMA controller port
  715. * @ap: port to freeze
  716. *
  717. * Note: Original code is ata_sff_freeze().
  718. */
  719. static void scc_freeze (struct ata_port *ap)
  720. {
  721. struct ata_ioports *ioaddr = &ap->ioaddr;
  722. ap->ctl |= ATA_NIEN;
  723. ap->last_ctl = ap->ctl;
  724. out_be32(ioaddr->ctl_addr, ap->ctl);
  725. /* Under certain circumstances, some controllers raise IRQ on
  726. * ATA_NIEN manipulation. Also, many controllers fail to mask
  727. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  728. */
  729. ap->ops->sff_check_status(ap);
  730. ap->ops->sff_irq_clear(ap);
  731. }
  732. /**
  733. * scc_pata_prereset - prepare for reset
  734. * @ap: ATA port to be reset
  735. * @deadline: deadline jiffies for the operation
  736. */
  737. static int scc_pata_prereset(struct ata_link *link, unsigned long deadline)
  738. {
  739. link->ap->cbl = ATA_CBL_PATA80;
  740. return ata_sff_prereset(link, deadline);
  741. }
  742. /**
  743. * scc_postreset - standard postreset callback
  744. * @ap: the target ata_port
  745. * @classes: classes of attached devices
  746. *
  747. * Note: Original code is ata_sff_postreset().
  748. */
  749. static void scc_postreset(struct ata_link *link, unsigned int *classes)
  750. {
  751. struct ata_port *ap = link->ap;
  752. DPRINTK("ENTER\n");
  753. /* is double-select really necessary? */
  754. if (classes[0] != ATA_DEV_NONE)
  755. ap->ops->sff_dev_select(ap, 1);
  756. if (classes[1] != ATA_DEV_NONE)
  757. ap->ops->sff_dev_select(ap, 0);
  758. /* bail out if no device is present */
  759. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  760. DPRINTK("EXIT, no device\n");
  761. return;
  762. }
  763. /* set up device control */
  764. if (ap->ioaddr.ctl_addr)
  765. out_be32(ap->ioaddr.ctl_addr, ap->ctl);
  766. DPRINTK("EXIT\n");
  767. }
  768. /**
  769. * scc_irq_clear - Clear PCI IDE BMDMA interrupt.
  770. * @ap: Port associated with this ATA transaction.
  771. *
  772. * Note: Original code is ata_sff_irq_clear().
  773. */
  774. static void scc_irq_clear (struct ata_port *ap)
  775. {
  776. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  777. if (!mmio)
  778. return;
  779. out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
  780. }
  781. /**
  782. * scc_port_start - Set port up for dma.
  783. * @ap: Port to initialize
  784. *
  785. * Allocate space for PRD table using ata_port_start().
  786. * Set PRD table address for PTERADD. (PRD Transfer End Read)
  787. */
  788. static int scc_port_start (struct ata_port *ap)
  789. {
  790. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  791. int rc;
  792. rc = ata_port_start(ap);
  793. if (rc)
  794. return rc;
  795. out_be32(mmio + SCC_DMA_PTERADD, ap->prd_dma);
  796. return 0;
  797. }
  798. /**
  799. * scc_port_stop - Undo scc_port_start()
  800. * @ap: Port to shut down
  801. *
  802. * Reset PTERADD.
  803. */
  804. static void scc_port_stop (struct ata_port *ap)
  805. {
  806. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  807. out_be32(mmio + SCC_DMA_PTERADD, 0);
  808. }
  809. static struct scsi_host_template scc_sht = {
  810. ATA_BMDMA_SHT(DRV_NAME),
  811. };
  812. static struct ata_port_operations scc_pata_ops = {
  813. .inherits = &ata_bmdma_port_ops,
  814. .set_piomode = scc_set_piomode,
  815. .set_dmamode = scc_set_dmamode,
  816. .mode_filter = scc_mode_filter,
  817. .sff_tf_load = scc_tf_load,
  818. .sff_tf_read = scc_tf_read,
  819. .sff_exec_command = scc_exec_command,
  820. .sff_check_status = scc_check_status,
  821. .sff_check_altstatus = scc_check_altstatus,
  822. .sff_dev_select = scc_dev_select,
  823. .bmdma_setup = scc_bmdma_setup,
  824. .bmdma_start = scc_bmdma_start,
  825. .bmdma_stop = scc_bmdma_stop,
  826. .bmdma_status = scc_bmdma_status,
  827. .sff_data_xfer = scc_data_xfer,
  828. .freeze = scc_freeze,
  829. .prereset = scc_pata_prereset,
  830. .softreset = scc_softreset,
  831. .postreset = scc_postreset,
  832. .post_internal_cmd = scc_bmdma_stop,
  833. .sff_irq_clear = scc_irq_clear,
  834. .sff_irq_on = scc_irq_on,
  835. .port_start = scc_port_start,
  836. .port_stop = scc_port_stop,
  837. };
  838. static struct ata_port_info scc_port_info[] = {
  839. {
  840. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
  841. .pio_mask = 0x1f, /* pio0-4 */
  842. .mwdma_mask = 0x00,
  843. .udma_mask = ATA_UDMA6,
  844. .port_ops = &scc_pata_ops,
  845. },
  846. };
  847. /**
  848. * scc_reset_controller - initialize SCC PATA controller.
  849. */
  850. static int scc_reset_controller(struct ata_host *host)
  851. {
  852. void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
  853. void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
  854. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  855. void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
  856. void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
  857. void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
  858. void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
  859. u32 reg = 0;
  860. out_be32(cckctrl_port, reg);
  861. reg |= CCKCTRL_ATACLKOEN;
  862. out_be32(cckctrl_port, reg);
  863. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  864. out_be32(cckctrl_port, reg);
  865. reg |= CCKCTRL_CRST;
  866. out_be32(cckctrl_port, reg);
  867. for (;;) {
  868. reg = in_be32(cckctrl_port);
  869. if (reg & CCKCTRL_CRST)
  870. break;
  871. udelay(5000);
  872. }
  873. reg |= CCKCTRL_ATARESET;
  874. out_be32(cckctrl_port, reg);
  875. out_be32(ecmode_port, ECMODE_VALUE);
  876. out_be32(mode_port, MODE_JCUSFEN);
  877. out_be32(intmask_port, INTMASK_MSK);
  878. if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
  879. printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
  880. return -EIO;
  881. }
  882. return 0;
  883. }
  884. /**
  885. * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
  886. * @ioaddr: IO address structure to be initialized
  887. * @base: base address of BMID region
  888. */
  889. static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
  890. {
  891. ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
  892. ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  893. ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  894. ioaddr->bmdma_addr = base;
  895. ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
  896. ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
  897. ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
  898. ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
  899. ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
  900. ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
  901. ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
  902. ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
  903. ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
  904. ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
  905. }
  906. static int scc_host_init(struct ata_host *host)
  907. {
  908. struct pci_dev *pdev = to_pci_dev(host->dev);
  909. int rc;
  910. rc = scc_reset_controller(host);
  911. if (rc)
  912. return rc;
  913. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  914. if (rc)
  915. return rc;
  916. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  917. if (rc)
  918. return rc;
  919. scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
  920. pci_set_master(pdev);
  921. return 0;
  922. }
  923. /**
  924. * scc_init_one - Register SCC PATA device with kernel services
  925. * @pdev: PCI device to register
  926. * @ent: Entry in scc_pci_tbl matching with @pdev
  927. *
  928. * LOCKING:
  929. * Inherited from PCI layer (may sleep).
  930. *
  931. * RETURNS:
  932. * Zero on success, or -ERRNO value.
  933. */
  934. static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  935. {
  936. static int printed_version;
  937. unsigned int board_idx = (unsigned int) ent->driver_data;
  938. const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
  939. struct ata_host *host;
  940. int rc;
  941. if (!printed_version++)
  942. dev_printk(KERN_DEBUG, &pdev->dev,
  943. "version " DRV_VERSION "\n");
  944. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
  945. if (!host)
  946. return -ENOMEM;
  947. rc = pcim_enable_device(pdev);
  948. if (rc)
  949. return rc;
  950. rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
  951. if (rc == -EBUSY)
  952. pcim_pin_device(pdev);
  953. if (rc)
  954. return rc;
  955. host->iomap = pcim_iomap_table(pdev);
  956. ata_port_pbar_desc(host->ports[0], SCC_CTRL_BAR, -1, "ctrl");
  957. ata_port_pbar_desc(host->ports[0], SCC_BMID_BAR, -1, "bmid");
  958. rc = scc_host_init(host);
  959. if (rc)
  960. return rc;
  961. return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
  962. IRQF_SHARED, &scc_sht);
  963. }
  964. static struct pci_driver scc_pci_driver = {
  965. .name = DRV_NAME,
  966. .id_table = scc_pci_tbl,
  967. .probe = scc_init_one,
  968. .remove = ata_pci_remove_one,
  969. #ifdef CONFIG_PM
  970. .suspend = ata_pci_device_suspend,
  971. .resume = ata_pci_device_resume,
  972. #endif
  973. };
  974. static int __init scc_init (void)
  975. {
  976. int rc;
  977. DPRINTK("pci_register_driver\n");
  978. rc = pci_register_driver(&scc_pci_driver);
  979. if (rc)
  980. return rc;
  981. DPRINTK("done\n");
  982. return 0;
  983. }
  984. static void __exit scc_exit (void)
  985. {
  986. pci_unregister_driver(&scc_pci_driver);
  987. }
  988. module_init(scc_init);
  989. module_exit(scc_exit);
  990. MODULE_AUTHOR("Toshiba corp");
  991. MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
  992. MODULE_LICENSE("GPL");
  993. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  994. MODULE_VERSION(DRV_VERSION);