pata_oldpiix.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * pata_oldpiix.c - Intel PATA/SATA controllers
  3. *
  4. * (C) 2005 Red Hat <alan@redhat.com>
  5. *
  6. * Some parts based on ata_piix.c by Jeff Garzik and others.
  7. *
  8. * Early PIIX differs significantly from the later PIIX as it lacks
  9. * SITRE and the slave timing registers. This means that you have to
  10. * set timing per channel, or be clever. Libata tells us whenever it
  11. * does drive selection and we use this to reload the timings.
  12. *
  13. * Because of these behaviour differences PIIX gets its own driver module.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/delay.h>
  21. #include <linux/device.h>
  22. #include <scsi/scsi_host.h>
  23. #include <linux/libata.h>
  24. #include <linux/ata.h>
  25. #define DRV_NAME "pata_oldpiix"
  26. #define DRV_VERSION "0.5.5"
  27. /**
  28. * oldpiix_pre_reset - probe begin
  29. * @link: ATA link
  30. * @deadline: deadline jiffies for the operation
  31. *
  32. * Set up cable type and use generic probe init
  33. */
  34. static int oldpiix_pre_reset(struct ata_link *link, unsigned long deadline)
  35. {
  36. struct ata_port *ap = link->ap;
  37. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  38. static const struct pci_bits oldpiix_enable_bits[] = {
  39. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  40. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  41. };
  42. if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no]))
  43. return -ENOENT;
  44. return ata_sff_prereset(link, deadline);
  45. }
  46. /**
  47. * oldpiix_set_piomode - Initialize host controller PATA PIO timings
  48. * @ap: Port whose timings we are configuring
  49. * @adev: Device whose timings we are configuring
  50. *
  51. * Set PIO mode for device, in host controller PCI config space.
  52. *
  53. * LOCKING:
  54. * None (inherited from caller).
  55. */
  56. static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  57. {
  58. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  59. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  60. unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
  61. u16 idetm_data;
  62. int control = 0;
  63. /*
  64. * See Intel Document 298600-004 for the timing programing rules
  65. * for PIIX/ICH. Note that the early PIIX does not have the slave
  66. * timing port at 0x44.
  67. */
  68. static const /* ISP RTC */
  69. u8 timings[][2] = { { 0, 0 },
  70. { 0, 0 },
  71. { 1, 0 },
  72. { 2, 1 },
  73. { 2, 3 }, };
  74. if (pio > 1)
  75. control |= 1; /* TIME */
  76. if (ata_pio_need_iordy(adev))
  77. control |= 2; /* IE */
  78. /* Intel specifies that the prefetch/posting is for disk only */
  79. if (adev->class == ATA_DEV_ATA)
  80. control |= 4; /* PPE */
  81. pci_read_config_word(dev, idetm_port, &idetm_data);
  82. /*
  83. * Set PPE, IE and TIME as appropriate.
  84. * Clear the other drive's timing bits.
  85. */
  86. if (adev->devno == 0) {
  87. idetm_data &= 0xCCE0;
  88. idetm_data |= control;
  89. } else {
  90. idetm_data &= 0xCC0E;
  91. idetm_data |= (control << 4);
  92. }
  93. idetm_data |= (timings[pio][0] << 12) |
  94. (timings[pio][1] << 8);
  95. pci_write_config_word(dev, idetm_port, idetm_data);
  96. /* Track which port is configured */
  97. ap->private_data = adev;
  98. }
  99. /**
  100. * oldpiix_set_dmamode - Initialize host controller PATA DMA timings
  101. * @ap: Port whose timings we are configuring
  102. * @adev: Device to program
  103. * @isich: True if the device is an ICH and has IOCFG registers
  104. *
  105. * Set MWDMA mode for device, in host controller PCI config space.
  106. *
  107. * LOCKING:
  108. * None (inherited from caller).
  109. */
  110. static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  111. {
  112. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  113. u8 idetm_port = ap->port_no ? 0x42 : 0x40;
  114. u16 idetm_data;
  115. static const /* ISP RTC */
  116. u8 timings[][2] = { { 0, 0 },
  117. { 0, 0 },
  118. { 1, 0 },
  119. { 2, 1 },
  120. { 2, 3 }, };
  121. /*
  122. * MWDMA is driven by the PIO timings. We must also enable
  123. * IORDY unconditionally along with TIME1. PPE has already
  124. * been set when the PIO timing was set.
  125. */
  126. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  127. unsigned int control;
  128. const unsigned int needed_pio[3] = {
  129. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  130. };
  131. int pio = needed_pio[mwdma] - XFER_PIO_0;
  132. pci_read_config_word(dev, idetm_port, &idetm_data);
  133. control = 3; /* IORDY|TIME0 */
  134. /* Intel specifies that the PPE functionality is for disk only */
  135. if (adev->class == ATA_DEV_ATA)
  136. control |= 4; /* PPE enable */
  137. /* If the drive MWDMA is faster than it can do PIO then
  138. we must force PIO into PIO0 */
  139. if (adev->pio_mode < needed_pio[mwdma])
  140. /* Enable DMA timing only */
  141. control |= 8; /* PIO cycles in PIO0 */
  142. /* Mask out the relevant control and timing bits we will load. Also
  143. clear the other drive TIME register as a precaution */
  144. if (adev->devno == 0) {
  145. idetm_data &= 0xCCE0;
  146. idetm_data |= control;
  147. } else {
  148. idetm_data &= 0xCC0E;
  149. idetm_data |= (control << 4);
  150. }
  151. idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  152. pci_write_config_word(dev, idetm_port, idetm_data);
  153. /* Track which port is configured */
  154. ap->private_data = adev;
  155. }
  156. /**
  157. * oldpiix_qc_issue - command issue
  158. * @qc: command pending
  159. *
  160. * Called when the libata layer is about to issue a command. We wrap
  161. * this interface so that we can load the correct ATA timings if
  162. * necessary. Our logic also clears TIME0/TIME1 for the other device so
  163. * that, even if we get this wrong, cycles to the other device will
  164. * be made PIO0.
  165. */
  166. static unsigned int oldpiix_qc_issue(struct ata_queued_cmd *qc)
  167. {
  168. struct ata_port *ap = qc->ap;
  169. struct ata_device *adev = qc->dev;
  170. if (adev != ap->private_data) {
  171. oldpiix_set_piomode(ap, adev);
  172. if (ata_dma_enabled(adev))
  173. oldpiix_set_dmamode(ap, adev);
  174. }
  175. return ata_sff_qc_issue(qc);
  176. }
  177. static struct scsi_host_template oldpiix_sht = {
  178. ATA_BMDMA_SHT(DRV_NAME),
  179. };
  180. static struct ata_port_operations oldpiix_pata_ops = {
  181. .inherits = &ata_bmdma_port_ops,
  182. .qc_issue = oldpiix_qc_issue,
  183. .cable_detect = ata_cable_40wire,
  184. .set_piomode = oldpiix_set_piomode,
  185. .set_dmamode = oldpiix_set_dmamode,
  186. .prereset = oldpiix_pre_reset,
  187. };
  188. /**
  189. * oldpiix_init_one - Register PIIX ATA PCI device with kernel services
  190. * @pdev: PCI device to register
  191. * @ent: Entry in oldpiix_pci_tbl matching with @pdev
  192. *
  193. * Called from kernel PCI layer. We probe for combined mode (sigh),
  194. * and then hand over control to libata, for it to do the rest.
  195. *
  196. * LOCKING:
  197. * Inherited from PCI layer (may sleep).
  198. *
  199. * RETURNS:
  200. * Zero on success, or -ERRNO value.
  201. */
  202. static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  203. {
  204. static int printed_version;
  205. static const struct ata_port_info info = {
  206. .flags = ATA_FLAG_SLAVE_POSS,
  207. .pio_mask = 0x1f, /* pio0-4 */
  208. .mwdma_mask = 0x07, /* mwdma1-2 */
  209. .port_ops = &oldpiix_pata_ops,
  210. };
  211. const struct ata_port_info *ppi[] = { &info, NULL };
  212. if (!printed_version++)
  213. dev_printk(KERN_DEBUG, &pdev->dev,
  214. "version " DRV_VERSION "\n");
  215. return ata_pci_sff_init_one(pdev, ppi, &oldpiix_sht, NULL);
  216. }
  217. static const struct pci_device_id oldpiix_pci_tbl[] = {
  218. { PCI_VDEVICE(INTEL, 0x1230), },
  219. { } /* terminate list */
  220. };
  221. static struct pci_driver oldpiix_pci_driver = {
  222. .name = DRV_NAME,
  223. .id_table = oldpiix_pci_tbl,
  224. .probe = oldpiix_init_one,
  225. .remove = ata_pci_remove_one,
  226. #ifdef CONFIG_PM
  227. .suspend = ata_pci_device_suspend,
  228. .resume = ata_pci_device_resume,
  229. #endif
  230. };
  231. static int __init oldpiix_init(void)
  232. {
  233. return pci_register_driver(&oldpiix_pci_driver);
  234. }
  235. static void __exit oldpiix_exit(void)
  236. {
  237. pci_unregister_driver(&oldpiix_pci_driver);
  238. }
  239. module_init(oldpiix_init);
  240. module_exit(oldpiix_exit);
  241. MODULE_AUTHOR("Alan Cox");
  242. MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers");
  243. MODULE_LICENSE("GPL");
  244. MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl);
  245. MODULE_VERSION(DRV_VERSION);