pata_hpt3x2n.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
  12. *
  13. *
  14. * TODO
  15. * Work out best PLL policy
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3.4"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
  43. * DMA. cycles = value + 1
  44. * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
  45. * DMA. cycles = value + 1
  46. * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
  51. * during task file register access.
  52. * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
  53. * xfer.
  54. * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
  55. * register access.
  56. * 28 UDMA enable
  57. * 29 DMA enable
  58. * 30 PIO_MST enable. if set, the chip is in bus master mode during
  59. * PIO.
  60. * 31 FIFO enable.
  61. */
  62. /* 66MHz DPLL clocks */
  63. static struct hpt_clock hpt3x2n_clocks[] = {
  64. { XFER_UDMA_7, 0x1c869c62 },
  65. { XFER_UDMA_6, 0x1c869c62 },
  66. { XFER_UDMA_5, 0x1c8a9c62 },
  67. { XFER_UDMA_4, 0x1c8a9c62 },
  68. { XFER_UDMA_3, 0x1c8e9c62 },
  69. { XFER_UDMA_2, 0x1c929c62 },
  70. { XFER_UDMA_1, 0x1c9a9c62 },
  71. { XFER_UDMA_0, 0x1c829c62 },
  72. { XFER_MW_DMA_2, 0x2c829c62 },
  73. { XFER_MW_DMA_1, 0x2c829c66 },
  74. { XFER_MW_DMA_0, 0x2c829d2c },
  75. { XFER_PIO_4, 0x0c829c62 },
  76. { XFER_PIO_3, 0x0c829c84 },
  77. { XFER_PIO_2, 0x0c829ca6 },
  78. { XFER_PIO_1, 0x0d029d26 },
  79. { XFER_PIO_0, 0x0d029d5e },
  80. { 0, 0x0d029d5e }
  81. };
  82. /**
  83. * hpt3x2n_find_mode - reset the hpt3x2n bus
  84. * @ap: ATA port
  85. * @speed: transfer mode
  86. *
  87. * Return the 32bit register programming information for this channel
  88. * that matches the speed provided. For the moment the clocks table
  89. * is hard coded but easy to change. This will be needed if we use
  90. * different DPLLs
  91. */
  92. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  93. {
  94. struct hpt_clock *clocks = hpt3x2n_clocks;
  95. while(clocks->xfer_speed) {
  96. if (clocks->xfer_speed == speed)
  97. return clocks->timing;
  98. clocks++;
  99. }
  100. BUG();
  101. return 0xffffffffU; /* silence compiler warning */
  102. }
  103. /**
  104. * hpt3x2n_cable_detect - Detect the cable type
  105. * @ap: ATA port to detect on
  106. *
  107. * Return the cable type attached to this port
  108. */
  109. static int hpt3x2n_cable_detect(struct ata_port *ap)
  110. {
  111. u8 scr2, ata66;
  112. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  113. pci_read_config_byte(pdev, 0x5B, &scr2);
  114. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  115. /* Cable register now active */
  116. pci_read_config_byte(pdev, 0x5A, &ata66);
  117. /* Restore state */
  118. pci_write_config_byte(pdev, 0x5B, scr2);
  119. if (ata66 & (1 << ap->port_no))
  120. return ATA_CBL_PATA40;
  121. else
  122. return ATA_CBL_PATA80;
  123. }
  124. /**
  125. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  126. * @link: ATA link to reset
  127. * @deadline: deadline jiffies for the operation
  128. *
  129. * Perform the initial reset handling for the 3x2n series controllers.
  130. * Reset the hardware and state machine,
  131. */
  132. static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
  133. {
  134. struct ata_port *ap = link->ap;
  135. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  136. /* Reset the state machine */
  137. pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
  138. udelay(100);
  139. return ata_sff_prereset(link, deadline);
  140. }
  141. /**
  142. * hpt3x2n_set_piomode - PIO setup
  143. * @ap: ATA interface
  144. * @adev: device on the interface
  145. *
  146. * Perform PIO mode setup.
  147. */
  148. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  149. {
  150. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  151. u32 addr1, addr2;
  152. u32 reg;
  153. u32 mode;
  154. u8 fast;
  155. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  156. addr2 = 0x51 + 4 * ap->port_no;
  157. /* Fast interrupt prediction disable, hold off interrupt disable */
  158. pci_read_config_byte(pdev, addr2, &fast);
  159. fast &= ~0x07;
  160. pci_write_config_byte(pdev, addr2, fast);
  161. pci_read_config_dword(pdev, addr1, &reg);
  162. mode = hpt3x2n_find_mode(ap, adev->pio_mode);
  163. mode &= ~0x8000000; /* No FIFO in PIO */
  164. mode &= ~0x30070000; /* Leave config bits alone */
  165. reg &= 0x30070000; /* Strip timing bits */
  166. pci_write_config_dword(pdev, addr1, reg | mode);
  167. }
  168. /**
  169. * hpt3x2n_set_dmamode - DMA timing setup
  170. * @ap: ATA interface
  171. * @adev: Device being configured
  172. *
  173. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  174. * PIO, load the mode number and then set MWDMA or UDMA flag.
  175. */
  176. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  177. {
  178. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  179. u32 addr1, addr2;
  180. u32 reg;
  181. u32 mode;
  182. u8 fast;
  183. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  184. addr2 = 0x51 + 4 * ap->port_no;
  185. /* Fast interrupt prediction disable, hold off interrupt disable */
  186. pci_read_config_byte(pdev, addr2, &fast);
  187. fast &= ~0x07;
  188. pci_write_config_byte(pdev, addr2, fast);
  189. pci_read_config_dword(pdev, addr1, &reg);
  190. mode = hpt3x2n_find_mode(ap, adev->dma_mode);
  191. mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
  192. mode &= ~0xC0000000; /* Leave config bits alone */
  193. reg &= 0xC0000000; /* Strip timing bits */
  194. pci_write_config_dword(pdev, addr1, reg | mode);
  195. }
  196. /**
  197. * hpt3x2n_bmdma_end - DMA engine stop
  198. * @qc: ATA command
  199. *
  200. * Clean up after the HPT3x2n and later DMA engine
  201. */
  202. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  203. {
  204. struct ata_port *ap = qc->ap;
  205. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  206. int mscreg = 0x50 + 2 * ap->port_no;
  207. u8 bwsr_stat, msc_stat;
  208. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  209. pci_read_config_byte(pdev, mscreg, &msc_stat);
  210. if (bwsr_stat & (1 << ap->port_no))
  211. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  212. ata_bmdma_stop(qc);
  213. }
  214. /**
  215. * hpt3x2n_set_clock - clock control
  216. * @ap: ATA port
  217. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  218. *
  219. * Switch the ATA bus clock between the PLL and PCI clock sources
  220. * while correctly isolating the bus and resetting internal logic
  221. *
  222. * We must use the DPLL for
  223. * - writing
  224. * - second channel UDMA7 (SATA ports) or higher
  225. * - 66MHz PCI
  226. *
  227. * or we will underclock the device and get reduced performance.
  228. */
  229. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  230. {
  231. void __iomem *bmdma = ap->ioaddr.bmdma_addr;
  232. /* Tristate the bus */
  233. iowrite8(0x80, bmdma+0x73);
  234. iowrite8(0x80, bmdma+0x77);
  235. /* Switch clock and reset channels */
  236. iowrite8(source, bmdma+0x7B);
  237. iowrite8(0xC0, bmdma+0x79);
  238. /* Reset state machines */
  239. iowrite8(0x37, bmdma+0x70);
  240. iowrite8(0x37, bmdma+0x74);
  241. /* Complete reset */
  242. iowrite8(0x00, bmdma+0x79);
  243. /* Reconnect channels to bus */
  244. iowrite8(0x00, bmdma+0x73);
  245. iowrite8(0x00, bmdma+0x77);
  246. }
  247. /* Check if our partner interface is busy */
  248. static int hpt3x2n_pair_idle(struct ata_port *ap)
  249. {
  250. struct ata_host *host = ap->host;
  251. struct ata_port *pair = host->ports[ap->port_no ^ 1];
  252. if (pair->hsm_task_state == HSM_ST_IDLE)
  253. return 1;
  254. return 0;
  255. }
  256. static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
  257. {
  258. long flags = (long)ap->host->private_data;
  259. /* See if we should use the DPLL */
  260. if (writing)
  261. return USE_DPLL; /* Needed for write */
  262. if (flags & PCI66)
  263. return USE_DPLL; /* Needed at 66Mhz */
  264. return 0;
  265. }
  266. static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
  267. {
  268. struct ata_taskfile *tf = &qc->tf;
  269. struct ata_port *ap = qc->ap;
  270. int flags = (long)ap->host->private_data;
  271. if (hpt3x2n_pair_idle(ap)) {
  272. int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
  273. if ((flags & USE_DPLL) != dpll) {
  274. if (dpll == 1)
  275. hpt3x2n_set_clock(ap, 0x21);
  276. else
  277. hpt3x2n_set_clock(ap, 0x23);
  278. }
  279. }
  280. return ata_sff_qc_issue(qc);
  281. }
  282. static struct scsi_host_template hpt3x2n_sht = {
  283. ATA_BMDMA_SHT(DRV_NAME),
  284. };
  285. /*
  286. * Configuration for HPT3x2n.
  287. */
  288. static struct ata_port_operations hpt3x2n_port_ops = {
  289. .inherits = &ata_bmdma_port_ops,
  290. .bmdma_stop = hpt3x2n_bmdma_stop,
  291. .qc_issue = hpt3x2n_qc_issue,
  292. .cable_detect = hpt3x2n_cable_detect,
  293. .set_piomode = hpt3x2n_set_piomode,
  294. .set_dmamode = hpt3x2n_set_dmamode,
  295. .prereset = hpt3x2n_pre_reset,
  296. };
  297. /**
  298. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  299. * @dev: PCI device
  300. *
  301. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  302. * succeeds
  303. */
  304. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  305. {
  306. u8 reg5b;
  307. u32 reg5c;
  308. int tries;
  309. for(tries = 0; tries < 0x5000; tries++) {
  310. udelay(50);
  311. pci_read_config_byte(dev, 0x5b, &reg5b);
  312. if (reg5b & 0x80) {
  313. /* See if it stays set */
  314. for(tries = 0; tries < 0x1000; tries ++) {
  315. pci_read_config_byte(dev, 0x5b, &reg5b);
  316. /* Failed ? */
  317. if ((reg5b & 0x80) == 0)
  318. return 0;
  319. }
  320. /* Turn off tuning, we have the DPLL set */
  321. pci_read_config_dword(dev, 0x5c, &reg5c);
  322. pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
  323. return 1;
  324. }
  325. }
  326. /* Never went stable */
  327. return 0;
  328. }
  329. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  330. {
  331. unsigned long freq;
  332. u32 fcnt;
  333. unsigned long iobase = pci_resource_start(pdev, 4);
  334. fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
  335. if ((fcnt >> 12) != 0xABCDE) {
  336. printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
  337. return 33; /* Not BIOS set */
  338. }
  339. fcnt &= 0x1FF;
  340. freq = (fcnt * 77) / 192;
  341. /* Clamp to bands */
  342. if (freq < 40)
  343. return 33;
  344. if (freq < 45)
  345. return 40;
  346. if (freq < 55)
  347. return 50;
  348. return 66;
  349. }
  350. /**
  351. * hpt3x2n_init_one - Initialise an HPT37X/302
  352. * @dev: PCI device
  353. * @id: Entry in match table
  354. *
  355. * Initialise an HPT3x2n device. There are some interesting complications
  356. * here. Firstly the chip may report 366 and be one of several variants.
  357. * Secondly all the timings depend on the clock for the chip which we must
  358. * detect and look up
  359. *
  360. * This is the known chip mappings. It may be missing a couple of later
  361. * releases.
  362. *
  363. * Chip version PCI Rev Notes
  364. * HPT372 4 (HPT366) 5 Other driver
  365. * HPT372N 4 (HPT366) 6 UDMA133
  366. * HPT372 5 (HPT372) 1 Other driver
  367. * HPT372N 5 (HPT372) 2 UDMA133
  368. * HPT302 6 (HPT302) * Other driver
  369. * HPT302N 6 (HPT302) > 1 UDMA133
  370. * HPT371 7 (HPT371) * Other driver
  371. * HPT371N 7 (HPT371) > 1 UDMA133
  372. * HPT374 8 (HPT374) * Other driver
  373. * HPT372N 9 (HPT372N) * UDMA133
  374. *
  375. * (1) UDMA133 support depends on the bus clock
  376. *
  377. * To pin down HPT371N
  378. */
  379. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  380. {
  381. /* HPT372N and friends - UDMA133 */
  382. static const struct ata_port_info info = {
  383. .flags = ATA_FLAG_SLAVE_POSS,
  384. .pio_mask = 0x1f,
  385. .mwdma_mask = 0x07,
  386. .udma_mask = ATA_UDMA6,
  387. .port_ops = &hpt3x2n_port_ops
  388. };
  389. const struct ata_port_info *ppi[] = { &info, NULL };
  390. u8 irqmask;
  391. u32 class_rev;
  392. unsigned int pci_mhz;
  393. unsigned int f_low, f_high;
  394. int adjust;
  395. unsigned long iobase = pci_resource_start(dev, 4);
  396. void *hpriv = NULL;
  397. int rc;
  398. rc = pcim_enable_device(dev);
  399. if (rc)
  400. return rc;
  401. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  402. class_rev &= 0xFF;
  403. switch(dev->device) {
  404. case PCI_DEVICE_ID_TTI_HPT366:
  405. if (class_rev < 6)
  406. return -ENODEV;
  407. break;
  408. case PCI_DEVICE_ID_TTI_HPT371:
  409. if (class_rev < 2)
  410. return -ENODEV;
  411. /* 371N if rev > 1 */
  412. break;
  413. case PCI_DEVICE_ID_TTI_HPT372:
  414. /* 372N if rev >= 2*/
  415. if (class_rev < 2)
  416. return -ENODEV;
  417. break;
  418. case PCI_DEVICE_ID_TTI_HPT302:
  419. if (class_rev < 2)
  420. return -ENODEV;
  421. break;
  422. case PCI_DEVICE_ID_TTI_HPT372N:
  423. break;
  424. default:
  425. printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
  426. return -ENODEV;
  427. }
  428. /* Ok so this is a chip we support */
  429. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  430. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  431. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  432. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  433. pci_read_config_byte(dev, 0x5A, &irqmask);
  434. irqmask &= ~0x10;
  435. pci_write_config_byte(dev, 0x5a, irqmask);
  436. /*
  437. * HPT371 chips physically have only one channel, the secondary one,
  438. * but the primary channel registers do exist! Go figure...
  439. * So, we manually disable the non-existing channel here
  440. * (if the BIOS hasn't done this already).
  441. */
  442. if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
  443. u8 mcr1;
  444. pci_read_config_byte(dev, 0x50, &mcr1);
  445. mcr1 &= ~0x04;
  446. pci_write_config_byte(dev, 0x50, mcr1);
  447. }
  448. /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  449. 50 for UDMA100. Right now we always use 66 */
  450. pci_mhz = hpt3x2n_pci_clock(dev);
  451. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  452. f_high = f_low + 2; /* Tolerance */
  453. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  454. /* PLL clock */
  455. pci_write_config_byte(dev, 0x5B, 0x21);
  456. /* Unlike the 37x we don't try jiggling the frequency */
  457. for(adjust = 0; adjust < 8; adjust++) {
  458. if (hpt3xn_calibrate_dpll(dev))
  459. break;
  460. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  461. }
  462. if (adjust == 8) {
  463. printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
  464. return -ENODEV;
  465. }
  466. printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
  467. pci_mhz);
  468. /* Set our private data up. We only need a few flags so we use
  469. it directly */
  470. if (pci_mhz > 60) {
  471. hpriv = (void *)PCI66;
  472. /*
  473. * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
  474. * the MISC. register to stretch the UltraDMA Tss timing.
  475. * NOTE: This register is only writeable via I/O space.
  476. */
  477. if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
  478. outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
  479. }
  480. /* Now kick off ATA set up */
  481. return ata_pci_sff_init_one(dev, ppi, &hpt3x2n_sht, hpriv);
  482. }
  483. static const struct pci_device_id hpt3x2n[] = {
  484. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  485. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
  486. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  487. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  488. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  489. { },
  490. };
  491. static struct pci_driver hpt3x2n_pci_driver = {
  492. .name = DRV_NAME,
  493. .id_table = hpt3x2n,
  494. .probe = hpt3x2n_init_one,
  495. .remove = ata_pci_remove_one
  496. };
  497. static int __init hpt3x2n_init(void)
  498. {
  499. return pci_register_driver(&hpt3x2n_pci_driver);
  500. }
  501. static void __exit hpt3x2n_exit(void)
  502. {
  503. pci_unregister_driver(&hpt3x2n_pci_driver);
  504. }
  505. MODULE_AUTHOR("Alan Cox");
  506. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
  507. MODULE_LICENSE("GPL");
  508. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  509. MODULE_VERSION(DRV_VERSION);
  510. module_init(hpt3x2n_init);
  511. module_exit(hpt3x2n_exit);