pata_cs5536.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * pata_cs5536.c - CS5536 PATA for new ATA layer
  3. * (C) 2007 Martin K. Petersen <mkp@mkp.net>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. * Documentation:
  19. * Available from AMD web site.
  20. *
  21. * The IDE timing registers for the CS5536 live in the Geode Machine
  22. * Specific Register file and not PCI config space. Most BIOSes
  23. * virtualize the PCI registers so the chip looks like a standard IDE
  24. * controller. Unfortunately not all implementations get this right.
  25. * In particular some have problems with unaligned accesses to the
  26. * virtualized PCI registers. This driver always does full dword
  27. * writes to work around the issue. Also, in case of a bad BIOS this
  28. * driver can be loaded with the "msr=1" parameter which forces using
  29. * the Machine Specific Registers to configure the device.
  30. */
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/pci.h>
  34. #include <linux/init.h>
  35. #include <linux/blkdev.h>
  36. #include <linux/delay.h>
  37. #include <linux/libata.h>
  38. #include <scsi/scsi_host.h>
  39. #include <asm/msr.h>
  40. #define DRV_NAME "pata_cs5536"
  41. #define DRV_VERSION "0.0.7"
  42. enum {
  43. CFG = 0,
  44. DTC = 1,
  45. CAST = 2,
  46. ETC = 3,
  47. MSR_IDE_BASE = 0x51300000,
  48. MSR_IDE_CFG = (MSR_IDE_BASE + 0x10),
  49. MSR_IDE_DTC = (MSR_IDE_BASE + 0x12),
  50. MSR_IDE_CAST = (MSR_IDE_BASE + 0x13),
  51. MSR_IDE_ETC = (MSR_IDE_BASE + 0x14),
  52. PCI_IDE_CFG = 0x40,
  53. PCI_IDE_DTC = 0x48,
  54. PCI_IDE_CAST = 0x4c,
  55. PCI_IDE_ETC = 0x50,
  56. IDE_CFG_CHANEN = 0x2,
  57. IDE_CFG_CABLE = 0x10000,
  58. IDE_D0_SHIFT = 24,
  59. IDE_D1_SHIFT = 16,
  60. IDE_DRV_MASK = 0xff,
  61. IDE_CAST_D0_SHIFT = 6,
  62. IDE_CAST_D1_SHIFT = 4,
  63. IDE_CAST_DRV_MASK = 0x3,
  64. IDE_CAST_CMD_MASK = 0xff,
  65. IDE_CAST_CMD_SHIFT = 24,
  66. IDE_ETC_NODMA = 0x03,
  67. };
  68. static int use_msr;
  69. static const u32 msr_reg[4] = {
  70. MSR_IDE_CFG, MSR_IDE_DTC, MSR_IDE_CAST, MSR_IDE_ETC,
  71. };
  72. static const u8 pci_reg[4] = {
  73. PCI_IDE_CFG, PCI_IDE_DTC, PCI_IDE_CAST, PCI_IDE_ETC,
  74. };
  75. static inline int cs5536_read(struct pci_dev *pdev, int reg, u32 *val)
  76. {
  77. if (unlikely(use_msr)) {
  78. u32 dummy;
  79. rdmsr(msr_reg[reg], *val, dummy);
  80. return 0;
  81. }
  82. return pci_read_config_dword(pdev, pci_reg[reg], val);
  83. }
  84. static inline int cs5536_write(struct pci_dev *pdev, int reg, int val)
  85. {
  86. if (unlikely(use_msr)) {
  87. wrmsr(msr_reg[reg], val, 0);
  88. return 0;
  89. }
  90. return pci_write_config_dword(pdev, pci_reg[reg], val);
  91. }
  92. /**
  93. * cs5536_cable_detect - detect cable type
  94. * @ap: Port to detect on
  95. * @deadline: deadline jiffies for the operation
  96. *
  97. * Perform cable detection for ATA66 capable cable. Return a libata
  98. * cable type.
  99. */
  100. static int cs5536_cable_detect(struct ata_port *ap)
  101. {
  102. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  103. u32 cfg;
  104. cs5536_read(pdev, CFG, &cfg);
  105. if (cfg & (IDE_CFG_CABLE << ap->port_no))
  106. return ATA_CBL_PATA80;
  107. else
  108. return ATA_CBL_PATA40;
  109. }
  110. /**
  111. * cs5536_set_piomode - PIO setup
  112. * @ap: ATA interface
  113. * @adev: device on the interface
  114. */
  115. static void cs5536_set_piomode(struct ata_port *ap, struct ata_device *adev)
  116. {
  117. static const u8 drv_timings[5] = {
  118. 0x98, 0x55, 0x32, 0x21, 0x20,
  119. };
  120. static const u8 addr_timings[5] = {
  121. 0x2, 0x1, 0x0, 0x0, 0x0,
  122. };
  123. static const u8 cmd_timings[5] = {
  124. 0x99, 0x92, 0x90, 0x22, 0x20,
  125. };
  126. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  127. struct ata_device *pair = ata_dev_pair(adev);
  128. int mode = adev->pio_mode - XFER_PIO_0;
  129. int cmdmode = mode;
  130. int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
  131. int cshift = adev->devno ? IDE_CAST_D1_SHIFT : IDE_CAST_D0_SHIFT;
  132. u32 dtc, cast, etc;
  133. if (pair)
  134. cmdmode = min(mode, pair->pio_mode - XFER_PIO_0);
  135. cs5536_read(pdev, DTC, &dtc);
  136. cs5536_read(pdev, CAST, &cast);
  137. cs5536_read(pdev, ETC, &etc);
  138. dtc &= ~(IDE_DRV_MASK << dshift);
  139. dtc |= drv_timings[mode] << dshift;
  140. cast &= ~(IDE_CAST_DRV_MASK << cshift);
  141. cast |= addr_timings[mode] << cshift;
  142. cast &= ~(IDE_CAST_CMD_MASK << IDE_CAST_CMD_SHIFT);
  143. cast |= cmd_timings[cmdmode] << IDE_CAST_CMD_SHIFT;
  144. etc &= ~(IDE_DRV_MASK << dshift);
  145. etc |= IDE_ETC_NODMA << dshift;
  146. cs5536_write(pdev, DTC, dtc);
  147. cs5536_write(pdev, CAST, cast);
  148. cs5536_write(pdev, ETC, etc);
  149. }
  150. /**
  151. * cs5536_set_dmamode - DMA timing setup
  152. * @ap: ATA interface
  153. * @adev: Device being configured
  154. *
  155. */
  156. static void cs5536_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  157. {
  158. static const u8 udma_timings[6] = {
  159. 0xc2, 0xc1, 0xc0, 0xc4, 0xc5, 0xc6,
  160. };
  161. static const u8 mwdma_timings[3] = {
  162. 0x67, 0x21, 0x20,
  163. };
  164. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  165. u32 dtc, etc;
  166. int mode = adev->dma_mode;
  167. int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
  168. if (mode >= XFER_UDMA_0) {
  169. cs5536_read(pdev, ETC, &etc);
  170. etc &= ~(IDE_DRV_MASK << dshift);
  171. etc |= udma_timings[mode - XFER_UDMA_0] << dshift;
  172. cs5536_write(pdev, ETC, etc);
  173. } else { /* MWDMA */
  174. cs5536_read(pdev, DTC, &dtc);
  175. dtc &= ~(IDE_DRV_MASK << dshift);
  176. dtc |= mwdma_timings[mode - XFER_MW_DMA_0] << dshift;
  177. cs5536_write(pdev, DTC, dtc);
  178. }
  179. }
  180. static struct scsi_host_template cs5536_sht = {
  181. ATA_BMDMA_SHT(DRV_NAME),
  182. };
  183. static struct ata_port_operations cs5536_port_ops = {
  184. .inherits = &ata_bmdma_port_ops,
  185. .cable_detect = cs5536_cable_detect,
  186. .set_piomode = cs5536_set_piomode,
  187. .set_dmamode = cs5536_set_dmamode,
  188. };
  189. /**
  190. * cs5536_init_one
  191. * @dev: PCI device
  192. * @id: Entry in match table
  193. *
  194. */
  195. static int cs5536_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  196. {
  197. static const struct ata_port_info info = {
  198. .flags = ATA_FLAG_SLAVE_POSS,
  199. .pio_mask = 0x1f,
  200. .mwdma_mask = 0x07,
  201. .udma_mask = ATA_UDMA5,
  202. .port_ops = &cs5536_port_ops,
  203. };
  204. const struct ata_port_info *ppi[] = { &info, &ata_dummy_port_info };
  205. u32 cfg;
  206. if (use_msr)
  207. printk(KERN_ERR DRV_NAME ": Using MSR regs instead of PCI\n");
  208. cs5536_read(dev, CFG, &cfg);
  209. if ((cfg & IDE_CFG_CHANEN) == 0) {
  210. printk(KERN_ERR DRV_NAME ": disabled by BIOS\n");
  211. return -ENODEV;
  212. }
  213. return ata_pci_sff_init_one(dev, ppi, &cs5536_sht, NULL);
  214. }
  215. static const struct pci_device_id cs5536[] = {
  216. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), },
  217. { },
  218. };
  219. static struct pci_driver cs5536_pci_driver = {
  220. .name = DRV_NAME,
  221. .id_table = cs5536,
  222. .probe = cs5536_init_one,
  223. .remove = ata_pci_remove_one,
  224. #ifdef CONFIG_PM
  225. .suspend = ata_pci_device_suspend,
  226. .resume = ata_pci_device_resume,
  227. #endif
  228. };
  229. static int __init cs5536_init(void)
  230. {
  231. return pci_register_driver(&cs5536_pci_driver);
  232. }
  233. static void __exit cs5536_exit(void)
  234. {
  235. pci_unregister_driver(&cs5536_pci_driver);
  236. }
  237. MODULE_AUTHOR("Martin K. Petersen");
  238. MODULE_DESCRIPTION("low-level driver for the CS5536 IDE controller");
  239. MODULE_LICENSE("GPL");
  240. MODULE_DEVICE_TABLE(pci, cs5536);
  241. MODULE_VERSION(DRV_VERSION);
  242. module_param_named(msr, use_msr, int, 0644);
  243. MODULE_PARM_DESC(msr, "Force using MSR to configure IDE function (Default: 0)");
  244. module_init(cs5536_init);
  245. module_exit(cs5536_exit);