pata_cs5520.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * IDE tuning and bus mastering support for the CS5510/CS5520
  3. * chipsets
  4. *
  5. * The CS5510/CS5520 are slightly unusual devices. Unlike the
  6. * typical IDE controllers they do bus mastering with the drive in
  7. * PIO mode and smarter silicon.
  8. *
  9. * The practical upshot of this is that we must always tune the
  10. * drive for the right PIO mode. We must also ignore all the blacklists
  11. * and the drive bus mastering DMA information. Also to confuse matters
  12. * further we can do DMA on PIO only drives.
  13. *
  14. * DMA on the 5510 also requires we disable_hlt() during DMA on early
  15. * revisions.
  16. *
  17. * *** This driver is strictly experimental ***
  18. *
  19. * (c) Copyright Red Hat Inc 2002
  20. *
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License as published by the
  23. * Free Software Foundation; either version 2, or (at your option) any
  24. * later version.
  25. *
  26. * This program is distributed in the hope that it will be useful, but
  27. * WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  29. * General Public License for more details.
  30. *
  31. * Documentation:
  32. * Not publically available.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #define DRV_NAME "pata_cs5520"
  43. #define DRV_VERSION "0.6.6"
  44. struct pio_clocks
  45. {
  46. int address;
  47. int assert;
  48. int recovery;
  49. };
  50. static const struct pio_clocks cs5520_pio_clocks[]={
  51. {3, 6, 11},
  52. {2, 5, 6},
  53. {1, 4, 3},
  54. {1, 3, 2},
  55. {1, 2, 1}
  56. };
  57. /**
  58. * cs5520_set_timings - program PIO timings
  59. * @ap: ATA port
  60. * @adev: ATA device
  61. *
  62. * Program the PIO mode timings for the controller according to the pio
  63. * clocking table.
  64. */
  65. static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
  66. {
  67. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  68. int slave = adev->devno;
  69. pio -= XFER_PIO_0;
  70. /* Channel command timing */
  71. pci_write_config_byte(pdev, 0x62 + ap->port_no,
  72. (cs5520_pio_clocks[pio].recovery << 4) |
  73. (cs5520_pio_clocks[pio].assert));
  74. /* FIXME: should these use address ? */
  75. /* Read command timing */
  76. pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
  77. (cs5520_pio_clocks[pio].recovery << 4) |
  78. (cs5520_pio_clocks[pio].assert));
  79. /* Write command timing */
  80. pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
  81. (cs5520_pio_clocks[pio].recovery << 4) |
  82. (cs5520_pio_clocks[pio].assert));
  83. }
  84. /**
  85. * cs5520_enable_dma - turn on DMA bits
  86. *
  87. * Turn on the DMA bits for this disk. Needed because the BIOS probably
  88. * has not done the work for us. Belongs in the core SATA code.
  89. */
  90. static void cs5520_enable_dma(struct ata_port *ap, struct ata_device *adev)
  91. {
  92. /* Set the DMA enable/disable flag */
  93. u8 reg = ioread8(ap->ioaddr.bmdma_addr + 0x02);
  94. reg |= 1<<(adev->devno + 5);
  95. iowrite8(reg, ap->ioaddr.bmdma_addr + 0x02);
  96. }
  97. /**
  98. * cs5520_set_dmamode - program DMA timings
  99. * @ap: ATA port
  100. * @adev: ATA device
  101. *
  102. * Program the DMA mode timings for the controller according to the pio
  103. * clocking table. Note that this device sets the DMA timings to PIO
  104. * mode values. This may seem bizarre but the 5520 architecture talks
  105. * PIO mode to the disk and DMA mode to the controller so the underlying
  106. * transfers are PIO timed.
  107. */
  108. static void cs5520_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  109. {
  110. static const int dma_xlate[3] = { XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 };
  111. cs5520_set_timings(ap, adev, dma_xlate[adev->dma_mode]);
  112. cs5520_enable_dma(ap, adev);
  113. }
  114. /**
  115. * cs5520_set_piomode - program PIO timings
  116. * @ap: ATA port
  117. * @adev: ATA device
  118. *
  119. * Program the PIO mode timings for the controller according to the pio
  120. * clocking table. We know pio_mode will equal dma_mode because of the
  121. * CS5520 architecture. At least once we turned DMA on and wrote a
  122. * mode setter.
  123. */
  124. static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
  125. {
  126. cs5520_set_timings(ap, adev, adev->pio_mode);
  127. }
  128. static struct scsi_host_template cs5520_sht = {
  129. ATA_BMDMA_SHT(DRV_NAME),
  130. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  131. };
  132. static struct ata_port_operations cs5520_port_ops = {
  133. .inherits = &ata_bmdma_port_ops,
  134. .qc_prep = ata_sff_dumb_qc_prep,
  135. .cable_detect = ata_cable_40wire,
  136. .set_piomode = cs5520_set_piomode,
  137. .set_dmamode = cs5520_set_dmamode,
  138. };
  139. static int __devinit cs5520_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  140. {
  141. static const unsigned int cmd_port[] = { 0x1F0, 0x170 };
  142. static const unsigned int ctl_port[] = { 0x3F6, 0x376 };
  143. struct ata_port_info pi = {
  144. .flags = ATA_FLAG_SLAVE_POSS,
  145. .pio_mask = 0x1f,
  146. .port_ops = &cs5520_port_ops,
  147. };
  148. const struct ata_port_info *ppi[2];
  149. u8 pcicfg;
  150. void __iomem *iomap[5];
  151. struct ata_host *host;
  152. struct ata_ioports *ioaddr;
  153. int i, rc;
  154. rc = pcim_enable_device(pdev);
  155. if (rc)
  156. return rc;
  157. /* IDE port enable bits */
  158. pci_read_config_byte(pdev, 0x60, &pcicfg);
  159. /* Check if the ATA ports are enabled */
  160. if ((pcicfg & 3) == 0)
  161. return -ENODEV;
  162. ppi[0] = ppi[1] = &ata_dummy_port_info;
  163. if (pcicfg & 1)
  164. ppi[0] = &pi;
  165. if (pcicfg & 2)
  166. ppi[1] = &pi;
  167. if ((pcicfg & 0x40) == 0) {
  168. dev_printk(KERN_WARNING, &pdev->dev,
  169. "DMA mode disabled. Enabling.\n");
  170. pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
  171. }
  172. pi.mwdma_mask = id->driver_data;
  173. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  174. if (!host)
  175. return -ENOMEM;
  176. /* Perform set up for DMA */
  177. if (pci_enable_device_io(pdev)) {
  178. printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
  179. return -ENODEV;
  180. }
  181. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  182. printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
  183. return -ENODEV;
  184. }
  185. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  186. printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
  187. return -ENODEV;
  188. }
  189. /* Map IO ports and initialize host accordingly */
  190. iomap[0] = devm_ioport_map(&pdev->dev, cmd_port[0], 8);
  191. iomap[1] = devm_ioport_map(&pdev->dev, ctl_port[0], 1);
  192. iomap[2] = devm_ioport_map(&pdev->dev, cmd_port[1], 8);
  193. iomap[3] = devm_ioport_map(&pdev->dev, ctl_port[1], 1);
  194. iomap[4] = pcim_iomap(pdev, 2, 0);
  195. if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
  196. return -ENOMEM;
  197. ioaddr = &host->ports[0]->ioaddr;
  198. ioaddr->cmd_addr = iomap[0];
  199. ioaddr->ctl_addr = iomap[1];
  200. ioaddr->altstatus_addr = iomap[1];
  201. ioaddr->bmdma_addr = iomap[4];
  202. ata_sff_std_ports(ioaddr);
  203. ata_port_desc(host->ports[0],
  204. "cmd 0x%x ctl 0x%x", cmd_port[0], ctl_port[0]);
  205. ata_port_pbar_desc(host->ports[0], 4, 0, "bmdma");
  206. ioaddr = &host->ports[1]->ioaddr;
  207. ioaddr->cmd_addr = iomap[2];
  208. ioaddr->ctl_addr = iomap[3];
  209. ioaddr->altstatus_addr = iomap[3];
  210. ioaddr->bmdma_addr = iomap[4] + 8;
  211. ata_sff_std_ports(ioaddr);
  212. ata_port_desc(host->ports[1],
  213. "cmd 0x%x ctl 0x%x", cmd_port[1], ctl_port[1]);
  214. ata_port_pbar_desc(host->ports[1], 4, 8, "bmdma");
  215. /* activate the host */
  216. pci_set_master(pdev);
  217. rc = ata_host_start(host);
  218. if (rc)
  219. return rc;
  220. for (i = 0; i < 2; i++) {
  221. static const int irq[] = { 14, 15 };
  222. struct ata_port *ap = host->ports[i];
  223. if (ata_port_is_dummy(ap))
  224. continue;
  225. rc = devm_request_irq(&pdev->dev, irq[ap->port_no],
  226. ata_sff_interrupt, 0, DRV_NAME, host);
  227. if (rc)
  228. return rc;
  229. ata_port_desc(ap, "irq %d", irq[i]);
  230. }
  231. return ata_host_register(host, &cs5520_sht);
  232. }
  233. #ifdef CONFIG_PM
  234. /**
  235. * cs5520_reinit_one - device resume
  236. * @pdev: PCI device
  237. *
  238. * Do any reconfiguration work needed by a resume from RAM. We need
  239. * to restore DMA mode support on BIOSen which disabled it
  240. */
  241. static int cs5520_reinit_one(struct pci_dev *pdev)
  242. {
  243. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  244. u8 pcicfg;
  245. int rc;
  246. rc = ata_pci_device_do_resume(pdev);
  247. if (rc)
  248. return rc;
  249. pci_read_config_byte(pdev, 0x60, &pcicfg);
  250. if ((pcicfg & 0x40) == 0)
  251. pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
  252. ata_host_resume(host);
  253. return 0;
  254. }
  255. /**
  256. * cs5520_pci_device_suspend - device suspend
  257. * @pdev: PCI device
  258. *
  259. * We have to cut and waste bits from the standard method because
  260. * the 5520 is a bit odd and not just a pure ATA device. As a result
  261. * we must not disable it. The needed code is short and this avoids
  262. * chip specific mess in the core code.
  263. */
  264. static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  265. {
  266. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  267. int rc = 0;
  268. rc = ata_host_suspend(host, mesg);
  269. if (rc)
  270. return rc;
  271. pci_save_state(pdev);
  272. return 0;
  273. }
  274. #endif /* CONFIG_PM */
  275. /* For now keep DMA off. We can set it for all but A rev CS5510 once the
  276. core ATA code can handle it */
  277. static const struct pci_device_id pata_cs5520[] = {
  278. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
  279. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
  280. { },
  281. };
  282. static struct pci_driver cs5520_pci_driver = {
  283. .name = DRV_NAME,
  284. .id_table = pata_cs5520,
  285. .probe = cs5520_init_one,
  286. .remove = ata_pci_remove_one,
  287. #ifdef CONFIG_PM
  288. .suspend = cs5520_pci_device_suspend,
  289. .resume = cs5520_reinit_one,
  290. #endif
  291. };
  292. static int __init cs5520_init(void)
  293. {
  294. return pci_register_driver(&cs5520_pci_driver);
  295. }
  296. static void __exit cs5520_exit(void)
  297. {
  298. pci_unregister_driver(&cs5520_pci_driver);
  299. }
  300. MODULE_AUTHOR("Alan Cox");
  301. MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
  302. MODULE_LICENSE("GPL");
  303. MODULE_DEVICE_TABLE(pci, pata_cs5520);
  304. MODULE_VERSION(DRV_VERSION);
  305. module_init(cs5520_init);
  306. module_exit(cs5520_exit);