pata_atiixp.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * pata_atiixp.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Based on
  7. *
  8. * linux/drivers/ide/pci/atiixp.c Version 0.01-bart2 Feb. 26, 2004
  9. *
  10. * Copyright (C) 2003 ATI Inc. <hyu@ati.com>
  11. * Copyright (C) 2004 Bartlomiej Zolnierkiewicz
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_atiixp"
  23. #define DRV_VERSION "0.4.6"
  24. enum {
  25. ATIIXP_IDE_PIO_TIMING = 0x40,
  26. ATIIXP_IDE_MWDMA_TIMING = 0x44,
  27. ATIIXP_IDE_PIO_CONTROL = 0x48,
  28. ATIIXP_IDE_PIO_MODE = 0x4a,
  29. ATIIXP_IDE_UDMA_CONTROL = 0x54,
  30. ATIIXP_IDE_UDMA_MODE = 0x56
  31. };
  32. static int atiixp_pre_reset(struct ata_link *link, unsigned long deadline)
  33. {
  34. struct ata_port *ap = link->ap;
  35. static const struct pci_bits atiixp_enable_bits[] = {
  36. { 0x48, 1, 0x01, 0x00 },
  37. { 0x48, 1, 0x08, 0x00 }
  38. };
  39. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  40. if (!pci_test_config_bits(pdev, &atiixp_enable_bits[ap->port_no]))
  41. return -ENOENT;
  42. return ata_sff_prereset(link, deadline);
  43. }
  44. static int atiixp_cable_detect(struct ata_port *ap)
  45. {
  46. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  47. u8 udma;
  48. /* Hack from drivers/ide/pci. Really we want to know how to do the
  49. raw detection not play follow the bios mode guess */
  50. pci_read_config_byte(pdev, ATIIXP_IDE_UDMA_MODE + ap->port_no, &udma);
  51. if ((udma & 0x07) >= 0x04 || (udma & 0x70) >= 0x40)
  52. return ATA_CBL_PATA80;
  53. return ATA_CBL_PATA40;
  54. }
  55. /**
  56. * atiixp_set_pio_timing - set initial PIO mode data
  57. * @ap: ATA interface
  58. * @adev: ATA device
  59. *
  60. * Called by both the pio and dma setup functions to set the controller
  61. * timings for PIO transfers. We must load both the mode number and
  62. * timing values into the controller.
  63. */
  64. static void atiixp_set_pio_timing(struct ata_port *ap, struct ata_device *adev, int pio)
  65. {
  66. static u8 pio_timings[5] = { 0x5D, 0x47, 0x34, 0x22, 0x20 };
  67. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  68. int dn = 2 * ap->port_no + adev->devno;
  69. /* Check this is correct - the order is odd in both drivers */
  70. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  71. u16 pio_mode_data, pio_timing_data;
  72. pci_read_config_word(pdev, ATIIXP_IDE_PIO_MODE, &pio_mode_data);
  73. pio_mode_data &= ~(0x7 << (4 * dn));
  74. pio_mode_data |= pio << (4 * dn);
  75. pci_write_config_word(pdev, ATIIXP_IDE_PIO_MODE, pio_mode_data);
  76. pci_read_config_word(pdev, ATIIXP_IDE_PIO_TIMING, &pio_timing_data);
  77. pio_timing_data &= ~(0xFF << timing_shift);
  78. pio_timing_data |= (pio_timings[pio] << timing_shift);
  79. pci_write_config_word(pdev, ATIIXP_IDE_PIO_TIMING, pio_timing_data);
  80. }
  81. /**
  82. * atiixp_set_piomode - set initial PIO mode data
  83. * @ap: ATA interface
  84. * @adev: ATA device
  85. *
  86. * Called to do the PIO mode setup. We use a shared helper for this
  87. * as the DMA setup must also adjust the PIO timing information.
  88. */
  89. static void atiixp_set_piomode(struct ata_port *ap, struct ata_device *adev)
  90. {
  91. atiixp_set_pio_timing(ap, adev, adev->pio_mode - XFER_PIO_0);
  92. }
  93. /**
  94. * atiixp_set_dmamode - set initial DMA mode data
  95. * @ap: ATA interface
  96. * @adev: ATA device
  97. *
  98. * Called to do the DMA mode setup. We use timing tables for most
  99. * modes but must tune an appropriate PIO mode to match.
  100. */
  101. static void atiixp_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  102. {
  103. static u8 mwdma_timings[5] = { 0x77, 0x21, 0x20 };
  104. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  105. int dma = adev->dma_mode;
  106. int dn = 2 * ap->port_no + adev->devno;
  107. int wanted_pio;
  108. if (adev->dma_mode >= XFER_UDMA_0) {
  109. u16 udma_mode_data;
  110. dma -= XFER_UDMA_0;
  111. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_MODE, &udma_mode_data);
  112. udma_mode_data &= ~(0x7 << (4 * dn));
  113. udma_mode_data |= dma << (4 * dn);
  114. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_MODE, udma_mode_data);
  115. } else {
  116. u16 mwdma_timing_data;
  117. /* Check this is correct - the order is odd in both drivers */
  118. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  119. dma -= XFER_MW_DMA_0;
  120. pci_read_config_word(pdev, ATIIXP_IDE_MWDMA_TIMING, &mwdma_timing_data);
  121. mwdma_timing_data &= ~(0xFF << timing_shift);
  122. mwdma_timing_data |= (mwdma_timings[dma] << timing_shift);
  123. pci_write_config_word(pdev, ATIIXP_IDE_MWDMA_TIMING, mwdma_timing_data);
  124. }
  125. /*
  126. * We must now look at the PIO mode situation. We may need to
  127. * adjust the PIO mode to keep the timings acceptable
  128. */
  129. if (adev->dma_mode >= XFER_MW_DMA_2)
  130. wanted_pio = 4;
  131. else if (adev->dma_mode == XFER_MW_DMA_1)
  132. wanted_pio = 3;
  133. else if (adev->dma_mode == XFER_MW_DMA_0)
  134. wanted_pio = 0;
  135. else BUG();
  136. if (adev->pio_mode != wanted_pio)
  137. atiixp_set_pio_timing(ap, adev, wanted_pio);
  138. }
  139. /**
  140. * atiixp_bmdma_start - DMA start callback
  141. * @qc: Command in progress
  142. *
  143. * When DMA begins we need to ensure that the UDMA control
  144. * register for the channel is correctly set.
  145. *
  146. * Note: The host lock held by the libata layer protects
  147. * us from two channels both trying to set DMA bits at once
  148. */
  149. static void atiixp_bmdma_start(struct ata_queued_cmd *qc)
  150. {
  151. struct ata_port *ap = qc->ap;
  152. struct ata_device *adev = qc->dev;
  153. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  154. int dn = (2 * ap->port_no) + adev->devno;
  155. u16 tmp16;
  156. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  157. if (ata_using_udma(adev))
  158. tmp16 |= (1 << dn);
  159. else
  160. tmp16 &= ~(1 << dn);
  161. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  162. ata_bmdma_start(qc);
  163. }
  164. /**
  165. * atiixp_dma_stop - DMA stop callback
  166. * @qc: Command in progress
  167. *
  168. * DMA has completed. Clear the UDMA flag as the next operations will
  169. * be PIO ones not UDMA data transfer.
  170. *
  171. * Note: The host lock held by the libata layer protects
  172. * us from two channels both trying to set DMA bits at once
  173. */
  174. static void atiixp_bmdma_stop(struct ata_queued_cmd *qc)
  175. {
  176. struct ata_port *ap = qc->ap;
  177. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  178. int dn = (2 * ap->port_no) + qc->dev->devno;
  179. u16 tmp16;
  180. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  181. tmp16 &= ~(1 << dn);
  182. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  183. ata_bmdma_stop(qc);
  184. }
  185. static struct scsi_host_template atiixp_sht = {
  186. ATA_BMDMA_SHT(DRV_NAME),
  187. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  188. };
  189. static struct ata_port_operations atiixp_port_ops = {
  190. .inherits = &ata_bmdma_port_ops,
  191. .qc_prep = ata_sff_dumb_qc_prep,
  192. .bmdma_start = atiixp_bmdma_start,
  193. .bmdma_stop = atiixp_bmdma_stop,
  194. .cable_detect = atiixp_cable_detect,
  195. .set_piomode = atiixp_set_piomode,
  196. .set_dmamode = atiixp_set_dmamode,
  197. .prereset = atiixp_pre_reset,
  198. };
  199. static int atiixp_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  200. {
  201. static const struct ata_port_info info = {
  202. .flags = ATA_FLAG_SLAVE_POSS,
  203. .pio_mask = 0x1f,
  204. .mwdma_mask = 0x06, /* No MWDMA0 support */
  205. .udma_mask = 0x3F,
  206. .port_ops = &atiixp_port_ops
  207. };
  208. const struct ata_port_info *ppi[] = { &info, NULL };
  209. return ata_pci_sff_init_one(dev, ppi, &atiixp_sht, NULL);
  210. }
  211. static const struct pci_device_id atiixp[] = {
  212. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP200_IDE), },
  213. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP300_IDE), },
  214. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP400_IDE), },
  215. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP600_IDE), },
  216. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP700_IDE), },
  217. { },
  218. };
  219. static struct pci_driver atiixp_pci_driver = {
  220. .name = DRV_NAME,
  221. .id_table = atiixp,
  222. .probe = atiixp_init_one,
  223. .remove = ata_pci_remove_one,
  224. #ifdef CONFIG_PM
  225. .resume = ata_pci_device_resume,
  226. .suspend = ata_pci_device_suspend,
  227. #endif
  228. };
  229. static int __init atiixp_init(void)
  230. {
  231. return pci_register_driver(&atiixp_pci_driver);
  232. }
  233. static void __exit atiixp_exit(void)
  234. {
  235. pci_unregister_driver(&atiixp_pci_driver);
  236. }
  237. MODULE_AUTHOR("Alan Cox");
  238. MODULE_DESCRIPTION("low-level driver for ATI IXP200/300/400");
  239. MODULE_LICENSE("GPL");
  240. MODULE_DEVICE_TABLE(pci, atiixp);
  241. MODULE_VERSION(DRV_VERSION);
  242. module_init(atiixp_init);
  243. module_exit(atiixp_exit);