pf_in.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Fault Injection Test harness (FI)
  3. * Copyright (C) Intel Crop.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307,
  18. * USA.
  19. *
  20. */
  21. /* Id: pf_in.c,v 1.1.1.1 2002/11/12 05:56:32 brlock Exp
  22. * Copyright by Intel Crop., 2002
  23. * Louis Zhuang (louis.zhuang@intel.com)
  24. *
  25. * Bjorn Steinbrink (B.Steinbrink@gmx.de), 2007
  26. */
  27. #include <linux/module.h>
  28. #include <linux/ptrace.h> /* struct pt_regs */
  29. #include "pf_in.h"
  30. #ifdef __i386__
  31. /* IA32 Manual 3, 2-1 */
  32. static unsigned char prefix_codes[] = {
  33. 0xF0, 0xF2, 0xF3, 0x2E, 0x36, 0x3E, 0x26, 0x64,
  34. 0x65, 0x2E, 0x3E, 0x66, 0x67
  35. };
  36. /* IA32 Manual 3, 3-432*/
  37. static unsigned int reg_rop[] = {
  38. 0x8A, 0x8B, 0xB60F, 0xB70F, 0xBE0F, 0xBF0F
  39. };
  40. static unsigned int reg_wop[] = { 0x88, 0x89 };
  41. static unsigned int imm_wop[] = { 0xC6, 0xC7 };
  42. /* IA32 Manual 3, 3-432*/
  43. static unsigned int rw8[] = { 0x88, 0x8A, 0xC6 };
  44. static unsigned int rw32[] = {
  45. 0x89, 0x8B, 0xC7, 0xB60F, 0xB70F, 0xBE0F, 0xBF0F
  46. };
  47. static unsigned int mw8[] = { 0x88, 0x8A, 0xC6, 0xB60F, 0xBE0F };
  48. static unsigned int mw16[] = { 0xB70F, 0xBF0F };
  49. static unsigned int mw32[] = { 0x89, 0x8B, 0xC7 };
  50. static unsigned int mw64[] = {};
  51. #else /* not __i386__ */
  52. static unsigned char prefix_codes[] = {
  53. 0x66, 0x67, 0x2E, 0x3E, 0x26, 0x64, 0x65, 0x36,
  54. 0xF0, 0xF3, 0xF2,
  55. /* REX Prefixes */
  56. 0x40, 0x41, 0x42, 0x43, 0x44, 0x45, 0x46, 0x47,
  57. 0x48, 0x49, 0x4a, 0x4b, 0x4c, 0x4d, 0x4e, 0x4f
  58. };
  59. /* AMD64 Manual 3, Appendix A*/
  60. static unsigned int reg_rop[] = {
  61. 0x8A, 0x8B, 0xB60F, 0xB70F, 0xBE0F, 0xBF0F
  62. };
  63. static unsigned int reg_wop[] = { 0x88, 0x89 };
  64. static unsigned int imm_wop[] = { 0xC6, 0xC7 };
  65. static unsigned int rw8[] = { 0xC6, 0x88, 0x8A };
  66. static unsigned int rw32[] = {
  67. 0xC7, 0x89, 0x8B, 0xB60F, 0xB70F, 0xBE0F, 0xBF0F
  68. };
  69. /* 8 bit only */
  70. static unsigned int mw8[] = { 0xC6, 0x88, 0x8A, 0xB60F, 0xBE0F };
  71. /* 16 bit only */
  72. static unsigned int mw16[] = { 0xB70F, 0xBF0F };
  73. /* 16 or 32 bit */
  74. static unsigned int mw32[] = { 0xC7 };
  75. /* 16, 32 or 64 bit */
  76. static unsigned int mw64[] = { 0x89, 0x8B };
  77. #endif /* not __i386__ */
  78. static int skip_prefix(unsigned char *addr, int *shorted, int *enlarged,
  79. int *rexr)
  80. {
  81. int i;
  82. unsigned char *p = addr;
  83. *shorted = 0;
  84. *enlarged = 0;
  85. *rexr = 0;
  86. restart:
  87. for (i = 0; i < ARRAY_SIZE(prefix_codes); i++) {
  88. if (*p == prefix_codes[i]) {
  89. if (*p == 0x66)
  90. *shorted = 1;
  91. #ifdef __amd64__
  92. if ((*p & 0xf8) == 0x48)
  93. *enlarged = 1;
  94. if ((*p & 0xf4) == 0x44)
  95. *rexr = 1;
  96. #endif
  97. p++;
  98. goto restart;
  99. }
  100. }
  101. return (p - addr);
  102. }
  103. static int get_opcode(unsigned char *addr, unsigned int *opcode)
  104. {
  105. int len;
  106. if (*addr == 0x0F) {
  107. /* 0x0F is extension instruction */
  108. *opcode = *(unsigned short *)addr;
  109. len = 2;
  110. } else {
  111. *opcode = *addr;
  112. len = 1;
  113. }
  114. return len;
  115. }
  116. #define CHECK_OP_TYPE(opcode, array, type) \
  117. for (i = 0; i < ARRAY_SIZE(array); i++) { \
  118. if (array[i] == opcode) { \
  119. rv = type; \
  120. goto exit; \
  121. } \
  122. }
  123. enum reason_type get_ins_type(unsigned long ins_addr)
  124. {
  125. unsigned int opcode;
  126. unsigned char *p;
  127. int shorted, enlarged, rexr;
  128. int i;
  129. enum reason_type rv = OTHERS;
  130. p = (unsigned char *)ins_addr;
  131. p += skip_prefix(p, &shorted, &enlarged, &rexr);
  132. p += get_opcode(p, &opcode);
  133. CHECK_OP_TYPE(opcode, reg_rop, REG_READ);
  134. CHECK_OP_TYPE(opcode, reg_wop, REG_WRITE);
  135. CHECK_OP_TYPE(opcode, imm_wop, IMM_WRITE);
  136. exit:
  137. return rv;
  138. }
  139. #undef CHECK_OP_TYPE
  140. static unsigned int get_ins_reg_width(unsigned long ins_addr)
  141. {
  142. unsigned int opcode;
  143. unsigned char *p;
  144. int i, shorted, enlarged, rexr;
  145. p = (unsigned char *)ins_addr;
  146. p += skip_prefix(p, &shorted, &enlarged, &rexr);
  147. p += get_opcode(p, &opcode);
  148. for (i = 0; i < ARRAY_SIZE(rw8); i++)
  149. if (rw8[i] == opcode)
  150. return 1;
  151. for (i = 0; i < ARRAY_SIZE(rw32); i++)
  152. if (rw32[i] == opcode)
  153. return (shorted ? 2 : (enlarged ? 8 : 4));
  154. printk(KERN_ERR "mmiotrace: Unknown opcode 0x%02x\n", opcode);
  155. return 0;
  156. }
  157. unsigned int get_ins_mem_width(unsigned long ins_addr)
  158. {
  159. unsigned int opcode;
  160. unsigned char *p;
  161. int i, shorted, enlarged, rexr;
  162. p = (unsigned char *)ins_addr;
  163. p += skip_prefix(p, &shorted, &enlarged, &rexr);
  164. p += get_opcode(p, &opcode);
  165. for (i = 0; i < ARRAY_SIZE(mw8); i++)
  166. if (mw8[i] == opcode)
  167. return 1;
  168. for (i = 0; i < ARRAY_SIZE(mw16); i++)
  169. if (mw16[i] == opcode)
  170. return 2;
  171. for (i = 0; i < ARRAY_SIZE(mw32); i++)
  172. if (mw32[i] == opcode)
  173. return shorted ? 2 : 4;
  174. for (i = 0; i < ARRAY_SIZE(mw64); i++)
  175. if (mw64[i] == opcode)
  176. return shorted ? 2 : (enlarged ? 8 : 4);
  177. printk(KERN_ERR "mmiotrace: Unknown opcode 0x%02x\n", opcode);
  178. return 0;
  179. }
  180. /*
  181. * Define register ident in mod/rm byte.
  182. * Note: these are NOT the same as in ptrace-abi.h.
  183. */
  184. enum {
  185. arg_AL = 0,
  186. arg_CL = 1,
  187. arg_DL = 2,
  188. arg_BL = 3,
  189. arg_AH = 4,
  190. arg_CH = 5,
  191. arg_DH = 6,
  192. arg_BH = 7,
  193. arg_AX = 0,
  194. arg_CX = 1,
  195. arg_DX = 2,
  196. arg_BX = 3,
  197. arg_SP = 4,
  198. arg_BP = 5,
  199. arg_SI = 6,
  200. arg_DI = 7,
  201. #ifdef __amd64__
  202. arg_R8 = 8,
  203. arg_R9 = 9,
  204. arg_R10 = 10,
  205. arg_R11 = 11,
  206. arg_R12 = 12,
  207. arg_R13 = 13,
  208. arg_R14 = 14,
  209. arg_R15 = 15
  210. #endif
  211. };
  212. static unsigned char *get_reg_w8(int no, struct pt_regs *regs)
  213. {
  214. unsigned char *rv = NULL;
  215. switch (no) {
  216. case arg_AL:
  217. rv = (unsigned char *)&regs->ax;
  218. break;
  219. case arg_BL:
  220. rv = (unsigned char *)&regs->bx;
  221. break;
  222. case arg_CL:
  223. rv = (unsigned char *)&regs->cx;
  224. break;
  225. case arg_DL:
  226. rv = (unsigned char *)&regs->dx;
  227. break;
  228. case arg_AH:
  229. rv = 1 + (unsigned char *)&regs->ax;
  230. break;
  231. case arg_BH:
  232. rv = 1 + (unsigned char *)&regs->bx;
  233. break;
  234. case arg_CH:
  235. rv = 1 + (unsigned char *)&regs->cx;
  236. break;
  237. case arg_DH:
  238. rv = 1 + (unsigned char *)&regs->dx;
  239. break;
  240. #ifdef __amd64__
  241. case arg_R8:
  242. rv = (unsigned char *)&regs->r8;
  243. break;
  244. case arg_R9:
  245. rv = (unsigned char *)&regs->r9;
  246. break;
  247. case arg_R10:
  248. rv = (unsigned char *)&regs->r10;
  249. break;
  250. case arg_R11:
  251. rv = (unsigned char *)&regs->r11;
  252. break;
  253. case arg_R12:
  254. rv = (unsigned char *)&regs->r12;
  255. break;
  256. case arg_R13:
  257. rv = (unsigned char *)&regs->r13;
  258. break;
  259. case arg_R14:
  260. rv = (unsigned char *)&regs->r14;
  261. break;
  262. case arg_R15:
  263. rv = (unsigned char *)&regs->r15;
  264. break;
  265. #endif
  266. default:
  267. printk(KERN_ERR "mmiotrace: Error reg no# %d\n", no);
  268. break;
  269. }
  270. return rv;
  271. }
  272. static unsigned long *get_reg_w32(int no, struct pt_regs *regs)
  273. {
  274. unsigned long *rv = NULL;
  275. switch (no) {
  276. case arg_AX:
  277. rv = &regs->ax;
  278. break;
  279. case arg_BX:
  280. rv = &regs->bx;
  281. break;
  282. case arg_CX:
  283. rv = &regs->cx;
  284. break;
  285. case arg_DX:
  286. rv = &regs->dx;
  287. break;
  288. case arg_SP:
  289. rv = &regs->sp;
  290. break;
  291. case arg_BP:
  292. rv = &regs->bp;
  293. break;
  294. case arg_SI:
  295. rv = &regs->si;
  296. break;
  297. case arg_DI:
  298. rv = &regs->di;
  299. break;
  300. #ifdef __amd64__
  301. case arg_R8:
  302. rv = &regs->r8;
  303. break;
  304. case arg_R9:
  305. rv = &regs->r9;
  306. break;
  307. case arg_R10:
  308. rv = &regs->r10;
  309. break;
  310. case arg_R11:
  311. rv = &regs->r11;
  312. break;
  313. case arg_R12:
  314. rv = &regs->r12;
  315. break;
  316. case arg_R13:
  317. rv = &regs->r13;
  318. break;
  319. case arg_R14:
  320. rv = &regs->r14;
  321. break;
  322. case arg_R15:
  323. rv = &regs->r15;
  324. break;
  325. #endif
  326. default:
  327. printk(KERN_ERR "mmiotrace: Error reg no# %d\n", no);
  328. }
  329. return rv;
  330. }
  331. unsigned long get_ins_reg_val(unsigned long ins_addr, struct pt_regs *regs)
  332. {
  333. unsigned int opcode;
  334. unsigned char mod_rm;
  335. int reg;
  336. unsigned char *p;
  337. int i, shorted, enlarged, rexr;
  338. unsigned long rv;
  339. p = (unsigned char *)ins_addr;
  340. p += skip_prefix(p, &shorted, &enlarged, &rexr);
  341. p += get_opcode(p, &opcode);
  342. for (i = 0; i < ARRAY_SIZE(reg_rop); i++)
  343. if (reg_rop[i] == opcode) {
  344. rv = REG_READ;
  345. goto do_work;
  346. }
  347. for (i = 0; i < ARRAY_SIZE(reg_wop); i++)
  348. if (reg_wop[i] == opcode) {
  349. rv = REG_WRITE;
  350. goto do_work;
  351. }
  352. printk(KERN_ERR "mmiotrace: Not a register instruction, opcode "
  353. "0x%02x\n", opcode);
  354. goto err;
  355. do_work:
  356. mod_rm = *p;
  357. reg = ((mod_rm >> 3) & 0x7) | (rexr << 3);
  358. switch (get_ins_reg_width(ins_addr)) {
  359. case 1:
  360. return *get_reg_w8(reg, regs);
  361. case 2:
  362. return *(unsigned short *)get_reg_w32(reg, regs);
  363. case 4:
  364. return *(unsigned int *)get_reg_w32(reg, regs);
  365. #ifdef __amd64__
  366. case 8:
  367. return *(unsigned long *)get_reg_w32(reg, regs);
  368. #endif
  369. default:
  370. printk(KERN_ERR "mmiotrace: Error width# %d\n", reg);
  371. }
  372. err:
  373. return 0;
  374. }
  375. unsigned long get_ins_imm_val(unsigned long ins_addr)
  376. {
  377. unsigned int opcode;
  378. unsigned char mod_rm;
  379. unsigned char mod;
  380. unsigned char *p;
  381. int i, shorted, enlarged, rexr;
  382. unsigned long rv;
  383. p = (unsigned char *)ins_addr;
  384. p += skip_prefix(p, &shorted, &enlarged, &rexr);
  385. p += get_opcode(p, &opcode);
  386. for (i = 0; i < ARRAY_SIZE(imm_wop); i++)
  387. if (imm_wop[i] == opcode) {
  388. rv = IMM_WRITE;
  389. goto do_work;
  390. }
  391. printk(KERN_ERR "mmiotrace: Not an immediate instruction, opcode "
  392. "0x%02x\n", opcode);
  393. goto err;
  394. do_work:
  395. mod_rm = *p;
  396. mod = mod_rm >> 6;
  397. p++;
  398. switch (mod) {
  399. case 0:
  400. /* if r/m is 5 we have a 32 disp (IA32 Manual 3, Table 2-2) */
  401. /* AMD64: XXX Check for address size prefix? */
  402. if ((mod_rm & 0x7) == 0x5)
  403. p += 4;
  404. break;
  405. case 1:
  406. p += 1;
  407. break;
  408. case 2:
  409. p += 4;
  410. break;
  411. case 3:
  412. default:
  413. printk(KERN_ERR "mmiotrace: not a memory access instruction "
  414. "at 0x%lx, rm_mod=0x%02x\n",
  415. ins_addr, mod_rm);
  416. }
  417. switch (get_ins_reg_width(ins_addr)) {
  418. case 1:
  419. return *(unsigned char *)p;
  420. case 2:
  421. return *(unsigned short *)p;
  422. case 4:
  423. return *(unsigned int *)p;
  424. #ifdef __amd64__
  425. case 8:
  426. return *(unsigned long *)p;
  427. #endif
  428. default:
  429. printk(KERN_ERR "mmiotrace: Error: width.\n");
  430. }
  431. err:
  432. return 0;
  433. }