voyager_smp.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * This file provides all the same external entries as smp.c but uses
  7. * the voyager hal to provide the functionality
  8. */
  9. #include <linux/module.h>
  10. #include <linux/mm.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/delay.h>
  13. #include <linux/mc146818rtc.h>
  14. #include <linux/cache.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/completion.h>
  20. #include <asm/desc.h>
  21. #include <asm/voyager.h>
  22. #include <asm/vic.h>
  23. #include <asm/mtrr.h>
  24. #include <asm/pgalloc.h>
  25. #include <asm/tlbflush.h>
  26. #include <asm/arch_hooks.h>
  27. #include <asm/trampoline.h>
  28. /* TLB state -- visible externally, indexed physically */
  29. DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
  30. /* CPU IRQ affinity -- set to all ones initially */
  31. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
  32. {[0 ... NR_CPUS-1] = ~0UL };
  33. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  34. * indexed physically */
  35. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  36. EXPORT_PER_CPU_SYMBOL(cpu_info);
  37. /* physical ID of the CPU used to boot the system */
  38. unsigned char boot_cpu_id;
  39. /* The memory line addresses for the Quad CPIs */
  40. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  41. /* The masks for the Extended VIC processors, filled in by cat_init */
  42. __u32 voyager_extended_vic_processors = 0;
  43. /* Masks for the extended Quad processors which cannot be VIC booted */
  44. __u32 voyager_allowed_boot_processors = 0;
  45. /* The mask for the Quad Processors (both extended and non-extended) */
  46. __u32 voyager_quad_processors = 0;
  47. /* Total count of live CPUs, used in process.c to display
  48. * the CPU information and in irq.c for the per CPU irq
  49. * activity count. Finally exported by i386_ksyms.c */
  50. static int voyager_extended_cpus = 1;
  51. /* Used for the invalidate map that's also checked in the spinlock */
  52. static volatile unsigned long smp_invalidate_needed;
  53. /* Bitmask of currently online CPUs - used by setup.c for
  54. /proc/cpuinfo, visible externally but still physical */
  55. cpumask_t cpu_online_map = CPU_MASK_NONE;
  56. EXPORT_SYMBOL(cpu_online_map);
  57. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  58. * by scheduler but indexed physically */
  59. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  60. /* The internal functions */
  61. static void send_CPI(__u32 cpuset, __u8 cpi);
  62. static void ack_CPI(__u8 cpi);
  63. static int ack_QIC_CPI(__u8 cpi);
  64. static void ack_special_QIC_CPI(__u8 cpi);
  65. static void ack_VIC_CPI(__u8 cpi);
  66. static void send_CPI_allbutself(__u8 cpi);
  67. static void mask_vic_irq(unsigned int irq);
  68. static void unmask_vic_irq(unsigned int irq);
  69. static unsigned int startup_vic_irq(unsigned int irq);
  70. static void enable_local_vic_irq(unsigned int irq);
  71. static void disable_local_vic_irq(unsigned int irq);
  72. static void before_handle_vic_irq(unsigned int irq);
  73. static void after_handle_vic_irq(unsigned int irq);
  74. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  75. static void ack_vic_irq(unsigned int irq);
  76. static void vic_enable_cpi(void);
  77. static void do_boot_cpu(__u8 cpuid);
  78. static void do_quad_bootstrap(void);
  79. int hard_smp_processor_id(void);
  80. int safe_smp_processor_id(void);
  81. /* Inline functions */
  82. static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  83. {
  84. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  85. (smp_processor_id() << 16) + cpi;
  86. }
  87. static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
  88. {
  89. int cpu;
  90. for_each_online_cpu(cpu) {
  91. if (cpuset & (1 << cpu)) {
  92. #ifdef VOYAGER_DEBUG
  93. if (!cpu_online(cpu))
  94. VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
  95. "cpu_online_map\n",
  96. hard_smp_processor_id(), cpi, cpu));
  97. #endif
  98. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  99. }
  100. }
  101. }
  102. static inline void wrapper_smp_local_timer_interrupt(void)
  103. {
  104. irq_enter();
  105. smp_local_timer_interrupt();
  106. irq_exit();
  107. }
  108. static inline void send_one_CPI(__u8 cpu, __u8 cpi)
  109. {
  110. if (voyager_quad_processors & (1 << cpu))
  111. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  112. else
  113. send_CPI(1 << cpu, cpi);
  114. }
  115. static inline void send_CPI_allbutself(__u8 cpi)
  116. {
  117. __u8 cpu = smp_processor_id();
  118. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  119. send_CPI(mask, cpi);
  120. }
  121. static inline int is_cpu_quad(void)
  122. {
  123. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  124. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  125. }
  126. static inline int is_cpu_extended(void)
  127. {
  128. __u8 cpu = hard_smp_processor_id();
  129. return (voyager_extended_vic_processors & (1 << cpu));
  130. }
  131. static inline int is_cpu_vic_boot(void)
  132. {
  133. __u8 cpu = hard_smp_processor_id();
  134. return (voyager_extended_vic_processors
  135. & voyager_allowed_boot_processors & (1 << cpu));
  136. }
  137. static inline void ack_CPI(__u8 cpi)
  138. {
  139. switch (cpi) {
  140. case VIC_CPU_BOOT_CPI:
  141. if (is_cpu_quad() && !is_cpu_vic_boot())
  142. ack_QIC_CPI(cpi);
  143. else
  144. ack_VIC_CPI(cpi);
  145. break;
  146. case VIC_SYS_INT:
  147. case VIC_CMN_INT:
  148. /* These are slightly strange. Even on the Quad card,
  149. * They are vectored as VIC CPIs */
  150. if (is_cpu_quad())
  151. ack_special_QIC_CPI(cpi);
  152. else
  153. ack_VIC_CPI(cpi);
  154. break;
  155. default:
  156. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  157. break;
  158. }
  159. }
  160. /* local variables */
  161. /* The VIC IRQ descriptors -- these look almost identical to the
  162. * 8259 IRQs except that masks and things must be kept per processor
  163. */
  164. static struct irq_chip vic_chip = {
  165. .name = "VIC",
  166. .startup = startup_vic_irq,
  167. .mask = mask_vic_irq,
  168. .unmask = unmask_vic_irq,
  169. .set_affinity = set_vic_irq_affinity,
  170. };
  171. /* used to count up as CPUs are brought on line (starts at 0) */
  172. static int cpucount = 0;
  173. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  174. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  175. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  176. static DEFINE_PER_CPU(int, prof_counter) = 1;
  177. /* the map used to check if a CPU has booted */
  178. static __u32 cpu_booted_map;
  179. /* the synchronize flag used to hold all secondary CPUs spinning in
  180. * a tight loop until the boot sequence is ready for them */
  181. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  182. /* This is for the new dynamic CPU boot code */
  183. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  184. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  185. cpumask_t cpu_possible_map = CPU_MASK_NONE;
  186. EXPORT_SYMBOL(cpu_possible_map);
  187. /* The per processor IRQ masks (these are usually kept in sync) */
  188. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  189. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  190. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  191. /* Lock for enable/disable of VIC interrupts */
  192. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  193. /* The boot processor is correctly set up in PC mode when it
  194. * comes up, but the secondaries need their master/slave 8259
  195. * pairs initializing correctly */
  196. /* Interrupt counters (per cpu) and total - used to try to
  197. * even up the interrupt handling routines */
  198. static long vic_intr_total = 0;
  199. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  200. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  201. /* Since we can only use CPI0, we fake all the other CPIs */
  202. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  203. /* debugging routine to read the isr of the cpu's pic */
  204. static inline __u16 vic_read_isr(void)
  205. {
  206. __u16 isr;
  207. outb(0x0b, 0xa0);
  208. isr = inb(0xa0) << 8;
  209. outb(0x0b, 0x20);
  210. isr |= inb(0x20);
  211. return isr;
  212. }
  213. static __init void qic_setup(void)
  214. {
  215. if (!is_cpu_quad()) {
  216. /* not a quad, no setup */
  217. return;
  218. }
  219. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  220. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  221. if (is_cpu_extended()) {
  222. /* the QIC duplicate of the VIC base register */
  223. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  224. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  225. /* FIXME: should set up the QIC timer and memory parity
  226. * error vectors here */
  227. }
  228. }
  229. static __init void vic_setup_pic(void)
  230. {
  231. outb(1, VIC_REDIRECT_REGISTER_1);
  232. /* clear the claim registers for dynamic routing */
  233. outb(0, VIC_CLAIM_REGISTER_0);
  234. outb(0, VIC_CLAIM_REGISTER_1);
  235. outb(0, VIC_PRIORITY_REGISTER);
  236. /* Set the Primary and Secondary Microchannel vector
  237. * bases to be the same as the ordinary interrupts
  238. *
  239. * FIXME: This would be more efficient using separate
  240. * vectors. */
  241. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  242. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  243. /* Now initiallise the master PIC belonging to this CPU by
  244. * sending the four ICWs */
  245. /* ICW1: level triggered, ICW4 needed */
  246. outb(0x19, 0x20);
  247. /* ICW2: vector base */
  248. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  249. /* ICW3: slave at line 2 */
  250. outb(0x04, 0x21);
  251. /* ICW4: 8086 mode */
  252. outb(0x01, 0x21);
  253. /* now the same for the slave PIC */
  254. /* ICW1: level trigger, ICW4 needed */
  255. outb(0x19, 0xA0);
  256. /* ICW2: slave vector base */
  257. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  258. /* ICW3: slave ID */
  259. outb(0x02, 0xA1);
  260. /* ICW4: 8086 mode */
  261. outb(0x01, 0xA1);
  262. }
  263. static void do_quad_bootstrap(void)
  264. {
  265. if (is_cpu_quad() && is_cpu_vic_boot()) {
  266. int i;
  267. unsigned long flags;
  268. __u8 cpuid = hard_smp_processor_id();
  269. local_irq_save(flags);
  270. for (i = 0; i < 4; i++) {
  271. /* FIXME: this would be >>3 &0x7 on the 32 way */
  272. if (((cpuid >> 2) & 0x03) == i)
  273. /* don't lower our own mask! */
  274. continue;
  275. /* masquerade as local Quad CPU */
  276. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  277. /* enable the startup CPI */
  278. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  279. /* restore cpu id */
  280. outb(0, QIC_PROCESSOR_ID);
  281. }
  282. local_irq_restore(flags);
  283. }
  284. }
  285. /* Set up all the basic stuff: read the SMP config and make all the
  286. * SMP information reflect only the boot cpu. All others will be
  287. * brought on-line later. */
  288. void __init find_smp_config(void)
  289. {
  290. int i;
  291. boot_cpu_id = hard_smp_processor_id();
  292. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  293. /* initialize the CPU structures (moved from smp_boot_cpus) */
  294. for (i = 0; i < NR_CPUS; i++) {
  295. cpu_irq_affinity[i] = ~0;
  296. }
  297. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  298. /* The boot CPU must be extended */
  299. voyager_extended_vic_processors = 1 << boot_cpu_id;
  300. /* initially, all of the first 8 CPUs can boot */
  301. voyager_allowed_boot_processors = 0xff;
  302. /* set up everything for just this CPU, we can alter
  303. * this as we start the other CPUs later */
  304. /* now get the CPU disposition from the extended CMOS */
  305. cpus_addr(phys_cpu_present_map)[0] =
  306. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  307. cpus_addr(phys_cpu_present_map)[0] |=
  308. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  309. cpus_addr(phys_cpu_present_map)[0] |=
  310. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  311. 2) << 16;
  312. cpus_addr(phys_cpu_present_map)[0] |=
  313. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  314. 3) << 24;
  315. cpu_possible_map = phys_cpu_present_map;
  316. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
  317. cpus_addr(phys_cpu_present_map)[0]);
  318. /* Here we set up the VIC to enable SMP */
  319. /* enable the CPIs by writing the base vector to their register */
  320. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  321. outb(1, VIC_REDIRECT_REGISTER_1);
  322. /* set the claim registers for static routing --- Boot CPU gets
  323. * all interrupts untill all other CPUs started */
  324. outb(0xff, VIC_CLAIM_REGISTER_0);
  325. outb(0xff, VIC_CLAIM_REGISTER_1);
  326. /* Set the Primary and Secondary Microchannel vector
  327. * bases to be the same as the ordinary interrupts
  328. *
  329. * FIXME: This would be more efficient using separate
  330. * vectors. */
  331. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  332. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  333. /* Finally tell the firmware that we're driving */
  334. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  335. VOYAGER_SUS_IN_CONTROL_PORT);
  336. current_thread_info()->cpu = boot_cpu_id;
  337. x86_write_percpu(cpu_number, boot_cpu_id);
  338. }
  339. /*
  340. * The bootstrap kernel entry code has set these up. Save them
  341. * for a given CPU, id is physical */
  342. void __init smp_store_cpu_info(int id)
  343. {
  344. struct cpuinfo_x86 *c = &cpu_data(id);
  345. *c = boot_cpu_data;
  346. identify_secondary_cpu(c);
  347. }
  348. /* Routine initially called when a non-boot CPU is brought online */
  349. static void __init start_secondary(void *unused)
  350. {
  351. __u8 cpuid = hard_smp_processor_id();
  352. cpu_init();
  353. /* OK, we're in the routine */
  354. ack_CPI(VIC_CPU_BOOT_CPI);
  355. /* setup the 8259 master slave pair belonging to this CPU ---
  356. * we won't actually receive any until the boot CPU
  357. * relinquishes it's static routing mask */
  358. vic_setup_pic();
  359. qic_setup();
  360. if (is_cpu_quad() && !is_cpu_vic_boot()) {
  361. /* clear the boot CPI */
  362. __u8 dummy;
  363. dummy =
  364. voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  365. printk("read dummy %d\n", dummy);
  366. }
  367. /* lower the mask to receive CPIs */
  368. vic_enable_cpi();
  369. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  370. notify_cpu_starting(cpuid);
  371. /* enable interrupts */
  372. local_irq_enable();
  373. /* get our bogomips */
  374. calibrate_delay();
  375. /* save our processor parameters */
  376. smp_store_cpu_info(cpuid);
  377. /* if we're a quad, we may need to bootstrap other CPUs */
  378. do_quad_bootstrap();
  379. /* FIXME: this is rather a poor hack to prevent the CPU
  380. * activating softirqs while it's supposed to be waiting for
  381. * permission to proceed. Without this, the new per CPU stuff
  382. * in the softirqs will fail */
  383. local_irq_disable();
  384. cpu_set(cpuid, cpu_callin_map);
  385. /* signal that we're done */
  386. cpu_booted_map = 1;
  387. while (!cpu_isset(cpuid, smp_commenced_mask))
  388. rep_nop();
  389. local_irq_enable();
  390. local_flush_tlb();
  391. cpu_set(cpuid, cpu_online_map);
  392. wmb();
  393. cpu_idle();
  394. }
  395. /* Routine to kick start the given CPU and wait for it to report ready
  396. * (or timeout in startup). When this routine returns, the requested
  397. * CPU is either fully running and configured or known to be dead.
  398. *
  399. * We call this routine sequentially 1 CPU at a time, so no need for
  400. * locking */
  401. static void __init do_boot_cpu(__u8 cpu)
  402. {
  403. struct task_struct *idle;
  404. int timeout;
  405. unsigned long flags;
  406. int quad_boot = (1 << cpu) & voyager_quad_processors
  407. & ~(voyager_extended_vic_processors
  408. & voyager_allowed_boot_processors);
  409. /* This is the format of the CPI IDT gate (in real mode) which
  410. * we're hijacking to boot the CPU */
  411. union IDTFormat {
  412. struct seg {
  413. __u16 Offset;
  414. __u16 Segment;
  415. } idt;
  416. __u32 val;
  417. } hijack_source;
  418. __u32 *hijack_vector;
  419. __u32 start_phys_address = setup_trampoline();
  420. /* There's a clever trick to this: The linux trampoline is
  421. * compiled to begin at absolute location zero, so make the
  422. * address zero but have the data segment selector compensate
  423. * for the actual address */
  424. hijack_source.idt.Offset = start_phys_address & 0x000F;
  425. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  426. cpucount++;
  427. alternatives_smp_switch(1);
  428. idle = fork_idle(cpu);
  429. if (IS_ERR(idle))
  430. panic("failed fork for CPU%d", cpu);
  431. idle->thread.ip = (unsigned long)start_secondary;
  432. /* init_tasks (in sched.c) is indexed logically */
  433. stack_start.sp = (void *)idle->thread.sp;
  434. init_gdt(cpu);
  435. per_cpu(current_task, cpu) = idle;
  436. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  437. irq_ctx_init(cpu);
  438. /* Note: Don't modify initial ss override */
  439. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  440. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  441. hijack_source.idt.Offset, stack_start.sp));
  442. /* init lowmem identity mapping */
  443. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  444. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  445. flush_tlb_all();
  446. if (quad_boot) {
  447. printk("CPU %d: non extended Quad boot\n", cpu);
  448. hijack_vector =
  449. (__u32 *)
  450. phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
  451. *hijack_vector = hijack_source.val;
  452. } else {
  453. printk("CPU%d: extended VIC boot\n", cpu);
  454. hijack_vector =
  455. (__u32 *)
  456. phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
  457. *hijack_vector = hijack_source.val;
  458. /* VIC errata, may also receive interrupt at this address */
  459. hijack_vector =
  460. (__u32 *)
  461. phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
  462. VIC_DEFAULT_CPI_BASE) * 4);
  463. *hijack_vector = hijack_source.val;
  464. }
  465. /* All non-boot CPUs start with interrupts fully masked. Need
  466. * to lower the mask of the CPI we're about to send. We do
  467. * this in the VIC by masquerading as the processor we're
  468. * about to boot and lowering its interrupt mask */
  469. local_irq_save(flags);
  470. if (quad_boot) {
  471. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  472. } else {
  473. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  474. /* here we're altering registers belonging to `cpu' */
  475. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  476. /* now go back to our original identity */
  477. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  478. /* and boot the CPU */
  479. send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
  480. }
  481. cpu_booted_map = 0;
  482. local_irq_restore(flags);
  483. /* now wait for it to become ready (or timeout) */
  484. for (timeout = 0; timeout < 50000; timeout++) {
  485. if (cpu_booted_map)
  486. break;
  487. udelay(100);
  488. }
  489. /* reset the page table */
  490. zap_low_mappings();
  491. if (cpu_booted_map) {
  492. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  493. cpu, smp_processor_id()));
  494. printk("CPU%d: ", cpu);
  495. print_cpu_info(&cpu_data(cpu));
  496. wmb();
  497. cpu_set(cpu, cpu_callout_map);
  498. cpu_set(cpu, cpu_present_map);
  499. } else {
  500. printk("CPU%d FAILED TO BOOT: ", cpu);
  501. if (*
  502. ((volatile unsigned char *)phys_to_virt(start_phys_address))
  503. == 0xA5)
  504. printk("Stuck.\n");
  505. else
  506. printk("Not responding.\n");
  507. cpucount--;
  508. }
  509. }
  510. void __init smp_boot_cpus(void)
  511. {
  512. int i;
  513. /* CAT BUS initialisation must be done after the memory */
  514. /* FIXME: The L4 has a catbus too, it just needs to be
  515. * accessed in a totally different way */
  516. if (voyager_level == 5) {
  517. voyager_cat_init();
  518. /* now that the cat has probed the Voyager System Bus, sanity
  519. * check the cpu map */
  520. if (((voyager_quad_processors | voyager_extended_vic_processors)
  521. & cpus_addr(phys_cpu_present_map)[0]) !=
  522. cpus_addr(phys_cpu_present_map)[0]) {
  523. /* should panic */
  524. printk("\n\n***WARNING*** "
  525. "Sanity check of CPU present map FAILED\n");
  526. }
  527. } else if (voyager_level == 4)
  528. voyager_extended_vic_processors =
  529. cpus_addr(phys_cpu_present_map)[0];
  530. /* this sets up the idle task to run on the current cpu */
  531. voyager_extended_cpus = 1;
  532. /* Remove the global_irq_holder setting, it triggers a BUG() on
  533. * schedule at the moment */
  534. //global_irq_holder = boot_cpu_id;
  535. /* FIXME: Need to do something about this but currently only works
  536. * on CPUs with a tsc which none of mine have.
  537. smp_tune_scheduling();
  538. */
  539. smp_store_cpu_info(boot_cpu_id);
  540. printk("CPU%d: ", boot_cpu_id);
  541. print_cpu_info(&cpu_data(boot_cpu_id));
  542. if (is_cpu_quad()) {
  543. /* booting on a Quad CPU */
  544. printk("VOYAGER SMP: Boot CPU is Quad\n");
  545. qic_setup();
  546. do_quad_bootstrap();
  547. }
  548. /* enable our own CPIs */
  549. vic_enable_cpi();
  550. cpu_set(boot_cpu_id, cpu_online_map);
  551. cpu_set(boot_cpu_id, cpu_callout_map);
  552. /* loop over all the extended VIC CPUs and boot them. The
  553. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  554. for (i = 0; i < NR_CPUS; i++) {
  555. if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  556. continue;
  557. do_boot_cpu(i);
  558. /* This udelay seems to be needed for the Quad boots
  559. * don't remove unless you know what you're doing */
  560. udelay(1000);
  561. }
  562. /* we could compute the total bogomips here, but why bother?,
  563. * Code added from smpboot.c */
  564. {
  565. unsigned long bogosum = 0;
  566. for_each_online_cpu(i)
  567. bogosum += cpu_data(i).loops_per_jiffy;
  568. printk(KERN_INFO "Total of %d processors activated "
  569. "(%lu.%02lu BogoMIPS).\n",
  570. cpucount + 1, bogosum / (500000 / HZ),
  571. (bogosum / (5000 / HZ)) % 100);
  572. }
  573. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  574. printk("VOYAGER: Extended (interrupt handling CPUs): "
  575. "%d, non-extended: %d\n", voyager_extended_cpus,
  576. num_booting_cpus() - voyager_extended_cpus);
  577. /* that's it, switch to symmetric mode */
  578. outb(0, VIC_PRIORITY_REGISTER);
  579. outb(0, VIC_CLAIM_REGISTER_0);
  580. outb(0, VIC_CLAIM_REGISTER_1);
  581. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  582. }
  583. /* Reload the secondary CPUs task structure (this function does not
  584. * return ) */
  585. void __init initialize_secondary(void)
  586. {
  587. #if 0
  588. // AC kernels only
  589. set_current(hard_get_current());
  590. #endif
  591. /*
  592. * We don't actually need to load the full TSS,
  593. * basically just the stack pointer and the eip.
  594. */
  595. asm volatile ("movl %0,%%esp\n\t"
  596. "jmp *%1"::"r" (current->thread.sp),
  597. "r"(current->thread.ip));
  598. }
  599. /* handle a Voyager SYS_INT -- If we don't, the base board will
  600. * panic the system.
  601. *
  602. * System interrupts occur because some problem was detected on the
  603. * various busses. To find out what you have to probe all the
  604. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  605. void smp_vic_sys_interrupt(struct pt_regs *regs)
  606. {
  607. ack_CPI(VIC_SYS_INT);
  608. printk("Voyager SYSTEM INTERRUPT\n");
  609. }
  610. /* Handle a voyager CMN_INT; These interrupts occur either because of
  611. * a system status change or because a single bit memory error
  612. * occurred. FIXME: At the moment, ignore all this. */
  613. void smp_vic_cmn_interrupt(struct pt_regs *regs)
  614. {
  615. static __u8 in_cmn_int = 0;
  616. static DEFINE_SPINLOCK(cmn_int_lock);
  617. /* common ints are broadcast, so make sure we only do this once */
  618. _raw_spin_lock(&cmn_int_lock);
  619. if (in_cmn_int)
  620. goto unlock_end;
  621. in_cmn_int++;
  622. _raw_spin_unlock(&cmn_int_lock);
  623. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  624. if (voyager_level == 5)
  625. voyager_cat_do_common_interrupt();
  626. _raw_spin_lock(&cmn_int_lock);
  627. in_cmn_int = 0;
  628. unlock_end:
  629. _raw_spin_unlock(&cmn_int_lock);
  630. ack_CPI(VIC_CMN_INT);
  631. }
  632. /*
  633. * Reschedule call back. Nothing to do, all the work is done
  634. * automatically when we return from the interrupt. */
  635. static void smp_reschedule_interrupt(void)
  636. {
  637. /* do nothing */
  638. }
  639. static struct mm_struct *flush_mm;
  640. static unsigned long flush_va;
  641. static DEFINE_SPINLOCK(tlbstate_lock);
  642. /*
  643. * We cannot call mmdrop() because we are in interrupt context,
  644. * instead update mm->cpu_vm_mask.
  645. *
  646. * We need to reload %cr3 since the page tables may be going
  647. * away from under us..
  648. */
  649. static inline void voyager_leave_mm(unsigned long cpu)
  650. {
  651. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  652. BUG();
  653. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  654. load_cr3(swapper_pg_dir);
  655. }
  656. /*
  657. * Invalidate call-back
  658. */
  659. static void smp_invalidate_interrupt(void)
  660. {
  661. __u8 cpu = smp_processor_id();
  662. if (!test_bit(cpu, &smp_invalidate_needed))
  663. return;
  664. /* This will flood messages. Don't uncomment unless you see
  665. * Problems with cross cpu invalidation
  666. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  667. smp_processor_id()));
  668. */
  669. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  670. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  671. if (flush_va == TLB_FLUSH_ALL)
  672. local_flush_tlb();
  673. else
  674. __flush_tlb_one(flush_va);
  675. } else
  676. voyager_leave_mm(cpu);
  677. }
  678. smp_mb__before_clear_bit();
  679. clear_bit(cpu, &smp_invalidate_needed);
  680. smp_mb__after_clear_bit();
  681. }
  682. /* All the new flush operations for 2.4 */
  683. /* This routine is called with a physical cpu mask */
  684. static void
  685. voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
  686. unsigned long va)
  687. {
  688. int stuck = 50000;
  689. if (!cpumask)
  690. BUG();
  691. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  692. BUG();
  693. if (cpumask & (1 << smp_processor_id()))
  694. BUG();
  695. if (!mm)
  696. BUG();
  697. spin_lock(&tlbstate_lock);
  698. flush_mm = mm;
  699. flush_va = va;
  700. atomic_set_mask(cpumask, &smp_invalidate_needed);
  701. /*
  702. * We have to send the CPI only to
  703. * CPUs affected.
  704. */
  705. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  706. while (smp_invalidate_needed) {
  707. mb();
  708. if (--stuck == 0) {
  709. printk("***WARNING*** Stuck doing invalidate CPI "
  710. "(CPU%d)\n", smp_processor_id());
  711. break;
  712. }
  713. }
  714. /* Uncomment only to debug invalidation problems
  715. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  716. */
  717. flush_mm = NULL;
  718. flush_va = 0;
  719. spin_unlock(&tlbstate_lock);
  720. }
  721. void flush_tlb_current_task(void)
  722. {
  723. struct mm_struct *mm = current->mm;
  724. unsigned long cpu_mask;
  725. preempt_disable();
  726. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  727. local_flush_tlb();
  728. if (cpu_mask)
  729. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  730. preempt_enable();
  731. }
  732. void flush_tlb_mm(struct mm_struct *mm)
  733. {
  734. unsigned long cpu_mask;
  735. preempt_disable();
  736. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  737. if (current->active_mm == mm) {
  738. if (current->mm)
  739. local_flush_tlb();
  740. else
  741. voyager_leave_mm(smp_processor_id());
  742. }
  743. if (cpu_mask)
  744. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  745. preempt_enable();
  746. }
  747. void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
  748. {
  749. struct mm_struct *mm = vma->vm_mm;
  750. unsigned long cpu_mask;
  751. preempt_disable();
  752. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  753. if (current->active_mm == mm) {
  754. if (current->mm)
  755. __flush_tlb_one(va);
  756. else
  757. voyager_leave_mm(smp_processor_id());
  758. }
  759. if (cpu_mask)
  760. voyager_flush_tlb_others(cpu_mask, mm, va);
  761. preempt_enable();
  762. }
  763. EXPORT_SYMBOL(flush_tlb_page);
  764. /* enable the requested IRQs */
  765. static void smp_enable_irq_interrupt(void)
  766. {
  767. __u8 irq;
  768. __u8 cpu = get_cpu();
  769. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  770. vic_irq_enable_mask[cpu]));
  771. spin_lock(&vic_irq_lock);
  772. for (irq = 0; irq < 16; irq++) {
  773. if (vic_irq_enable_mask[cpu] & (1 << irq))
  774. enable_local_vic_irq(irq);
  775. }
  776. vic_irq_enable_mask[cpu] = 0;
  777. spin_unlock(&vic_irq_lock);
  778. put_cpu_no_resched();
  779. }
  780. /*
  781. * CPU halt call-back
  782. */
  783. static void smp_stop_cpu_function(void *dummy)
  784. {
  785. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  786. cpu_clear(smp_processor_id(), cpu_online_map);
  787. local_irq_disable();
  788. for (;;)
  789. halt();
  790. }
  791. /* execute a thread on a new CPU. The function to be called must be
  792. * previously set up. This is used to schedule a function for
  793. * execution on all CPUs - set up the function then broadcast a
  794. * function_interrupt CPI to come here on each CPU */
  795. static void smp_call_function_interrupt(void)
  796. {
  797. irq_enter();
  798. generic_smp_call_function_interrupt();
  799. __get_cpu_var(irq_stat).irq_call_count++;
  800. irq_exit();
  801. }
  802. static void smp_call_function_single_interrupt(void)
  803. {
  804. irq_enter();
  805. generic_smp_call_function_single_interrupt();
  806. __get_cpu_var(irq_stat).irq_call_count++;
  807. irq_exit();
  808. }
  809. /* Sorry about the name. In an APIC based system, the APICs
  810. * themselves are programmed to send a timer interrupt. This is used
  811. * by linux to reschedule the processor. Voyager doesn't have this,
  812. * so we use the system clock to interrupt one processor, which in
  813. * turn, broadcasts a timer CPI to all the others --- we receive that
  814. * CPI here. We don't use this actually for counting so losing
  815. * ticks doesn't matter
  816. *
  817. * FIXME: For those CPUs which actually have a local APIC, we could
  818. * try to use it to trigger this interrupt instead of having to
  819. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  820. * no local APIC, so I can't do this
  821. *
  822. * This function is currently a placeholder and is unused in the code */
  823. void smp_apic_timer_interrupt(struct pt_regs *regs)
  824. {
  825. struct pt_regs *old_regs = set_irq_regs(regs);
  826. wrapper_smp_local_timer_interrupt();
  827. set_irq_regs(old_regs);
  828. }
  829. /* All of the QUAD interrupt GATES */
  830. void smp_qic_timer_interrupt(struct pt_regs *regs)
  831. {
  832. struct pt_regs *old_regs = set_irq_regs(regs);
  833. ack_QIC_CPI(QIC_TIMER_CPI);
  834. wrapper_smp_local_timer_interrupt();
  835. set_irq_regs(old_regs);
  836. }
  837. void smp_qic_invalidate_interrupt(struct pt_regs *regs)
  838. {
  839. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  840. smp_invalidate_interrupt();
  841. }
  842. void smp_qic_reschedule_interrupt(struct pt_regs *regs)
  843. {
  844. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  845. smp_reschedule_interrupt();
  846. }
  847. void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  848. {
  849. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  850. smp_enable_irq_interrupt();
  851. }
  852. void smp_qic_call_function_interrupt(struct pt_regs *regs)
  853. {
  854. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  855. smp_call_function_interrupt();
  856. }
  857. void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
  858. {
  859. ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
  860. smp_call_function_single_interrupt();
  861. }
  862. void smp_vic_cpi_interrupt(struct pt_regs *regs)
  863. {
  864. struct pt_regs *old_regs = set_irq_regs(regs);
  865. __u8 cpu = smp_processor_id();
  866. if (is_cpu_quad())
  867. ack_QIC_CPI(VIC_CPI_LEVEL0);
  868. else
  869. ack_VIC_CPI(VIC_CPI_LEVEL0);
  870. if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  871. wrapper_smp_local_timer_interrupt();
  872. if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  873. smp_invalidate_interrupt();
  874. if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  875. smp_reschedule_interrupt();
  876. if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  877. smp_enable_irq_interrupt();
  878. if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  879. smp_call_function_interrupt();
  880. if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
  881. smp_call_function_single_interrupt();
  882. set_irq_regs(old_regs);
  883. }
  884. static void do_flush_tlb_all(void *info)
  885. {
  886. unsigned long cpu = smp_processor_id();
  887. __flush_tlb_all();
  888. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  889. voyager_leave_mm(cpu);
  890. }
  891. /* flush the TLB of every active CPU in the system */
  892. void flush_tlb_all(void)
  893. {
  894. on_each_cpu(do_flush_tlb_all, 0, 1);
  895. }
  896. /* send a reschedule CPI to one CPU by physical CPU number*/
  897. static void voyager_smp_send_reschedule(int cpu)
  898. {
  899. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  900. }
  901. int hard_smp_processor_id(void)
  902. {
  903. __u8 i;
  904. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  905. if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  906. return cpumask & 0x1F;
  907. for (i = 0; i < 8; i++) {
  908. if (cpumask & (1 << i))
  909. return i;
  910. }
  911. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  912. return 0;
  913. }
  914. int safe_smp_processor_id(void)
  915. {
  916. return hard_smp_processor_id();
  917. }
  918. /* broadcast a halt to all other CPUs */
  919. static void voyager_smp_send_stop(void)
  920. {
  921. smp_call_function(smp_stop_cpu_function, NULL, 1);
  922. }
  923. /* this function is triggered in time.c when a clock tick fires
  924. * we need to re-broadcast the tick to all CPUs */
  925. void smp_vic_timer_interrupt(void)
  926. {
  927. send_CPI_allbutself(VIC_TIMER_CPI);
  928. smp_local_timer_interrupt();
  929. }
  930. /* local (per CPU) timer interrupt. It does both profiling and
  931. * process statistics/rescheduling.
  932. *
  933. * We do profiling in every local tick, statistics/rescheduling
  934. * happen only every 'profiling multiplier' ticks. The default
  935. * multiplier is 1 and it can be changed by writing the new multiplier
  936. * value into /proc/profile.
  937. */
  938. void smp_local_timer_interrupt(void)
  939. {
  940. int cpu = smp_processor_id();
  941. long weight;
  942. profile_tick(CPU_PROFILING);
  943. if (--per_cpu(prof_counter, cpu) <= 0) {
  944. /*
  945. * The multiplier may have changed since the last time we got
  946. * to this point as a result of the user writing to
  947. * /proc/profile. In this case we need to adjust the APIC
  948. * timer accordingly.
  949. *
  950. * Interrupts are already masked off at this point.
  951. */
  952. per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
  953. if (per_cpu(prof_counter, cpu) !=
  954. per_cpu(prof_old_multiplier, cpu)) {
  955. /* FIXME: need to update the vic timer tick here */
  956. per_cpu(prof_old_multiplier, cpu) =
  957. per_cpu(prof_counter, cpu);
  958. }
  959. update_process_times(user_mode_vm(get_irq_regs()));
  960. }
  961. if (((1 << cpu) & voyager_extended_vic_processors) == 0)
  962. /* only extended VIC processors participate in
  963. * interrupt distribution */
  964. return;
  965. /*
  966. * We take the 'long' return path, and there every subsystem
  967. * grabs the appropriate locks (kernel lock/ irq lock).
  968. *
  969. * we might want to decouple profiling from the 'long path',
  970. * and do the profiling totally in assembly.
  971. *
  972. * Currently this isn't too much of an issue (performance wise),
  973. * we can take more than 100K local irqs per second on a 100 MHz P5.
  974. */
  975. if ((++vic_tick[cpu] & 0x7) != 0)
  976. return;
  977. /* get here every 16 ticks (about every 1/6 of a second) */
  978. /* Change our priority to give someone else a chance at getting
  979. * the IRQ. The algorithm goes like this:
  980. *
  981. * In the VIC, the dynamically routed interrupt is always
  982. * handled by the lowest priority eligible (i.e. receiving
  983. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  984. * lowest processor number gets it.
  985. *
  986. * The priority of a CPU is controlled by a special per-CPU
  987. * VIC priority register which is 3 bits wide 0 being lowest
  988. * and 7 highest priority..
  989. *
  990. * Therefore we subtract the average number of interrupts from
  991. * the number we've fielded. If this number is negative, we
  992. * lower the activity count and if it is positive, we raise
  993. * it.
  994. *
  995. * I'm afraid this still leads to odd looking interrupt counts:
  996. * the totals are all roughly equal, but the individual ones
  997. * look rather skewed.
  998. *
  999. * FIXME: This algorithm is total crap when mixed with SMP
  1000. * affinity code since we now try to even up the interrupt
  1001. * counts when an affinity binding is keeping them on a
  1002. * particular CPU*/
  1003. weight = (vic_intr_count[cpu] * voyager_extended_cpus
  1004. - vic_intr_total) >> 4;
  1005. weight += 4;
  1006. if (weight > 7)
  1007. weight = 7;
  1008. if (weight < 0)
  1009. weight = 0;
  1010. outb((__u8) weight, VIC_PRIORITY_REGISTER);
  1011. #ifdef VOYAGER_DEBUG
  1012. if ((vic_tick[cpu] & 0xFFF) == 0) {
  1013. /* print this message roughly every 25 secs */
  1014. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1015. cpu, vic_tick[cpu], weight);
  1016. }
  1017. #endif
  1018. }
  1019. /* setup the profiling timer */
  1020. int setup_profiling_timer(unsigned int multiplier)
  1021. {
  1022. int i;
  1023. if ((!multiplier))
  1024. return -EINVAL;
  1025. /*
  1026. * Set the new multiplier for each CPU. CPUs don't start using the
  1027. * new values until the next timer interrupt in which they do process
  1028. * accounting.
  1029. */
  1030. for (i = 0; i < NR_CPUS; ++i)
  1031. per_cpu(prof_multiplier, i) = multiplier;
  1032. return 0;
  1033. }
  1034. /* This is a bit of a mess, but forced on us by the genirq changes
  1035. * there's no genirq handler that really does what voyager wants
  1036. * so hack it up with the simple IRQ handler */
  1037. static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
  1038. {
  1039. before_handle_vic_irq(irq);
  1040. handle_simple_irq(irq, desc);
  1041. after_handle_vic_irq(irq);
  1042. }
  1043. /* The CPIs are handled in the per cpu 8259s, so they must be
  1044. * enabled to be received: FIX: enabling the CPIs in the early
  1045. * boot sequence interferes with bug checking; enable them later
  1046. * on in smp_init */
  1047. #define VIC_SET_GATE(cpi, vector) \
  1048. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1049. #define QIC_SET_GATE(cpi, vector) \
  1050. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1051. void __init smp_intr_init(void)
  1052. {
  1053. int i;
  1054. /* initialize the per cpu irq mask to all disabled */
  1055. for (i = 0; i < NR_CPUS; i++)
  1056. vic_irq_mask[i] = 0xFFFF;
  1057. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1058. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1059. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1060. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1061. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1062. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1063. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1064. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1065. /* now put the VIC descriptor into the first 48 IRQs
  1066. *
  1067. * This is for later: first 16 correspond to PC IRQs; next 16
  1068. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1069. for (i = 0; i < 48; i++)
  1070. set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
  1071. }
  1072. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1073. * processor to receive CPI */
  1074. static void send_CPI(__u32 cpuset, __u8 cpi)
  1075. {
  1076. int cpu;
  1077. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1078. if (cpi < VIC_START_FAKE_CPI) {
  1079. /* fake CPI are only used for booting, so send to the
  1080. * extended quads as well---Quads must be VIC booted */
  1081. outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
  1082. return;
  1083. }
  1084. if (quad_cpuset)
  1085. send_QIC_CPI(quad_cpuset, cpi);
  1086. cpuset &= ~quad_cpuset;
  1087. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1088. if (cpuset == 0)
  1089. return;
  1090. for_each_online_cpu(cpu) {
  1091. if (cpuset & (1 << cpu))
  1092. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1093. }
  1094. if (cpuset)
  1095. outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1096. }
  1097. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1098. * set the cache line to shared by reading it.
  1099. *
  1100. * DON'T make this inline otherwise the cache line read will be
  1101. * optimised away
  1102. * */
  1103. static int ack_QIC_CPI(__u8 cpi)
  1104. {
  1105. __u8 cpu = hard_smp_processor_id();
  1106. cpi &= 7;
  1107. outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
  1108. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1109. }
  1110. static void ack_special_QIC_CPI(__u8 cpi)
  1111. {
  1112. switch (cpi) {
  1113. case VIC_CMN_INT:
  1114. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1115. break;
  1116. case VIC_SYS_INT:
  1117. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1118. break;
  1119. }
  1120. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1121. ack_VIC_CPI(cpi);
  1122. }
  1123. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1124. static void ack_VIC_CPI(__u8 cpi)
  1125. {
  1126. #ifdef VOYAGER_DEBUG
  1127. unsigned long flags;
  1128. __u16 isr;
  1129. __u8 cpu = smp_processor_id();
  1130. local_irq_save(flags);
  1131. isr = vic_read_isr();
  1132. if ((isr & (1 << (cpi & 7))) == 0) {
  1133. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1134. }
  1135. #endif
  1136. /* send specific EOI; the two system interrupts have
  1137. * bit 4 set for a separate vector but behave as the
  1138. * corresponding 3 bit intr */
  1139. outb_p(0x60 | (cpi & 7), 0x20);
  1140. #ifdef VOYAGER_DEBUG
  1141. if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
  1142. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1143. }
  1144. local_irq_restore(flags);
  1145. #endif
  1146. }
  1147. /* cribbed with thanks from irq.c */
  1148. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1149. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1150. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1151. static unsigned int startup_vic_irq(unsigned int irq)
  1152. {
  1153. unmask_vic_irq(irq);
  1154. return 0;
  1155. }
  1156. /* The enable and disable routines. This is where we run into
  1157. * conflicting architectural philosophy. Fundamentally, the voyager
  1158. * architecture does not expect to have to disable interrupts globally
  1159. * (the IRQ controllers belong to each CPU). The processor masquerade
  1160. * which is used to start the system shouldn't be used in a running OS
  1161. * since it will cause great confusion if two separate CPUs drive to
  1162. * the same IRQ controller (I know, I've tried it).
  1163. *
  1164. * The solution is a variant on the NCR lazy SPL design:
  1165. *
  1166. * 1) To disable an interrupt, do nothing (other than set the
  1167. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1168. *
  1169. * 2) If the interrupt dares to come in, raise the local mask against
  1170. * it (this will result in all the CPU masks being raised
  1171. * eventually).
  1172. *
  1173. * 3) To enable the interrupt, lower the mask on the local CPU and
  1174. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1175. * adjust their masks accordingly. */
  1176. static void unmask_vic_irq(unsigned int irq)
  1177. {
  1178. /* linux doesn't to processor-irq affinity, so enable on
  1179. * all CPUs we know about */
  1180. int cpu = smp_processor_id(), real_cpu;
  1181. __u16 mask = (1 << irq);
  1182. __u32 processorList = 0;
  1183. unsigned long flags;
  1184. VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1185. irq, cpu, cpu_irq_affinity[cpu]));
  1186. spin_lock_irqsave(&vic_irq_lock, flags);
  1187. for_each_online_cpu(real_cpu) {
  1188. if (!(voyager_extended_vic_processors & (1 << real_cpu)))
  1189. continue;
  1190. if (!(cpu_irq_affinity[real_cpu] & mask)) {
  1191. /* irq has no affinity for this CPU, ignore */
  1192. continue;
  1193. }
  1194. if (real_cpu == cpu) {
  1195. enable_local_vic_irq(irq);
  1196. } else if (vic_irq_mask[real_cpu] & mask) {
  1197. vic_irq_enable_mask[real_cpu] |= mask;
  1198. processorList |= (1 << real_cpu);
  1199. }
  1200. }
  1201. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1202. if (processorList)
  1203. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1204. }
  1205. static void mask_vic_irq(unsigned int irq)
  1206. {
  1207. /* lazy disable, do nothing */
  1208. }
  1209. static void enable_local_vic_irq(unsigned int irq)
  1210. {
  1211. __u8 cpu = smp_processor_id();
  1212. __u16 mask = ~(1 << irq);
  1213. __u16 old_mask = vic_irq_mask[cpu];
  1214. vic_irq_mask[cpu] &= mask;
  1215. if (vic_irq_mask[cpu] == old_mask)
  1216. return;
  1217. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1218. irq, cpu));
  1219. if (irq & 8) {
  1220. outb_p(cached_A1(cpu), 0xA1);
  1221. (void)inb_p(0xA1);
  1222. } else {
  1223. outb_p(cached_21(cpu), 0x21);
  1224. (void)inb_p(0x21);
  1225. }
  1226. }
  1227. static void disable_local_vic_irq(unsigned int irq)
  1228. {
  1229. __u8 cpu = smp_processor_id();
  1230. __u16 mask = (1 << irq);
  1231. __u16 old_mask = vic_irq_mask[cpu];
  1232. if (irq == 7)
  1233. return;
  1234. vic_irq_mask[cpu] |= mask;
  1235. if (old_mask == vic_irq_mask[cpu])
  1236. return;
  1237. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1238. irq, cpu));
  1239. if (irq & 8) {
  1240. outb_p(cached_A1(cpu), 0xA1);
  1241. (void)inb_p(0xA1);
  1242. } else {
  1243. outb_p(cached_21(cpu), 0x21);
  1244. (void)inb_p(0x21);
  1245. }
  1246. }
  1247. /* The VIC is level triggered, so the ack can only be issued after the
  1248. * interrupt completes. However, we do Voyager lazy interrupt
  1249. * handling here: It is an extremely expensive operation to mask an
  1250. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1251. * this interrupt actually comes in, then we mask and ack here to push
  1252. * the interrupt off to another CPU */
  1253. static void before_handle_vic_irq(unsigned int irq)
  1254. {
  1255. irq_desc_t *desc = irq_desc + irq;
  1256. __u8 cpu = smp_processor_id();
  1257. _raw_spin_lock(&vic_irq_lock);
  1258. vic_intr_total++;
  1259. vic_intr_count[cpu]++;
  1260. if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
  1261. /* The irq is not in our affinity mask, push it off
  1262. * onto another CPU */
  1263. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
  1264. "on cpu %d\n", irq, cpu));
  1265. disable_local_vic_irq(irq);
  1266. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1267. * actually calling the interrupt routine */
  1268. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1269. } else if (desc->status & IRQ_DISABLED) {
  1270. /* Damn, the interrupt actually arrived, do the lazy
  1271. * disable thing. The interrupt routine in irq.c will
  1272. * not handle a IRQ_DISABLED interrupt, so nothing more
  1273. * need be done here */
  1274. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1275. irq, cpu));
  1276. disable_local_vic_irq(irq);
  1277. desc->status |= IRQ_REPLAY;
  1278. } else {
  1279. desc->status &= ~IRQ_REPLAY;
  1280. }
  1281. _raw_spin_unlock(&vic_irq_lock);
  1282. }
  1283. /* Finish the VIC interrupt: basically mask */
  1284. static void after_handle_vic_irq(unsigned int irq)
  1285. {
  1286. irq_desc_t *desc = irq_desc + irq;
  1287. _raw_spin_lock(&vic_irq_lock);
  1288. {
  1289. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1290. #ifdef VOYAGER_DEBUG
  1291. __u16 isr;
  1292. #endif
  1293. desc->status = status;
  1294. if ((status & IRQ_DISABLED))
  1295. disable_local_vic_irq(irq);
  1296. #ifdef VOYAGER_DEBUG
  1297. /* DEBUG: before we ack, check what's in progress */
  1298. isr = vic_read_isr();
  1299. if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
  1300. int i;
  1301. __u8 cpu = smp_processor_id();
  1302. __u8 real_cpu;
  1303. int mask; /* Um... initialize me??? --RR */
  1304. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1305. cpu, irq);
  1306. for_each_possible_cpu(real_cpu, mask) {
  1307. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1308. VIC_PROCESSOR_ID);
  1309. isr = vic_read_isr();
  1310. if (isr & (1 << irq)) {
  1311. printk
  1312. ("VOYAGER SMP: CPU%d ack irq %d\n",
  1313. real_cpu, irq);
  1314. ack_vic_irq(irq);
  1315. }
  1316. outb(cpu, VIC_PROCESSOR_ID);
  1317. }
  1318. }
  1319. #endif /* VOYAGER_DEBUG */
  1320. /* as soon as we ack, the interrupt is eligible for
  1321. * receipt by another CPU so everything must be in
  1322. * order here */
  1323. ack_vic_irq(irq);
  1324. if (status & IRQ_REPLAY) {
  1325. /* replay is set if we disable the interrupt
  1326. * in the before_handle_vic_irq() routine, so
  1327. * clear the in progress bit here to allow the
  1328. * next CPU to handle this correctly */
  1329. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1330. }
  1331. #ifdef VOYAGER_DEBUG
  1332. isr = vic_read_isr();
  1333. if ((isr & (1 << irq)) != 0)
  1334. printk("VOYAGER SMP: after_handle_vic_irq() after "
  1335. "ack irq=%d, isr=0x%x\n", irq, isr);
  1336. #endif /* VOYAGER_DEBUG */
  1337. }
  1338. _raw_spin_unlock(&vic_irq_lock);
  1339. /* All code after this point is out of the main path - the IRQ
  1340. * may be intercepted by another CPU if reasserted */
  1341. }
  1342. /* Linux processor - interrupt affinity manipulations.
  1343. *
  1344. * For each processor, we maintain a 32 bit irq affinity mask.
  1345. * Initially it is set to all 1's so every processor accepts every
  1346. * interrupt. In this call, we change the processor's affinity mask:
  1347. *
  1348. * Change from enable to disable:
  1349. *
  1350. * If the interrupt ever comes in to the processor, we will disable it
  1351. * and ack it to push it off to another CPU, so just accept the mask here.
  1352. *
  1353. * Change from disable to enable:
  1354. *
  1355. * change the mask and then do an interrupt enable CPI to re-enable on
  1356. * the selected processors */
  1357. void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1358. {
  1359. /* Only extended processors handle interrupts */
  1360. unsigned long real_mask;
  1361. unsigned long irq_mask = 1 << irq;
  1362. int cpu;
  1363. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1364. if (cpus_addr(mask)[0] == 0)
  1365. /* can't have no CPUs to accept the interrupt -- extremely
  1366. * bad things will happen */
  1367. return;
  1368. if (irq == 0)
  1369. /* can't change the affinity of the timer IRQ. This
  1370. * is due to the constraint in the voyager
  1371. * architecture that the CPI also comes in on and IRQ
  1372. * line and we have chosen IRQ0 for this. If you
  1373. * raise the mask on this interrupt, the processor
  1374. * will no-longer be able to accept VIC CPIs */
  1375. return;
  1376. if (irq >= 32)
  1377. /* You can only have 32 interrupts in a voyager system
  1378. * (and 32 only if you have a secondary microchannel
  1379. * bus) */
  1380. return;
  1381. for_each_online_cpu(cpu) {
  1382. unsigned long cpu_mask = 1 << cpu;
  1383. if (cpu_mask & real_mask) {
  1384. /* enable the interrupt for this cpu */
  1385. cpu_irq_affinity[cpu] |= irq_mask;
  1386. } else {
  1387. /* disable the interrupt for this cpu */
  1388. cpu_irq_affinity[cpu] &= ~irq_mask;
  1389. }
  1390. }
  1391. /* this is magic, we now have the correct affinity maps, so
  1392. * enable the interrupt. This will send an enable CPI to
  1393. * those CPUs who need to enable it in their local masks,
  1394. * causing them to correct for the new affinity . If the
  1395. * interrupt is currently globally disabled, it will simply be
  1396. * disabled again as it comes in (voyager lazy disable). If
  1397. * the affinity map is tightened to disable the interrupt on a
  1398. * cpu, it will be pushed off when it comes in */
  1399. unmask_vic_irq(irq);
  1400. }
  1401. static void ack_vic_irq(unsigned int irq)
  1402. {
  1403. if (irq & 8) {
  1404. outb(0x62, 0x20); /* Specific EOI to cascade */
  1405. outb(0x60 | (irq & 7), 0xA0);
  1406. } else {
  1407. outb(0x60 | (irq & 7), 0x20);
  1408. }
  1409. }
  1410. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1411. * but are not vectored by it. This means that the 8259 mask must be
  1412. * lowered to receive them */
  1413. static __init void vic_enable_cpi(void)
  1414. {
  1415. __u8 cpu = smp_processor_id();
  1416. /* just take a copy of the current mask (nop for boot cpu) */
  1417. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1418. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1419. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1420. /* for sys int and cmn int */
  1421. enable_local_vic_irq(7);
  1422. if (is_cpu_quad()) {
  1423. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1424. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1425. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1426. cpu, QIC_CPI_ENABLE));
  1427. }
  1428. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1429. cpu, vic_irq_mask[cpu]));
  1430. }
  1431. void voyager_smp_dump()
  1432. {
  1433. int old_cpu = smp_processor_id(), cpu;
  1434. /* dump the interrupt masks of each processor */
  1435. for_each_online_cpu(cpu) {
  1436. __u16 imr, isr, irr;
  1437. unsigned long flags;
  1438. local_irq_save(flags);
  1439. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1440. imr = (inb(0xa1) << 8) | inb(0x21);
  1441. outb(0x0a, 0xa0);
  1442. irr = inb(0xa0) << 8;
  1443. outb(0x0a, 0x20);
  1444. irr |= inb(0x20);
  1445. outb(0x0b, 0xa0);
  1446. isr = inb(0xa0) << 8;
  1447. outb(0x0b, 0x20);
  1448. isr |= inb(0x20);
  1449. outb(old_cpu, VIC_PROCESSOR_ID);
  1450. local_irq_restore(flags);
  1451. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1452. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1453. #if 0
  1454. /* These lines are put in to try to unstick an un ack'd irq */
  1455. if (isr != 0) {
  1456. int irq;
  1457. for (irq = 0; irq < 16; irq++) {
  1458. if (isr & (1 << irq)) {
  1459. printk("\tCPU%d: ack irq %d\n",
  1460. cpu, irq);
  1461. local_irq_save(flags);
  1462. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1463. VIC_PROCESSOR_ID);
  1464. ack_vic_irq(irq);
  1465. outb(old_cpu, VIC_PROCESSOR_ID);
  1466. local_irq_restore(flags);
  1467. }
  1468. }
  1469. }
  1470. #endif
  1471. }
  1472. }
  1473. void smp_voyager_power_off(void *dummy)
  1474. {
  1475. if (smp_processor_id() == boot_cpu_id)
  1476. voyager_power_off();
  1477. else
  1478. smp_stop_cpu_function(NULL);
  1479. }
  1480. static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
  1481. {
  1482. /* FIXME: ignore max_cpus for now */
  1483. smp_boot_cpus();
  1484. }
  1485. static void __cpuinit voyager_smp_prepare_boot_cpu(void)
  1486. {
  1487. init_gdt(smp_processor_id());
  1488. switch_to_new_gdt();
  1489. cpu_set(smp_processor_id(), cpu_online_map);
  1490. cpu_set(smp_processor_id(), cpu_callout_map);
  1491. cpu_set(smp_processor_id(), cpu_possible_map);
  1492. cpu_set(smp_processor_id(), cpu_present_map);
  1493. }
  1494. static int __cpuinit voyager_cpu_up(unsigned int cpu)
  1495. {
  1496. /* This only works at boot for x86. See "rewrite" above. */
  1497. if (cpu_isset(cpu, smp_commenced_mask))
  1498. return -ENOSYS;
  1499. /* In case one didn't come up */
  1500. if (!cpu_isset(cpu, cpu_callin_map))
  1501. return -EIO;
  1502. /* Unleash the CPU! */
  1503. cpu_set(cpu, smp_commenced_mask);
  1504. while (!cpu_online(cpu))
  1505. mb();
  1506. return 0;
  1507. }
  1508. static void __init voyager_smp_cpus_done(unsigned int max_cpus)
  1509. {
  1510. zap_low_mappings();
  1511. }
  1512. void __init smp_setup_processor_id(void)
  1513. {
  1514. current_thread_info()->cpu = hard_smp_processor_id();
  1515. x86_write_percpu(cpu_number, hard_smp_processor_id());
  1516. }
  1517. struct smp_ops smp_ops = {
  1518. .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
  1519. .smp_prepare_cpus = voyager_smp_prepare_cpus,
  1520. .cpu_up = voyager_cpu_up,
  1521. .smp_cpus_done = voyager_smp_cpus_done,
  1522. .smp_send_stop = voyager_smp_send_stop,
  1523. .smp_send_reschedule = voyager_smp_send_reschedule,
  1524. .send_call_func_ipi = native_send_call_func_ipi,
  1525. .send_call_func_single_ipi = native_send_call_func_single_ipi,
  1526. };