vmx.c 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "vmx.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <asm/io.h>
  28. #include <asm/desc.h>
  29. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  30. MODULE_AUTHOR("Qumranet");
  31. MODULE_LICENSE("GPL");
  32. static int bypass_guest_pf = 1;
  33. module_param(bypass_guest_pf, bool, 0);
  34. static int enable_vpid = 1;
  35. module_param(enable_vpid, bool, 0);
  36. static int flexpriority_enabled = 1;
  37. module_param(flexpriority_enabled, bool, 0);
  38. static int enable_ept = 1;
  39. module_param(enable_ept, bool, 0);
  40. struct vmcs {
  41. u32 revision_id;
  42. u32 abort;
  43. char data[0];
  44. };
  45. struct vcpu_vmx {
  46. struct kvm_vcpu vcpu;
  47. struct list_head local_vcpus_link;
  48. int launched;
  49. u8 fail;
  50. u32 idt_vectoring_info;
  51. struct kvm_msr_entry *guest_msrs;
  52. struct kvm_msr_entry *host_msrs;
  53. int nmsrs;
  54. int save_nmsrs;
  55. int msr_offset_efer;
  56. #ifdef CONFIG_X86_64
  57. int msr_offset_kernel_gs_base;
  58. #endif
  59. struct vmcs *vmcs;
  60. struct {
  61. int loaded;
  62. u16 fs_sel, gs_sel, ldt_sel;
  63. int gs_ldt_reload_needed;
  64. int fs_reload_needed;
  65. int guest_efer_loaded;
  66. } host_state;
  67. struct {
  68. struct {
  69. bool pending;
  70. u8 vector;
  71. unsigned rip;
  72. } irq;
  73. } rmode;
  74. int vpid;
  75. };
  76. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  77. {
  78. return container_of(vcpu, struct vcpu_vmx, vcpu);
  79. }
  80. static int init_rmode(struct kvm *kvm);
  81. static u64 construct_eptp(unsigned long root_hpa);
  82. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  83. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  84. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  85. static struct page *vmx_io_bitmap_a;
  86. static struct page *vmx_io_bitmap_b;
  87. static struct page *vmx_msr_bitmap;
  88. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  89. static DEFINE_SPINLOCK(vmx_vpid_lock);
  90. static struct vmcs_config {
  91. int size;
  92. int order;
  93. u32 revision_id;
  94. u32 pin_based_exec_ctrl;
  95. u32 cpu_based_exec_ctrl;
  96. u32 cpu_based_2nd_exec_ctrl;
  97. u32 vmexit_ctrl;
  98. u32 vmentry_ctrl;
  99. } vmcs_config;
  100. struct vmx_capability {
  101. u32 ept;
  102. u32 vpid;
  103. } vmx_capability;
  104. #define VMX_SEGMENT_FIELD(seg) \
  105. [VCPU_SREG_##seg] = { \
  106. .selector = GUEST_##seg##_SELECTOR, \
  107. .base = GUEST_##seg##_BASE, \
  108. .limit = GUEST_##seg##_LIMIT, \
  109. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  110. }
  111. static struct kvm_vmx_segment_field {
  112. unsigned selector;
  113. unsigned base;
  114. unsigned limit;
  115. unsigned ar_bytes;
  116. } kvm_vmx_segment_fields[] = {
  117. VMX_SEGMENT_FIELD(CS),
  118. VMX_SEGMENT_FIELD(DS),
  119. VMX_SEGMENT_FIELD(ES),
  120. VMX_SEGMENT_FIELD(FS),
  121. VMX_SEGMENT_FIELD(GS),
  122. VMX_SEGMENT_FIELD(SS),
  123. VMX_SEGMENT_FIELD(TR),
  124. VMX_SEGMENT_FIELD(LDTR),
  125. };
  126. /*
  127. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  128. * away by decrementing the array size.
  129. */
  130. static const u32 vmx_msr_index[] = {
  131. #ifdef CONFIG_X86_64
  132. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  133. #endif
  134. MSR_EFER, MSR_K6_STAR,
  135. };
  136. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  137. static void load_msrs(struct kvm_msr_entry *e, int n)
  138. {
  139. int i;
  140. for (i = 0; i < n; ++i)
  141. wrmsrl(e[i].index, e[i].data);
  142. }
  143. static void save_msrs(struct kvm_msr_entry *e, int n)
  144. {
  145. int i;
  146. for (i = 0; i < n; ++i)
  147. rdmsrl(e[i].index, e[i].data);
  148. }
  149. static inline int is_page_fault(u32 intr_info)
  150. {
  151. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  152. INTR_INFO_VALID_MASK)) ==
  153. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  154. }
  155. static inline int is_no_device(u32 intr_info)
  156. {
  157. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  158. INTR_INFO_VALID_MASK)) ==
  159. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  160. }
  161. static inline int is_invalid_opcode(u32 intr_info)
  162. {
  163. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  164. INTR_INFO_VALID_MASK)) ==
  165. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  166. }
  167. static inline int is_external_interrupt(u32 intr_info)
  168. {
  169. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  170. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  171. }
  172. static inline int cpu_has_vmx_msr_bitmap(void)
  173. {
  174. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS);
  175. }
  176. static inline int cpu_has_vmx_tpr_shadow(void)
  177. {
  178. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  179. }
  180. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  181. {
  182. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  183. }
  184. static inline int cpu_has_secondary_exec_ctrls(void)
  185. {
  186. return (vmcs_config.cpu_based_exec_ctrl &
  187. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  188. }
  189. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  190. {
  191. return flexpriority_enabled
  192. && (vmcs_config.cpu_based_2nd_exec_ctrl &
  193. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  194. }
  195. static inline int cpu_has_vmx_invept_individual_addr(void)
  196. {
  197. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT));
  198. }
  199. static inline int cpu_has_vmx_invept_context(void)
  200. {
  201. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT));
  202. }
  203. static inline int cpu_has_vmx_invept_global(void)
  204. {
  205. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT));
  206. }
  207. static inline int cpu_has_vmx_ept(void)
  208. {
  209. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  210. SECONDARY_EXEC_ENABLE_EPT);
  211. }
  212. static inline int vm_need_ept(void)
  213. {
  214. return (cpu_has_vmx_ept() && enable_ept);
  215. }
  216. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  217. {
  218. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  219. (irqchip_in_kernel(kvm)));
  220. }
  221. static inline int cpu_has_vmx_vpid(void)
  222. {
  223. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  224. SECONDARY_EXEC_ENABLE_VPID);
  225. }
  226. static inline int cpu_has_virtual_nmis(void)
  227. {
  228. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  229. }
  230. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  231. {
  232. int i;
  233. for (i = 0; i < vmx->nmsrs; ++i)
  234. if (vmx->guest_msrs[i].index == msr)
  235. return i;
  236. return -1;
  237. }
  238. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  239. {
  240. struct {
  241. u64 vpid : 16;
  242. u64 rsvd : 48;
  243. u64 gva;
  244. } operand = { vpid, 0, gva };
  245. asm volatile (__ex(ASM_VMX_INVVPID)
  246. /* CF==1 or ZF==1 --> rc = -1 */
  247. "; ja 1f ; ud2 ; 1:"
  248. : : "a"(&operand), "c"(ext) : "cc", "memory");
  249. }
  250. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  251. {
  252. struct {
  253. u64 eptp, gpa;
  254. } operand = {eptp, gpa};
  255. asm volatile (__ex(ASM_VMX_INVEPT)
  256. /* CF==1 or ZF==1 --> rc = -1 */
  257. "; ja 1f ; ud2 ; 1:\n"
  258. : : "a" (&operand), "c" (ext) : "cc", "memory");
  259. }
  260. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  261. {
  262. int i;
  263. i = __find_msr_index(vmx, msr);
  264. if (i >= 0)
  265. return &vmx->guest_msrs[i];
  266. return NULL;
  267. }
  268. static void vmcs_clear(struct vmcs *vmcs)
  269. {
  270. u64 phys_addr = __pa(vmcs);
  271. u8 error;
  272. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  273. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  274. : "cc", "memory");
  275. if (error)
  276. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  277. vmcs, phys_addr);
  278. }
  279. static void __vcpu_clear(void *arg)
  280. {
  281. struct vcpu_vmx *vmx = arg;
  282. int cpu = raw_smp_processor_id();
  283. if (vmx->vcpu.cpu == cpu)
  284. vmcs_clear(vmx->vmcs);
  285. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  286. per_cpu(current_vmcs, cpu) = NULL;
  287. rdtscll(vmx->vcpu.arch.host_tsc);
  288. list_del(&vmx->local_vcpus_link);
  289. vmx->vcpu.cpu = -1;
  290. vmx->launched = 0;
  291. }
  292. static void vcpu_clear(struct vcpu_vmx *vmx)
  293. {
  294. if (vmx->vcpu.cpu == -1)
  295. return;
  296. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  297. }
  298. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  299. {
  300. if (vmx->vpid == 0)
  301. return;
  302. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  303. }
  304. static inline void ept_sync_global(void)
  305. {
  306. if (cpu_has_vmx_invept_global())
  307. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  308. }
  309. static inline void ept_sync_context(u64 eptp)
  310. {
  311. if (vm_need_ept()) {
  312. if (cpu_has_vmx_invept_context())
  313. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  314. else
  315. ept_sync_global();
  316. }
  317. }
  318. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  319. {
  320. if (vm_need_ept()) {
  321. if (cpu_has_vmx_invept_individual_addr())
  322. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  323. eptp, gpa);
  324. else
  325. ept_sync_context(eptp);
  326. }
  327. }
  328. static unsigned long vmcs_readl(unsigned long field)
  329. {
  330. unsigned long value;
  331. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  332. : "=a"(value) : "d"(field) : "cc");
  333. return value;
  334. }
  335. static u16 vmcs_read16(unsigned long field)
  336. {
  337. return vmcs_readl(field);
  338. }
  339. static u32 vmcs_read32(unsigned long field)
  340. {
  341. return vmcs_readl(field);
  342. }
  343. static u64 vmcs_read64(unsigned long field)
  344. {
  345. #ifdef CONFIG_X86_64
  346. return vmcs_readl(field);
  347. #else
  348. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  349. #endif
  350. }
  351. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  352. {
  353. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  354. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  355. dump_stack();
  356. }
  357. static void vmcs_writel(unsigned long field, unsigned long value)
  358. {
  359. u8 error;
  360. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  361. : "=q"(error) : "a"(value), "d"(field) : "cc");
  362. if (unlikely(error))
  363. vmwrite_error(field, value);
  364. }
  365. static void vmcs_write16(unsigned long field, u16 value)
  366. {
  367. vmcs_writel(field, value);
  368. }
  369. static void vmcs_write32(unsigned long field, u32 value)
  370. {
  371. vmcs_writel(field, value);
  372. }
  373. static void vmcs_write64(unsigned long field, u64 value)
  374. {
  375. vmcs_writel(field, value);
  376. #ifndef CONFIG_X86_64
  377. asm volatile ("");
  378. vmcs_writel(field+1, value >> 32);
  379. #endif
  380. }
  381. static void vmcs_clear_bits(unsigned long field, u32 mask)
  382. {
  383. vmcs_writel(field, vmcs_readl(field) & ~mask);
  384. }
  385. static void vmcs_set_bits(unsigned long field, u32 mask)
  386. {
  387. vmcs_writel(field, vmcs_readl(field) | mask);
  388. }
  389. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  390. {
  391. u32 eb;
  392. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  393. if (!vcpu->fpu_active)
  394. eb |= 1u << NM_VECTOR;
  395. if (vcpu->guest_debug.enabled)
  396. eb |= 1u << 1;
  397. if (vcpu->arch.rmode.active)
  398. eb = ~0;
  399. if (vm_need_ept())
  400. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  401. vmcs_write32(EXCEPTION_BITMAP, eb);
  402. }
  403. static void reload_tss(void)
  404. {
  405. /*
  406. * VT restores TR but not its size. Useless.
  407. */
  408. struct descriptor_table gdt;
  409. struct desc_struct *descs;
  410. kvm_get_gdt(&gdt);
  411. descs = (void *)gdt.base;
  412. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  413. load_TR_desc();
  414. }
  415. static void load_transition_efer(struct vcpu_vmx *vmx)
  416. {
  417. int efer_offset = vmx->msr_offset_efer;
  418. u64 host_efer = vmx->host_msrs[efer_offset].data;
  419. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  420. u64 ignore_bits;
  421. if (efer_offset < 0)
  422. return;
  423. /*
  424. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  425. * outside long mode
  426. */
  427. ignore_bits = EFER_NX | EFER_SCE;
  428. #ifdef CONFIG_X86_64
  429. ignore_bits |= EFER_LMA | EFER_LME;
  430. /* SCE is meaningful only in long mode on Intel */
  431. if (guest_efer & EFER_LMA)
  432. ignore_bits &= ~(u64)EFER_SCE;
  433. #endif
  434. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  435. return;
  436. vmx->host_state.guest_efer_loaded = 1;
  437. guest_efer &= ~ignore_bits;
  438. guest_efer |= host_efer & ignore_bits;
  439. wrmsrl(MSR_EFER, guest_efer);
  440. vmx->vcpu.stat.efer_reload++;
  441. }
  442. static void reload_host_efer(struct vcpu_vmx *vmx)
  443. {
  444. if (vmx->host_state.guest_efer_loaded) {
  445. vmx->host_state.guest_efer_loaded = 0;
  446. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  447. }
  448. }
  449. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  450. {
  451. struct vcpu_vmx *vmx = to_vmx(vcpu);
  452. if (vmx->host_state.loaded)
  453. return;
  454. vmx->host_state.loaded = 1;
  455. /*
  456. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  457. * allow segment selectors with cpl > 0 or ti == 1.
  458. */
  459. vmx->host_state.ldt_sel = kvm_read_ldt();
  460. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  461. vmx->host_state.fs_sel = kvm_read_fs();
  462. if (!(vmx->host_state.fs_sel & 7)) {
  463. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  464. vmx->host_state.fs_reload_needed = 0;
  465. } else {
  466. vmcs_write16(HOST_FS_SELECTOR, 0);
  467. vmx->host_state.fs_reload_needed = 1;
  468. }
  469. vmx->host_state.gs_sel = kvm_read_gs();
  470. if (!(vmx->host_state.gs_sel & 7))
  471. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  472. else {
  473. vmcs_write16(HOST_GS_SELECTOR, 0);
  474. vmx->host_state.gs_ldt_reload_needed = 1;
  475. }
  476. #ifdef CONFIG_X86_64
  477. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  478. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  479. #else
  480. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  481. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  482. #endif
  483. #ifdef CONFIG_X86_64
  484. if (is_long_mode(&vmx->vcpu))
  485. save_msrs(vmx->host_msrs +
  486. vmx->msr_offset_kernel_gs_base, 1);
  487. #endif
  488. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  489. load_transition_efer(vmx);
  490. }
  491. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  492. {
  493. unsigned long flags;
  494. if (!vmx->host_state.loaded)
  495. return;
  496. ++vmx->vcpu.stat.host_state_reload;
  497. vmx->host_state.loaded = 0;
  498. if (vmx->host_state.fs_reload_needed)
  499. kvm_load_fs(vmx->host_state.fs_sel);
  500. if (vmx->host_state.gs_ldt_reload_needed) {
  501. kvm_load_ldt(vmx->host_state.ldt_sel);
  502. /*
  503. * If we have to reload gs, we must take care to
  504. * preserve our gs base.
  505. */
  506. local_irq_save(flags);
  507. kvm_load_gs(vmx->host_state.gs_sel);
  508. #ifdef CONFIG_X86_64
  509. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  510. #endif
  511. local_irq_restore(flags);
  512. }
  513. reload_tss();
  514. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  515. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  516. reload_host_efer(vmx);
  517. }
  518. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  519. {
  520. preempt_disable();
  521. __vmx_load_host_state(vmx);
  522. preempt_enable();
  523. }
  524. /*
  525. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  526. * vcpu mutex is already taken.
  527. */
  528. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  529. {
  530. struct vcpu_vmx *vmx = to_vmx(vcpu);
  531. u64 phys_addr = __pa(vmx->vmcs);
  532. u64 tsc_this, delta, new_offset;
  533. if (vcpu->cpu != cpu) {
  534. vcpu_clear(vmx);
  535. kvm_migrate_timers(vcpu);
  536. vpid_sync_vcpu_all(vmx);
  537. local_irq_disable();
  538. list_add(&vmx->local_vcpus_link,
  539. &per_cpu(vcpus_on_cpu, cpu));
  540. local_irq_enable();
  541. }
  542. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  543. u8 error;
  544. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  545. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  546. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  547. : "cc");
  548. if (error)
  549. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  550. vmx->vmcs, phys_addr);
  551. }
  552. if (vcpu->cpu != cpu) {
  553. struct descriptor_table dt;
  554. unsigned long sysenter_esp;
  555. vcpu->cpu = cpu;
  556. /*
  557. * Linux uses per-cpu TSS and GDT, so set these when switching
  558. * processors.
  559. */
  560. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  561. kvm_get_gdt(&dt);
  562. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  563. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  564. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  565. /*
  566. * Make sure the time stamp counter is monotonous.
  567. */
  568. rdtscll(tsc_this);
  569. if (tsc_this < vcpu->arch.host_tsc) {
  570. delta = vcpu->arch.host_tsc - tsc_this;
  571. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  572. vmcs_write64(TSC_OFFSET, new_offset);
  573. }
  574. }
  575. }
  576. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  577. {
  578. __vmx_load_host_state(to_vmx(vcpu));
  579. }
  580. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  581. {
  582. if (vcpu->fpu_active)
  583. return;
  584. vcpu->fpu_active = 1;
  585. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  586. if (vcpu->arch.cr0 & X86_CR0_TS)
  587. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  588. update_exception_bitmap(vcpu);
  589. }
  590. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  591. {
  592. if (!vcpu->fpu_active)
  593. return;
  594. vcpu->fpu_active = 0;
  595. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  596. update_exception_bitmap(vcpu);
  597. }
  598. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  599. {
  600. return vmcs_readl(GUEST_RFLAGS);
  601. }
  602. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  603. {
  604. if (vcpu->arch.rmode.active)
  605. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  606. vmcs_writel(GUEST_RFLAGS, rflags);
  607. }
  608. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  609. {
  610. unsigned long rip;
  611. u32 interruptibility;
  612. rip = vmcs_readl(GUEST_RIP);
  613. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  614. vmcs_writel(GUEST_RIP, rip);
  615. /*
  616. * We emulated an instruction, so temporary interrupt blocking
  617. * should be removed, if set.
  618. */
  619. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  620. if (interruptibility & 3)
  621. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  622. interruptibility & ~3);
  623. vcpu->arch.interrupt_window_open = 1;
  624. }
  625. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  626. bool has_error_code, u32 error_code)
  627. {
  628. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  629. nr | INTR_TYPE_EXCEPTION
  630. | (has_error_code ? INTR_INFO_DELIVER_CODE_MASK : 0)
  631. | INTR_INFO_VALID_MASK);
  632. if (has_error_code)
  633. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  634. }
  635. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  636. {
  637. struct vcpu_vmx *vmx = to_vmx(vcpu);
  638. return !(vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  639. }
  640. /*
  641. * Swap MSR entry in host/guest MSR entry array.
  642. */
  643. #ifdef CONFIG_X86_64
  644. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  645. {
  646. struct kvm_msr_entry tmp;
  647. tmp = vmx->guest_msrs[to];
  648. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  649. vmx->guest_msrs[from] = tmp;
  650. tmp = vmx->host_msrs[to];
  651. vmx->host_msrs[to] = vmx->host_msrs[from];
  652. vmx->host_msrs[from] = tmp;
  653. }
  654. #endif
  655. /*
  656. * Set up the vmcs to automatically save and restore system
  657. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  658. * mode, as fiddling with msrs is very expensive.
  659. */
  660. static void setup_msrs(struct vcpu_vmx *vmx)
  661. {
  662. int save_nmsrs;
  663. vmx_load_host_state(vmx);
  664. save_nmsrs = 0;
  665. #ifdef CONFIG_X86_64
  666. if (is_long_mode(&vmx->vcpu)) {
  667. int index;
  668. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  669. if (index >= 0)
  670. move_msr_up(vmx, index, save_nmsrs++);
  671. index = __find_msr_index(vmx, MSR_LSTAR);
  672. if (index >= 0)
  673. move_msr_up(vmx, index, save_nmsrs++);
  674. index = __find_msr_index(vmx, MSR_CSTAR);
  675. if (index >= 0)
  676. move_msr_up(vmx, index, save_nmsrs++);
  677. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  678. if (index >= 0)
  679. move_msr_up(vmx, index, save_nmsrs++);
  680. /*
  681. * MSR_K6_STAR is only needed on long mode guests, and only
  682. * if efer.sce is enabled.
  683. */
  684. index = __find_msr_index(vmx, MSR_K6_STAR);
  685. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  686. move_msr_up(vmx, index, save_nmsrs++);
  687. }
  688. #endif
  689. vmx->save_nmsrs = save_nmsrs;
  690. #ifdef CONFIG_X86_64
  691. vmx->msr_offset_kernel_gs_base =
  692. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  693. #endif
  694. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  695. }
  696. /*
  697. * reads and returns guest's timestamp counter "register"
  698. * guest_tsc = host_tsc + tsc_offset -- 21.3
  699. */
  700. static u64 guest_read_tsc(void)
  701. {
  702. u64 host_tsc, tsc_offset;
  703. rdtscll(host_tsc);
  704. tsc_offset = vmcs_read64(TSC_OFFSET);
  705. return host_tsc + tsc_offset;
  706. }
  707. /*
  708. * writes 'guest_tsc' into guest's timestamp counter "register"
  709. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  710. */
  711. static void guest_write_tsc(u64 guest_tsc)
  712. {
  713. u64 host_tsc;
  714. rdtscll(host_tsc);
  715. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  716. }
  717. /*
  718. * Reads an msr value (of 'msr_index') into 'pdata'.
  719. * Returns 0 on success, non-0 otherwise.
  720. * Assumes vcpu_load() was already called.
  721. */
  722. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  723. {
  724. u64 data;
  725. struct kvm_msr_entry *msr;
  726. if (!pdata) {
  727. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  728. return -EINVAL;
  729. }
  730. switch (msr_index) {
  731. #ifdef CONFIG_X86_64
  732. case MSR_FS_BASE:
  733. data = vmcs_readl(GUEST_FS_BASE);
  734. break;
  735. case MSR_GS_BASE:
  736. data = vmcs_readl(GUEST_GS_BASE);
  737. break;
  738. case MSR_EFER:
  739. return kvm_get_msr_common(vcpu, msr_index, pdata);
  740. #endif
  741. case MSR_IA32_TIME_STAMP_COUNTER:
  742. data = guest_read_tsc();
  743. break;
  744. case MSR_IA32_SYSENTER_CS:
  745. data = vmcs_read32(GUEST_SYSENTER_CS);
  746. break;
  747. case MSR_IA32_SYSENTER_EIP:
  748. data = vmcs_readl(GUEST_SYSENTER_EIP);
  749. break;
  750. case MSR_IA32_SYSENTER_ESP:
  751. data = vmcs_readl(GUEST_SYSENTER_ESP);
  752. break;
  753. default:
  754. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  755. if (msr) {
  756. data = msr->data;
  757. break;
  758. }
  759. return kvm_get_msr_common(vcpu, msr_index, pdata);
  760. }
  761. *pdata = data;
  762. return 0;
  763. }
  764. /*
  765. * Writes msr value into into the appropriate "register".
  766. * Returns 0 on success, non-0 otherwise.
  767. * Assumes vcpu_load() was already called.
  768. */
  769. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  770. {
  771. struct vcpu_vmx *vmx = to_vmx(vcpu);
  772. struct kvm_msr_entry *msr;
  773. int ret = 0;
  774. switch (msr_index) {
  775. #ifdef CONFIG_X86_64
  776. case MSR_EFER:
  777. vmx_load_host_state(vmx);
  778. ret = kvm_set_msr_common(vcpu, msr_index, data);
  779. break;
  780. case MSR_FS_BASE:
  781. vmcs_writel(GUEST_FS_BASE, data);
  782. break;
  783. case MSR_GS_BASE:
  784. vmcs_writel(GUEST_GS_BASE, data);
  785. break;
  786. #endif
  787. case MSR_IA32_SYSENTER_CS:
  788. vmcs_write32(GUEST_SYSENTER_CS, data);
  789. break;
  790. case MSR_IA32_SYSENTER_EIP:
  791. vmcs_writel(GUEST_SYSENTER_EIP, data);
  792. break;
  793. case MSR_IA32_SYSENTER_ESP:
  794. vmcs_writel(GUEST_SYSENTER_ESP, data);
  795. break;
  796. case MSR_IA32_TIME_STAMP_COUNTER:
  797. guest_write_tsc(data);
  798. break;
  799. case MSR_P6_PERFCTR0:
  800. case MSR_P6_PERFCTR1:
  801. case MSR_P6_EVNTSEL0:
  802. case MSR_P6_EVNTSEL1:
  803. /*
  804. * Just discard all writes to the performance counters; this
  805. * should keep both older linux and windows 64-bit guests
  806. * happy
  807. */
  808. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", msr_index, data);
  809. break;
  810. default:
  811. vmx_load_host_state(vmx);
  812. msr = find_msr_entry(vmx, msr_index);
  813. if (msr) {
  814. msr->data = data;
  815. break;
  816. }
  817. ret = kvm_set_msr_common(vcpu, msr_index, data);
  818. }
  819. return ret;
  820. }
  821. /*
  822. * Sync the rsp and rip registers into the vcpu structure. This allows
  823. * registers to be accessed by indexing vcpu->arch.regs.
  824. */
  825. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  826. {
  827. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  828. vcpu->arch.rip = vmcs_readl(GUEST_RIP);
  829. }
  830. /*
  831. * Syncs rsp and rip back into the vmcs. Should be called after possible
  832. * modification.
  833. */
  834. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  835. {
  836. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  837. vmcs_writel(GUEST_RIP, vcpu->arch.rip);
  838. }
  839. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  840. {
  841. unsigned long dr7 = 0x400;
  842. int old_singlestep;
  843. old_singlestep = vcpu->guest_debug.singlestep;
  844. vcpu->guest_debug.enabled = dbg->enabled;
  845. if (vcpu->guest_debug.enabled) {
  846. int i;
  847. dr7 |= 0x200; /* exact */
  848. for (i = 0; i < 4; ++i) {
  849. if (!dbg->breakpoints[i].enabled)
  850. continue;
  851. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  852. dr7 |= 2 << (i*2); /* global enable */
  853. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  854. }
  855. vcpu->guest_debug.singlestep = dbg->singlestep;
  856. } else
  857. vcpu->guest_debug.singlestep = 0;
  858. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  859. unsigned long flags;
  860. flags = vmcs_readl(GUEST_RFLAGS);
  861. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  862. vmcs_writel(GUEST_RFLAGS, flags);
  863. }
  864. update_exception_bitmap(vcpu);
  865. vmcs_writel(GUEST_DR7, dr7);
  866. return 0;
  867. }
  868. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  869. {
  870. struct vcpu_vmx *vmx = to_vmx(vcpu);
  871. u32 idtv_info_field;
  872. idtv_info_field = vmx->idt_vectoring_info;
  873. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  874. if (is_external_interrupt(idtv_info_field))
  875. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  876. else
  877. printk(KERN_DEBUG "pending exception: not handled yet\n");
  878. }
  879. return -1;
  880. }
  881. static __init int cpu_has_kvm_support(void)
  882. {
  883. unsigned long ecx = cpuid_ecx(1);
  884. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  885. }
  886. static __init int vmx_disabled_by_bios(void)
  887. {
  888. u64 msr;
  889. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  890. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  891. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  892. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  893. /* locked but not enabled */
  894. }
  895. static void hardware_enable(void *garbage)
  896. {
  897. int cpu = raw_smp_processor_id();
  898. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  899. u64 old;
  900. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  901. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  902. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  903. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  904. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  905. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  906. /* enable and lock */
  907. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  908. MSR_IA32_FEATURE_CONTROL_LOCKED |
  909. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  910. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  911. asm volatile (ASM_VMX_VMXON_RAX
  912. : : "a"(&phys_addr), "m"(phys_addr)
  913. : "memory", "cc");
  914. }
  915. static void vmclear_local_vcpus(void)
  916. {
  917. int cpu = raw_smp_processor_id();
  918. struct vcpu_vmx *vmx, *n;
  919. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  920. local_vcpus_link)
  921. __vcpu_clear(vmx);
  922. }
  923. static void hardware_disable(void *garbage)
  924. {
  925. vmclear_local_vcpus();
  926. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  927. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  928. }
  929. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  930. u32 msr, u32 *result)
  931. {
  932. u32 vmx_msr_low, vmx_msr_high;
  933. u32 ctl = ctl_min | ctl_opt;
  934. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  935. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  936. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  937. /* Ensure minimum (required) set of control bits are supported. */
  938. if (ctl_min & ~ctl)
  939. return -EIO;
  940. *result = ctl;
  941. return 0;
  942. }
  943. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  944. {
  945. u32 vmx_msr_low, vmx_msr_high;
  946. u32 min, opt, min2, opt2;
  947. u32 _pin_based_exec_control = 0;
  948. u32 _cpu_based_exec_control = 0;
  949. u32 _cpu_based_2nd_exec_control = 0;
  950. u32 _vmexit_control = 0;
  951. u32 _vmentry_control = 0;
  952. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  953. opt = PIN_BASED_VIRTUAL_NMIS;
  954. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  955. &_pin_based_exec_control) < 0)
  956. return -EIO;
  957. min = CPU_BASED_HLT_EXITING |
  958. #ifdef CONFIG_X86_64
  959. CPU_BASED_CR8_LOAD_EXITING |
  960. CPU_BASED_CR8_STORE_EXITING |
  961. #endif
  962. CPU_BASED_CR3_LOAD_EXITING |
  963. CPU_BASED_CR3_STORE_EXITING |
  964. CPU_BASED_USE_IO_BITMAPS |
  965. CPU_BASED_MOV_DR_EXITING |
  966. CPU_BASED_USE_TSC_OFFSETING;
  967. opt = CPU_BASED_TPR_SHADOW |
  968. CPU_BASED_USE_MSR_BITMAPS |
  969. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  970. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  971. &_cpu_based_exec_control) < 0)
  972. return -EIO;
  973. #ifdef CONFIG_X86_64
  974. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  975. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  976. ~CPU_BASED_CR8_STORE_EXITING;
  977. #endif
  978. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  979. min2 = 0;
  980. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  981. SECONDARY_EXEC_WBINVD_EXITING |
  982. SECONDARY_EXEC_ENABLE_VPID |
  983. SECONDARY_EXEC_ENABLE_EPT;
  984. if (adjust_vmx_controls(min2, opt2,
  985. MSR_IA32_VMX_PROCBASED_CTLS2,
  986. &_cpu_based_2nd_exec_control) < 0)
  987. return -EIO;
  988. }
  989. #ifndef CONFIG_X86_64
  990. if (!(_cpu_based_2nd_exec_control &
  991. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  992. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  993. #endif
  994. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  995. /* CR3 accesses don't need to cause VM Exits when EPT enabled */
  996. min &= ~(CPU_BASED_CR3_LOAD_EXITING |
  997. CPU_BASED_CR3_STORE_EXITING);
  998. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  999. &_cpu_based_exec_control) < 0)
  1000. return -EIO;
  1001. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1002. vmx_capability.ept, vmx_capability.vpid);
  1003. }
  1004. min = 0;
  1005. #ifdef CONFIG_X86_64
  1006. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1007. #endif
  1008. opt = 0;
  1009. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1010. &_vmexit_control) < 0)
  1011. return -EIO;
  1012. min = opt = 0;
  1013. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1014. &_vmentry_control) < 0)
  1015. return -EIO;
  1016. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1017. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1018. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1019. return -EIO;
  1020. #ifdef CONFIG_X86_64
  1021. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1022. if (vmx_msr_high & (1u<<16))
  1023. return -EIO;
  1024. #endif
  1025. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1026. if (((vmx_msr_high >> 18) & 15) != 6)
  1027. return -EIO;
  1028. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1029. vmcs_conf->order = get_order(vmcs_config.size);
  1030. vmcs_conf->revision_id = vmx_msr_low;
  1031. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1032. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1033. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1034. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1035. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1036. return 0;
  1037. }
  1038. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1039. {
  1040. int node = cpu_to_node(cpu);
  1041. struct page *pages;
  1042. struct vmcs *vmcs;
  1043. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  1044. if (!pages)
  1045. return NULL;
  1046. vmcs = page_address(pages);
  1047. memset(vmcs, 0, vmcs_config.size);
  1048. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1049. return vmcs;
  1050. }
  1051. static struct vmcs *alloc_vmcs(void)
  1052. {
  1053. return alloc_vmcs_cpu(raw_smp_processor_id());
  1054. }
  1055. static void free_vmcs(struct vmcs *vmcs)
  1056. {
  1057. free_pages((unsigned long)vmcs, vmcs_config.order);
  1058. }
  1059. static void free_kvm_area(void)
  1060. {
  1061. int cpu;
  1062. for_each_online_cpu(cpu)
  1063. free_vmcs(per_cpu(vmxarea, cpu));
  1064. }
  1065. static __init int alloc_kvm_area(void)
  1066. {
  1067. int cpu;
  1068. for_each_online_cpu(cpu) {
  1069. struct vmcs *vmcs;
  1070. vmcs = alloc_vmcs_cpu(cpu);
  1071. if (!vmcs) {
  1072. free_kvm_area();
  1073. return -ENOMEM;
  1074. }
  1075. per_cpu(vmxarea, cpu) = vmcs;
  1076. }
  1077. return 0;
  1078. }
  1079. static __init int hardware_setup(void)
  1080. {
  1081. if (setup_vmcs_config(&vmcs_config) < 0)
  1082. return -EIO;
  1083. if (boot_cpu_has(X86_FEATURE_NX))
  1084. kvm_enable_efer_bits(EFER_NX);
  1085. return alloc_kvm_area();
  1086. }
  1087. static __exit void hardware_unsetup(void)
  1088. {
  1089. free_kvm_area();
  1090. }
  1091. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1092. {
  1093. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1094. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1095. vmcs_write16(sf->selector, save->selector);
  1096. vmcs_writel(sf->base, save->base);
  1097. vmcs_write32(sf->limit, save->limit);
  1098. vmcs_write32(sf->ar_bytes, save->ar);
  1099. } else {
  1100. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1101. << AR_DPL_SHIFT;
  1102. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1103. }
  1104. }
  1105. static void enter_pmode(struct kvm_vcpu *vcpu)
  1106. {
  1107. unsigned long flags;
  1108. vcpu->arch.rmode.active = 0;
  1109. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  1110. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  1111. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  1112. flags = vmcs_readl(GUEST_RFLAGS);
  1113. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1114. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  1115. vmcs_writel(GUEST_RFLAGS, flags);
  1116. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1117. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1118. update_exception_bitmap(vcpu);
  1119. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1120. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1121. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1122. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1123. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1124. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1125. vmcs_write16(GUEST_CS_SELECTOR,
  1126. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1127. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1128. }
  1129. static gva_t rmode_tss_base(struct kvm *kvm)
  1130. {
  1131. if (!kvm->arch.tss_addr) {
  1132. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1133. kvm->memslots[0].npages - 3;
  1134. return base_gfn << PAGE_SHIFT;
  1135. }
  1136. return kvm->arch.tss_addr;
  1137. }
  1138. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1139. {
  1140. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1141. save->selector = vmcs_read16(sf->selector);
  1142. save->base = vmcs_readl(sf->base);
  1143. save->limit = vmcs_read32(sf->limit);
  1144. save->ar = vmcs_read32(sf->ar_bytes);
  1145. vmcs_write16(sf->selector, save->base >> 4);
  1146. vmcs_write32(sf->base, save->base & 0xfffff);
  1147. vmcs_write32(sf->limit, 0xffff);
  1148. vmcs_write32(sf->ar_bytes, 0xf3);
  1149. }
  1150. static void enter_rmode(struct kvm_vcpu *vcpu)
  1151. {
  1152. unsigned long flags;
  1153. vcpu->arch.rmode.active = 1;
  1154. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1155. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1156. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1157. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1158. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1159. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1160. flags = vmcs_readl(GUEST_RFLAGS);
  1161. vcpu->arch.rmode.save_iopl
  1162. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1163. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1164. vmcs_writel(GUEST_RFLAGS, flags);
  1165. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1166. update_exception_bitmap(vcpu);
  1167. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1168. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1169. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1170. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1171. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1172. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1173. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1174. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1175. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1176. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1177. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1178. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1179. kvm_mmu_reset_context(vcpu);
  1180. init_rmode(vcpu->kvm);
  1181. }
  1182. #ifdef CONFIG_X86_64
  1183. static void enter_lmode(struct kvm_vcpu *vcpu)
  1184. {
  1185. u32 guest_tr_ar;
  1186. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1187. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1188. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1189. __func__);
  1190. vmcs_write32(GUEST_TR_AR_BYTES,
  1191. (guest_tr_ar & ~AR_TYPE_MASK)
  1192. | AR_TYPE_BUSY_64_TSS);
  1193. }
  1194. vcpu->arch.shadow_efer |= EFER_LMA;
  1195. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1196. vmcs_write32(VM_ENTRY_CONTROLS,
  1197. vmcs_read32(VM_ENTRY_CONTROLS)
  1198. | VM_ENTRY_IA32E_MODE);
  1199. }
  1200. static void exit_lmode(struct kvm_vcpu *vcpu)
  1201. {
  1202. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1203. vmcs_write32(VM_ENTRY_CONTROLS,
  1204. vmcs_read32(VM_ENTRY_CONTROLS)
  1205. & ~VM_ENTRY_IA32E_MODE);
  1206. }
  1207. #endif
  1208. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1209. {
  1210. vpid_sync_vcpu_all(to_vmx(vcpu));
  1211. if (vm_need_ept())
  1212. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1213. }
  1214. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1215. {
  1216. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1217. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1218. }
  1219. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1220. {
  1221. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1222. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1223. printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
  1224. return;
  1225. }
  1226. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1227. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1228. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1229. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1230. }
  1231. }
  1232. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1233. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1234. unsigned long cr0,
  1235. struct kvm_vcpu *vcpu)
  1236. {
  1237. if (!(cr0 & X86_CR0_PG)) {
  1238. /* From paging/starting to nonpaging */
  1239. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1240. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1241. (CPU_BASED_CR3_LOAD_EXITING |
  1242. CPU_BASED_CR3_STORE_EXITING));
  1243. vcpu->arch.cr0 = cr0;
  1244. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1245. *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
  1246. *hw_cr0 &= ~X86_CR0_WP;
  1247. } else if (!is_paging(vcpu)) {
  1248. /* From nonpaging to paging */
  1249. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1250. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1251. ~(CPU_BASED_CR3_LOAD_EXITING |
  1252. CPU_BASED_CR3_STORE_EXITING));
  1253. vcpu->arch.cr0 = cr0;
  1254. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1255. if (!(vcpu->arch.cr0 & X86_CR0_WP))
  1256. *hw_cr0 &= ~X86_CR0_WP;
  1257. }
  1258. }
  1259. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1260. struct kvm_vcpu *vcpu)
  1261. {
  1262. if (!is_paging(vcpu)) {
  1263. *hw_cr4 &= ~X86_CR4_PAE;
  1264. *hw_cr4 |= X86_CR4_PSE;
  1265. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1266. *hw_cr4 &= ~X86_CR4_PAE;
  1267. }
  1268. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1269. {
  1270. unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
  1271. KVM_VM_CR0_ALWAYS_ON;
  1272. vmx_fpu_deactivate(vcpu);
  1273. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1274. enter_pmode(vcpu);
  1275. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1276. enter_rmode(vcpu);
  1277. #ifdef CONFIG_X86_64
  1278. if (vcpu->arch.shadow_efer & EFER_LME) {
  1279. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1280. enter_lmode(vcpu);
  1281. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1282. exit_lmode(vcpu);
  1283. }
  1284. #endif
  1285. if (vm_need_ept())
  1286. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1287. vmcs_writel(CR0_READ_SHADOW, cr0);
  1288. vmcs_writel(GUEST_CR0, hw_cr0);
  1289. vcpu->arch.cr0 = cr0;
  1290. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1291. vmx_fpu_activate(vcpu);
  1292. }
  1293. static u64 construct_eptp(unsigned long root_hpa)
  1294. {
  1295. u64 eptp;
  1296. /* TODO write the value reading from MSR */
  1297. eptp = VMX_EPT_DEFAULT_MT |
  1298. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1299. eptp |= (root_hpa & PAGE_MASK);
  1300. return eptp;
  1301. }
  1302. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1303. {
  1304. unsigned long guest_cr3;
  1305. u64 eptp;
  1306. guest_cr3 = cr3;
  1307. if (vm_need_ept()) {
  1308. eptp = construct_eptp(cr3);
  1309. vmcs_write64(EPT_POINTER, eptp);
  1310. ept_sync_context(eptp);
  1311. ept_load_pdptrs(vcpu);
  1312. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1313. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1314. }
  1315. vmx_flush_tlb(vcpu);
  1316. vmcs_writel(GUEST_CR3, guest_cr3);
  1317. if (vcpu->arch.cr0 & X86_CR0_PE)
  1318. vmx_fpu_deactivate(vcpu);
  1319. }
  1320. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1321. {
  1322. unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
  1323. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1324. vcpu->arch.cr4 = cr4;
  1325. if (vm_need_ept())
  1326. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1327. vmcs_writel(CR4_READ_SHADOW, cr4);
  1328. vmcs_writel(GUEST_CR4, hw_cr4);
  1329. }
  1330. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1331. {
  1332. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1333. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1334. vcpu->arch.shadow_efer = efer;
  1335. if (!msr)
  1336. return;
  1337. if (efer & EFER_LMA) {
  1338. vmcs_write32(VM_ENTRY_CONTROLS,
  1339. vmcs_read32(VM_ENTRY_CONTROLS) |
  1340. VM_ENTRY_IA32E_MODE);
  1341. msr->data = efer;
  1342. } else {
  1343. vmcs_write32(VM_ENTRY_CONTROLS,
  1344. vmcs_read32(VM_ENTRY_CONTROLS) &
  1345. ~VM_ENTRY_IA32E_MODE);
  1346. msr->data = efer & ~EFER_LME;
  1347. }
  1348. setup_msrs(vmx);
  1349. }
  1350. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1351. {
  1352. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1353. return vmcs_readl(sf->base);
  1354. }
  1355. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1356. struct kvm_segment *var, int seg)
  1357. {
  1358. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1359. u32 ar;
  1360. var->base = vmcs_readl(sf->base);
  1361. var->limit = vmcs_read32(sf->limit);
  1362. var->selector = vmcs_read16(sf->selector);
  1363. ar = vmcs_read32(sf->ar_bytes);
  1364. if (ar & AR_UNUSABLE_MASK)
  1365. ar = 0;
  1366. var->type = ar & 15;
  1367. var->s = (ar >> 4) & 1;
  1368. var->dpl = (ar >> 5) & 3;
  1369. var->present = (ar >> 7) & 1;
  1370. var->avl = (ar >> 12) & 1;
  1371. var->l = (ar >> 13) & 1;
  1372. var->db = (ar >> 14) & 1;
  1373. var->g = (ar >> 15) & 1;
  1374. var->unusable = (ar >> 16) & 1;
  1375. }
  1376. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1377. {
  1378. struct kvm_segment kvm_seg;
  1379. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1380. return 0;
  1381. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1382. return 3;
  1383. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1384. return kvm_seg.selector & 3;
  1385. }
  1386. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1387. {
  1388. u32 ar;
  1389. if (var->unusable)
  1390. ar = 1 << 16;
  1391. else {
  1392. ar = var->type & 15;
  1393. ar |= (var->s & 1) << 4;
  1394. ar |= (var->dpl & 3) << 5;
  1395. ar |= (var->present & 1) << 7;
  1396. ar |= (var->avl & 1) << 12;
  1397. ar |= (var->l & 1) << 13;
  1398. ar |= (var->db & 1) << 14;
  1399. ar |= (var->g & 1) << 15;
  1400. }
  1401. if (ar == 0) /* a 0 value means unusable */
  1402. ar = AR_UNUSABLE_MASK;
  1403. return ar;
  1404. }
  1405. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1406. struct kvm_segment *var, int seg)
  1407. {
  1408. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1409. u32 ar;
  1410. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1411. vcpu->arch.rmode.tr.selector = var->selector;
  1412. vcpu->arch.rmode.tr.base = var->base;
  1413. vcpu->arch.rmode.tr.limit = var->limit;
  1414. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1415. return;
  1416. }
  1417. vmcs_writel(sf->base, var->base);
  1418. vmcs_write32(sf->limit, var->limit);
  1419. vmcs_write16(sf->selector, var->selector);
  1420. if (vcpu->arch.rmode.active && var->s) {
  1421. /*
  1422. * Hack real-mode segments into vm86 compatibility.
  1423. */
  1424. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1425. vmcs_writel(sf->base, 0xf0000);
  1426. ar = 0xf3;
  1427. } else
  1428. ar = vmx_segment_access_rights(var);
  1429. vmcs_write32(sf->ar_bytes, ar);
  1430. }
  1431. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1432. {
  1433. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1434. *db = (ar >> 14) & 1;
  1435. *l = (ar >> 13) & 1;
  1436. }
  1437. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1438. {
  1439. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1440. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1441. }
  1442. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1443. {
  1444. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1445. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1446. }
  1447. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1448. {
  1449. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1450. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1451. }
  1452. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1453. {
  1454. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1455. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1456. }
  1457. static int init_rmode_tss(struct kvm *kvm)
  1458. {
  1459. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1460. u16 data = 0;
  1461. int ret = 0;
  1462. int r;
  1463. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1464. if (r < 0)
  1465. goto out;
  1466. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1467. r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
  1468. if (r < 0)
  1469. goto out;
  1470. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1471. if (r < 0)
  1472. goto out;
  1473. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1474. if (r < 0)
  1475. goto out;
  1476. data = ~0;
  1477. r = kvm_write_guest_page(kvm, fn, &data,
  1478. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1479. sizeof(u8));
  1480. if (r < 0)
  1481. goto out;
  1482. ret = 1;
  1483. out:
  1484. return ret;
  1485. }
  1486. static int init_rmode_identity_map(struct kvm *kvm)
  1487. {
  1488. int i, r, ret;
  1489. pfn_t identity_map_pfn;
  1490. u32 tmp;
  1491. if (!vm_need_ept())
  1492. return 1;
  1493. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1494. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1495. "haven't been allocated!\n");
  1496. return 0;
  1497. }
  1498. if (likely(kvm->arch.ept_identity_pagetable_done))
  1499. return 1;
  1500. ret = 0;
  1501. identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
  1502. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1503. if (r < 0)
  1504. goto out;
  1505. /* Set up identity-mapping pagetable for EPT in real mode */
  1506. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1507. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1508. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1509. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1510. &tmp, i * sizeof(tmp), sizeof(tmp));
  1511. if (r < 0)
  1512. goto out;
  1513. }
  1514. kvm->arch.ept_identity_pagetable_done = true;
  1515. ret = 1;
  1516. out:
  1517. return ret;
  1518. }
  1519. static void seg_setup(int seg)
  1520. {
  1521. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1522. vmcs_write16(sf->selector, 0);
  1523. vmcs_writel(sf->base, 0);
  1524. vmcs_write32(sf->limit, 0xffff);
  1525. vmcs_write32(sf->ar_bytes, 0x93);
  1526. }
  1527. static int alloc_apic_access_page(struct kvm *kvm)
  1528. {
  1529. struct kvm_userspace_memory_region kvm_userspace_mem;
  1530. int r = 0;
  1531. down_write(&kvm->slots_lock);
  1532. if (kvm->arch.apic_access_page)
  1533. goto out;
  1534. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1535. kvm_userspace_mem.flags = 0;
  1536. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1537. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1538. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1539. if (r)
  1540. goto out;
  1541. down_read(&current->mm->mmap_sem);
  1542. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1543. up_read(&current->mm->mmap_sem);
  1544. out:
  1545. up_write(&kvm->slots_lock);
  1546. return r;
  1547. }
  1548. static int alloc_identity_pagetable(struct kvm *kvm)
  1549. {
  1550. struct kvm_userspace_memory_region kvm_userspace_mem;
  1551. int r = 0;
  1552. down_write(&kvm->slots_lock);
  1553. if (kvm->arch.ept_identity_pagetable)
  1554. goto out;
  1555. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1556. kvm_userspace_mem.flags = 0;
  1557. kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1558. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1559. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1560. if (r)
  1561. goto out;
  1562. down_read(&current->mm->mmap_sem);
  1563. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1564. VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
  1565. up_read(&current->mm->mmap_sem);
  1566. out:
  1567. up_write(&kvm->slots_lock);
  1568. return r;
  1569. }
  1570. static void allocate_vpid(struct vcpu_vmx *vmx)
  1571. {
  1572. int vpid;
  1573. vmx->vpid = 0;
  1574. if (!enable_vpid || !cpu_has_vmx_vpid())
  1575. return;
  1576. spin_lock(&vmx_vpid_lock);
  1577. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1578. if (vpid < VMX_NR_VPIDS) {
  1579. vmx->vpid = vpid;
  1580. __set_bit(vpid, vmx_vpid_bitmap);
  1581. }
  1582. spin_unlock(&vmx_vpid_lock);
  1583. }
  1584. static void vmx_disable_intercept_for_msr(struct page *msr_bitmap, u32 msr)
  1585. {
  1586. void *va;
  1587. if (!cpu_has_vmx_msr_bitmap())
  1588. return;
  1589. /*
  1590. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1591. * have the write-low and read-high bitmap offsets the wrong way round.
  1592. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1593. */
  1594. va = kmap(msr_bitmap);
  1595. if (msr <= 0x1fff) {
  1596. __clear_bit(msr, va + 0x000); /* read-low */
  1597. __clear_bit(msr, va + 0x800); /* write-low */
  1598. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1599. msr &= 0x1fff;
  1600. __clear_bit(msr, va + 0x400); /* read-high */
  1601. __clear_bit(msr, va + 0xc00); /* write-high */
  1602. }
  1603. kunmap(msr_bitmap);
  1604. }
  1605. /*
  1606. * Sets up the vmcs for emulated real mode.
  1607. */
  1608. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1609. {
  1610. u32 host_sysenter_cs;
  1611. u32 junk;
  1612. unsigned long a;
  1613. struct descriptor_table dt;
  1614. int i;
  1615. unsigned long kvm_vmx_return;
  1616. u32 exec_control;
  1617. /* I/O */
  1618. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1619. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1620. if (cpu_has_vmx_msr_bitmap())
  1621. vmcs_write64(MSR_BITMAP, page_to_phys(vmx_msr_bitmap));
  1622. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1623. /* Control */
  1624. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1625. vmcs_config.pin_based_exec_ctrl);
  1626. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1627. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1628. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1629. #ifdef CONFIG_X86_64
  1630. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1631. CPU_BASED_CR8_LOAD_EXITING;
  1632. #endif
  1633. }
  1634. if (!vm_need_ept())
  1635. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1636. CPU_BASED_CR3_LOAD_EXITING;
  1637. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1638. if (cpu_has_secondary_exec_ctrls()) {
  1639. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1640. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1641. exec_control &=
  1642. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1643. if (vmx->vpid == 0)
  1644. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1645. if (!vm_need_ept())
  1646. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1647. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1648. }
  1649. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1650. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1651. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1652. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1653. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1654. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1655. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1656. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1657. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1658. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  1659. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  1660. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1661. #ifdef CONFIG_X86_64
  1662. rdmsrl(MSR_FS_BASE, a);
  1663. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1664. rdmsrl(MSR_GS_BASE, a);
  1665. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1666. #else
  1667. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1668. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1669. #endif
  1670. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1671. kvm_get_idt(&dt);
  1672. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1673. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1674. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1675. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1676. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1677. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1678. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1679. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1680. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1681. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1682. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1683. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1684. for (i = 0; i < NR_VMX_MSR; ++i) {
  1685. u32 index = vmx_msr_index[i];
  1686. u32 data_low, data_high;
  1687. u64 data;
  1688. int j = vmx->nmsrs;
  1689. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1690. continue;
  1691. if (wrmsr_safe(index, data_low, data_high) < 0)
  1692. continue;
  1693. data = data_low | ((u64)data_high << 32);
  1694. vmx->host_msrs[j].index = index;
  1695. vmx->host_msrs[j].reserved = 0;
  1696. vmx->host_msrs[j].data = data;
  1697. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1698. ++vmx->nmsrs;
  1699. }
  1700. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1701. /* 22.2.1, 20.8.1 */
  1702. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1703. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1704. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1705. return 0;
  1706. }
  1707. static int init_rmode(struct kvm *kvm)
  1708. {
  1709. if (!init_rmode_tss(kvm))
  1710. return 0;
  1711. if (!init_rmode_identity_map(kvm))
  1712. return 0;
  1713. return 1;
  1714. }
  1715. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1716. {
  1717. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1718. u64 msr;
  1719. int ret;
  1720. down_read(&vcpu->kvm->slots_lock);
  1721. if (!init_rmode(vmx->vcpu.kvm)) {
  1722. ret = -ENOMEM;
  1723. goto out;
  1724. }
  1725. vmx->vcpu.arch.rmode.active = 0;
  1726. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1727. kvm_set_cr8(&vmx->vcpu, 0);
  1728. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1729. if (vmx->vcpu.vcpu_id == 0)
  1730. msr |= MSR_IA32_APICBASE_BSP;
  1731. kvm_set_apic_base(&vmx->vcpu, msr);
  1732. fx_init(&vmx->vcpu);
  1733. /*
  1734. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1735. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1736. */
  1737. if (vmx->vcpu.vcpu_id == 0) {
  1738. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1739. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1740. } else {
  1741. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1742. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1743. }
  1744. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1745. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1746. seg_setup(VCPU_SREG_DS);
  1747. seg_setup(VCPU_SREG_ES);
  1748. seg_setup(VCPU_SREG_FS);
  1749. seg_setup(VCPU_SREG_GS);
  1750. seg_setup(VCPU_SREG_SS);
  1751. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1752. vmcs_writel(GUEST_TR_BASE, 0);
  1753. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1754. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1755. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1756. vmcs_writel(GUEST_LDTR_BASE, 0);
  1757. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1758. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1759. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1760. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1761. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1762. vmcs_writel(GUEST_RFLAGS, 0x02);
  1763. if (vmx->vcpu.vcpu_id == 0)
  1764. vmcs_writel(GUEST_RIP, 0xfff0);
  1765. else
  1766. vmcs_writel(GUEST_RIP, 0);
  1767. vmcs_writel(GUEST_RSP, 0);
  1768. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1769. vmcs_writel(GUEST_DR7, 0x400);
  1770. vmcs_writel(GUEST_GDTR_BASE, 0);
  1771. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1772. vmcs_writel(GUEST_IDTR_BASE, 0);
  1773. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1774. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1775. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1776. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1777. guest_write_tsc(0);
  1778. /* Special registers */
  1779. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1780. setup_msrs(vmx);
  1781. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1782. if (cpu_has_vmx_tpr_shadow()) {
  1783. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1784. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1785. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1786. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  1787. vmcs_write32(TPR_THRESHOLD, 0);
  1788. }
  1789. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1790. vmcs_write64(APIC_ACCESS_ADDR,
  1791. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  1792. if (vmx->vpid != 0)
  1793. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  1794. vmx->vcpu.arch.cr0 = 0x60000010;
  1795. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  1796. vmx_set_cr4(&vmx->vcpu, 0);
  1797. vmx_set_efer(&vmx->vcpu, 0);
  1798. vmx_fpu_activate(&vmx->vcpu);
  1799. update_exception_bitmap(&vmx->vcpu);
  1800. vpid_sync_vcpu_all(vmx);
  1801. ret = 0;
  1802. out:
  1803. up_read(&vcpu->kvm->slots_lock);
  1804. return ret;
  1805. }
  1806. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1807. {
  1808. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1809. KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
  1810. if (vcpu->arch.rmode.active) {
  1811. vmx->rmode.irq.pending = true;
  1812. vmx->rmode.irq.vector = irq;
  1813. vmx->rmode.irq.rip = vmcs_readl(GUEST_RIP);
  1814. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1815. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  1816. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  1817. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip - 1);
  1818. return;
  1819. }
  1820. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1821. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1822. }
  1823. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  1824. {
  1825. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1826. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  1827. vcpu->arch.nmi_pending = 0;
  1828. }
  1829. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1830. {
  1831. int word_index = __ffs(vcpu->arch.irq_summary);
  1832. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1833. int irq = word_index * BITS_PER_LONG + bit_index;
  1834. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1835. if (!vcpu->arch.irq_pending[word_index])
  1836. clear_bit(word_index, &vcpu->arch.irq_summary);
  1837. vmx_inject_irq(vcpu, irq);
  1838. }
  1839. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1840. struct kvm_run *kvm_run)
  1841. {
  1842. u32 cpu_based_vm_exec_control;
  1843. vcpu->arch.interrupt_window_open =
  1844. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1845. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1846. if (vcpu->arch.interrupt_window_open &&
  1847. vcpu->arch.irq_summary &&
  1848. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1849. /*
  1850. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1851. */
  1852. kvm_do_inject_irq(vcpu);
  1853. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1854. if (!vcpu->arch.interrupt_window_open &&
  1855. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  1856. /*
  1857. * Interrupts blocked. Wait for unblock.
  1858. */
  1859. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1860. else
  1861. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1862. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1863. }
  1864. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1865. {
  1866. int ret;
  1867. struct kvm_userspace_memory_region tss_mem = {
  1868. .slot = 8,
  1869. .guest_phys_addr = addr,
  1870. .memory_size = PAGE_SIZE * 3,
  1871. .flags = 0,
  1872. };
  1873. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  1874. if (ret)
  1875. return ret;
  1876. kvm->arch.tss_addr = addr;
  1877. return 0;
  1878. }
  1879. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1880. {
  1881. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1882. set_debugreg(dbg->bp[0], 0);
  1883. set_debugreg(dbg->bp[1], 1);
  1884. set_debugreg(dbg->bp[2], 2);
  1885. set_debugreg(dbg->bp[3], 3);
  1886. if (dbg->singlestep) {
  1887. unsigned long flags;
  1888. flags = vmcs_readl(GUEST_RFLAGS);
  1889. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1890. vmcs_writel(GUEST_RFLAGS, flags);
  1891. }
  1892. }
  1893. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1894. int vec, u32 err_code)
  1895. {
  1896. if (!vcpu->arch.rmode.active)
  1897. return 0;
  1898. /*
  1899. * Instruction with address size override prefix opcode 0x67
  1900. * Cause the #SS fault with 0 error code in VM86 mode.
  1901. */
  1902. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1903. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1904. return 1;
  1905. return 0;
  1906. }
  1907. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1908. {
  1909. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1910. u32 intr_info, error_code;
  1911. unsigned long cr2, rip;
  1912. u32 vect_info;
  1913. enum emulation_result er;
  1914. vect_info = vmx->idt_vectoring_info;
  1915. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1916. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1917. !is_page_fault(intr_info))
  1918. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1919. "intr info 0x%x\n", __func__, vect_info, intr_info);
  1920. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1921. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1922. set_bit(irq, vcpu->arch.irq_pending);
  1923. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1924. }
  1925. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1926. return 1; /* already handled by vmx_vcpu_run() */
  1927. if (is_no_device(intr_info)) {
  1928. vmx_fpu_activate(vcpu);
  1929. return 1;
  1930. }
  1931. if (is_invalid_opcode(intr_info)) {
  1932. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  1933. if (er != EMULATE_DONE)
  1934. kvm_queue_exception(vcpu, UD_VECTOR);
  1935. return 1;
  1936. }
  1937. error_code = 0;
  1938. rip = vmcs_readl(GUEST_RIP);
  1939. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  1940. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1941. if (is_page_fault(intr_info)) {
  1942. /* EPT won't cause page fault directly */
  1943. if (vm_need_ept())
  1944. BUG();
  1945. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1946. KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
  1947. (u32)((u64)cr2 >> 32), handler);
  1948. if (vect_info & VECTORING_INFO_VALID_MASK)
  1949. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  1950. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  1951. }
  1952. if (vcpu->arch.rmode.active &&
  1953. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1954. error_code)) {
  1955. if (vcpu->arch.halt_request) {
  1956. vcpu->arch.halt_request = 0;
  1957. return kvm_emulate_halt(vcpu);
  1958. }
  1959. return 1;
  1960. }
  1961. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1962. (INTR_TYPE_EXCEPTION | 1)) {
  1963. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1964. return 0;
  1965. }
  1966. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1967. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1968. kvm_run->ex.error_code = error_code;
  1969. return 0;
  1970. }
  1971. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1972. struct kvm_run *kvm_run)
  1973. {
  1974. ++vcpu->stat.irq_exits;
  1975. KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
  1976. return 1;
  1977. }
  1978. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1979. {
  1980. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1981. return 0;
  1982. }
  1983. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1984. {
  1985. unsigned long exit_qualification;
  1986. int size, down, in, string, rep;
  1987. unsigned port;
  1988. ++vcpu->stat.io_exits;
  1989. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1990. string = (exit_qualification & 16) != 0;
  1991. if (string) {
  1992. if (emulate_instruction(vcpu,
  1993. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  1994. return 0;
  1995. return 1;
  1996. }
  1997. size = (exit_qualification & 7) + 1;
  1998. in = (exit_qualification & 8) != 0;
  1999. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  2000. rep = (exit_qualification & 32) != 0;
  2001. port = exit_qualification >> 16;
  2002. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  2003. }
  2004. static void
  2005. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2006. {
  2007. /*
  2008. * Patch in the VMCALL instruction:
  2009. */
  2010. hypercall[0] = 0x0f;
  2011. hypercall[1] = 0x01;
  2012. hypercall[2] = 0xc1;
  2013. }
  2014. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2015. {
  2016. unsigned long exit_qualification;
  2017. int cr;
  2018. int reg;
  2019. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2020. cr = exit_qualification & 15;
  2021. reg = (exit_qualification >> 8) & 15;
  2022. switch ((exit_qualification >> 4) & 3) {
  2023. case 0: /* mov to cr */
  2024. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)vcpu->arch.regs[reg],
  2025. (u32)((u64)vcpu->arch.regs[reg] >> 32), handler);
  2026. switch (cr) {
  2027. case 0:
  2028. vcpu_load_rsp_rip(vcpu);
  2029. kvm_set_cr0(vcpu, vcpu->arch.regs[reg]);
  2030. skip_emulated_instruction(vcpu);
  2031. return 1;
  2032. case 3:
  2033. vcpu_load_rsp_rip(vcpu);
  2034. kvm_set_cr3(vcpu, vcpu->arch.regs[reg]);
  2035. skip_emulated_instruction(vcpu);
  2036. return 1;
  2037. case 4:
  2038. vcpu_load_rsp_rip(vcpu);
  2039. kvm_set_cr4(vcpu, vcpu->arch.regs[reg]);
  2040. skip_emulated_instruction(vcpu);
  2041. return 1;
  2042. case 8:
  2043. vcpu_load_rsp_rip(vcpu);
  2044. kvm_set_cr8(vcpu, vcpu->arch.regs[reg]);
  2045. skip_emulated_instruction(vcpu);
  2046. if (irqchip_in_kernel(vcpu->kvm))
  2047. return 1;
  2048. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2049. return 0;
  2050. };
  2051. break;
  2052. case 2: /* clts */
  2053. vcpu_load_rsp_rip(vcpu);
  2054. vmx_fpu_deactivate(vcpu);
  2055. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2056. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2057. vmx_fpu_activate(vcpu);
  2058. KVMTRACE_0D(CLTS, vcpu, handler);
  2059. skip_emulated_instruction(vcpu);
  2060. return 1;
  2061. case 1: /*mov from cr*/
  2062. switch (cr) {
  2063. case 3:
  2064. vcpu_load_rsp_rip(vcpu);
  2065. vcpu->arch.regs[reg] = vcpu->arch.cr3;
  2066. vcpu_put_rsp_rip(vcpu);
  2067. KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
  2068. (u32)vcpu->arch.regs[reg],
  2069. (u32)((u64)vcpu->arch.regs[reg] >> 32),
  2070. handler);
  2071. skip_emulated_instruction(vcpu);
  2072. return 1;
  2073. case 8:
  2074. vcpu_load_rsp_rip(vcpu);
  2075. vcpu->arch.regs[reg] = kvm_get_cr8(vcpu);
  2076. vcpu_put_rsp_rip(vcpu);
  2077. KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
  2078. (u32)vcpu->arch.regs[reg], handler);
  2079. skip_emulated_instruction(vcpu);
  2080. return 1;
  2081. }
  2082. break;
  2083. case 3: /* lmsw */
  2084. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2085. skip_emulated_instruction(vcpu);
  2086. return 1;
  2087. default:
  2088. break;
  2089. }
  2090. kvm_run->exit_reason = 0;
  2091. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2092. (int)(exit_qualification >> 4) & 3, cr);
  2093. return 0;
  2094. }
  2095. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2096. {
  2097. unsigned long exit_qualification;
  2098. unsigned long val;
  2099. int dr, reg;
  2100. /*
  2101. * FIXME: this code assumes the host is debugging the guest.
  2102. * need to deal with guest debugging itself too.
  2103. */
  2104. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2105. dr = exit_qualification & 7;
  2106. reg = (exit_qualification >> 8) & 15;
  2107. vcpu_load_rsp_rip(vcpu);
  2108. if (exit_qualification & 16) {
  2109. /* mov from dr */
  2110. switch (dr) {
  2111. case 6:
  2112. val = 0xffff0ff0;
  2113. break;
  2114. case 7:
  2115. val = 0x400;
  2116. break;
  2117. default:
  2118. val = 0;
  2119. }
  2120. vcpu->arch.regs[reg] = val;
  2121. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  2122. } else {
  2123. /* mov to dr */
  2124. }
  2125. vcpu_put_rsp_rip(vcpu);
  2126. skip_emulated_instruction(vcpu);
  2127. return 1;
  2128. }
  2129. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2130. {
  2131. kvm_emulate_cpuid(vcpu);
  2132. return 1;
  2133. }
  2134. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2135. {
  2136. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2137. u64 data;
  2138. if (vmx_get_msr(vcpu, ecx, &data)) {
  2139. kvm_inject_gp(vcpu, 0);
  2140. return 1;
  2141. }
  2142. KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2143. handler);
  2144. /* FIXME: handling of bits 32:63 of rax, rdx */
  2145. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2146. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2147. skip_emulated_instruction(vcpu);
  2148. return 1;
  2149. }
  2150. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2151. {
  2152. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2153. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2154. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2155. KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2156. handler);
  2157. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2158. kvm_inject_gp(vcpu, 0);
  2159. return 1;
  2160. }
  2161. skip_emulated_instruction(vcpu);
  2162. return 1;
  2163. }
  2164. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2165. struct kvm_run *kvm_run)
  2166. {
  2167. return 1;
  2168. }
  2169. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2170. struct kvm_run *kvm_run)
  2171. {
  2172. u32 cpu_based_vm_exec_control;
  2173. /* clear pending irq */
  2174. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2175. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2176. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2177. KVMTRACE_0D(PEND_INTR, vcpu, handler);
  2178. /*
  2179. * If the user space waits to inject interrupts, exit as soon as
  2180. * possible
  2181. */
  2182. if (kvm_run->request_interrupt_window &&
  2183. !vcpu->arch.irq_summary) {
  2184. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2185. ++vcpu->stat.irq_window_exits;
  2186. return 0;
  2187. }
  2188. return 1;
  2189. }
  2190. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2191. {
  2192. skip_emulated_instruction(vcpu);
  2193. return kvm_emulate_halt(vcpu);
  2194. }
  2195. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2196. {
  2197. skip_emulated_instruction(vcpu);
  2198. kvm_emulate_hypercall(vcpu);
  2199. return 1;
  2200. }
  2201. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2202. {
  2203. skip_emulated_instruction(vcpu);
  2204. /* TODO: Add support for VT-d/pass-through device */
  2205. return 1;
  2206. }
  2207. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2208. {
  2209. u64 exit_qualification;
  2210. enum emulation_result er;
  2211. unsigned long offset;
  2212. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2213. offset = exit_qualification & 0xffful;
  2214. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2215. if (er != EMULATE_DONE) {
  2216. printk(KERN_ERR
  2217. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2218. offset);
  2219. return -ENOTSUPP;
  2220. }
  2221. return 1;
  2222. }
  2223. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2224. {
  2225. unsigned long exit_qualification;
  2226. u16 tss_selector;
  2227. int reason;
  2228. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2229. reason = (u32)exit_qualification >> 30;
  2230. tss_selector = exit_qualification;
  2231. return kvm_task_switch(vcpu, tss_selector, reason);
  2232. }
  2233. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2234. {
  2235. u64 exit_qualification;
  2236. enum emulation_result er;
  2237. gpa_t gpa;
  2238. unsigned long hva;
  2239. int gla_validity;
  2240. int r;
  2241. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2242. if (exit_qualification & (1 << 6)) {
  2243. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2244. return -ENOTSUPP;
  2245. }
  2246. gla_validity = (exit_qualification >> 7) & 0x3;
  2247. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2248. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2249. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2250. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2251. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2252. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2253. (long unsigned int)exit_qualification);
  2254. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2255. kvm_run->hw.hardware_exit_reason = 0;
  2256. return -ENOTSUPP;
  2257. }
  2258. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2259. hva = gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT);
  2260. if (!kvm_is_error_hva(hva)) {
  2261. r = kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2262. if (r < 0) {
  2263. printk(KERN_ERR "EPT: Not enough memory!\n");
  2264. return -ENOMEM;
  2265. }
  2266. return 1;
  2267. } else {
  2268. /* must be MMIO */
  2269. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2270. if (er == EMULATE_FAIL) {
  2271. printk(KERN_ERR
  2272. "EPT: Fail to handle EPT violation vmexit!er is %d\n",
  2273. er);
  2274. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2275. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2276. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2277. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2278. (long unsigned int)exit_qualification);
  2279. return -ENOTSUPP;
  2280. } else if (er == EMULATE_DO_MMIO)
  2281. return 0;
  2282. }
  2283. return 1;
  2284. }
  2285. static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2286. {
  2287. u32 cpu_based_vm_exec_control;
  2288. /* clear pending NMI */
  2289. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2290. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  2291. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2292. ++vcpu->stat.nmi_window_exits;
  2293. return 1;
  2294. }
  2295. /*
  2296. * The exit handlers return 1 if the exit was handled fully and guest execution
  2297. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2298. * to be done to userspace and return 0.
  2299. */
  2300. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2301. struct kvm_run *kvm_run) = {
  2302. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2303. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2304. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2305. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  2306. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2307. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2308. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2309. [EXIT_REASON_CPUID] = handle_cpuid,
  2310. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2311. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2312. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2313. [EXIT_REASON_HLT] = handle_halt,
  2314. [EXIT_REASON_VMCALL] = handle_vmcall,
  2315. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2316. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2317. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2318. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2319. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2320. };
  2321. static const int kvm_vmx_max_exit_handlers =
  2322. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2323. /*
  2324. * The guest has exited. See if we can fix it or if we need userspace
  2325. * assistance.
  2326. */
  2327. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2328. {
  2329. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  2330. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2331. u32 vectoring_info = vmx->idt_vectoring_info;
  2332. KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)vmcs_readl(GUEST_RIP),
  2333. (u32)((u64)vmcs_readl(GUEST_RIP) >> 32), entryexit);
  2334. /* Access CR3 don't cause VMExit in paging mode, so we need
  2335. * to sync with guest real CR3. */
  2336. if (vm_need_ept() && is_paging(vcpu)) {
  2337. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2338. ept_load_pdptrs(vcpu);
  2339. }
  2340. if (unlikely(vmx->fail)) {
  2341. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2342. kvm_run->fail_entry.hardware_entry_failure_reason
  2343. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2344. return 0;
  2345. }
  2346. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2347. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2348. exit_reason != EXIT_REASON_EPT_VIOLATION))
  2349. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  2350. "exit reason is 0x%x\n", __func__, exit_reason);
  2351. if (exit_reason < kvm_vmx_max_exit_handlers
  2352. && kvm_vmx_exit_handlers[exit_reason])
  2353. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2354. else {
  2355. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2356. kvm_run->hw.hardware_exit_reason = exit_reason;
  2357. }
  2358. return 0;
  2359. }
  2360. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  2361. {
  2362. int max_irr, tpr;
  2363. if (!vm_need_tpr_shadow(vcpu->kvm))
  2364. return;
  2365. if (!kvm_lapic_enabled(vcpu) ||
  2366. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  2367. vmcs_write32(TPR_THRESHOLD, 0);
  2368. return;
  2369. }
  2370. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  2371. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  2372. }
  2373. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2374. {
  2375. u32 cpu_based_vm_exec_control;
  2376. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2377. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2378. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2379. }
  2380. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2381. {
  2382. u32 cpu_based_vm_exec_control;
  2383. if (!cpu_has_virtual_nmis())
  2384. return;
  2385. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2386. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2387. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2388. }
  2389. static int vmx_nmi_enabled(struct kvm_vcpu *vcpu)
  2390. {
  2391. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2392. return !(guest_intr & (GUEST_INTR_STATE_NMI |
  2393. GUEST_INTR_STATE_MOV_SS |
  2394. GUEST_INTR_STATE_STI));
  2395. }
  2396. static int vmx_irq_enabled(struct kvm_vcpu *vcpu)
  2397. {
  2398. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2399. return (!(guest_intr & (GUEST_INTR_STATE_MOV_SS |
  2400. GUEST_INTR_STATE_STI)) &&
  2401. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  2402. }
  2403. static void enable_intr_window(struct kvm_vcpu *vcpu)
  2404. {
  2405. if (vcpu->arch.nmi_pending)
  2406. enable_nmi_window(vcpu);
  2407. else if (kvm_cpu_has_interrupt(vcpu))
  2408. enable_irq_window(vcpu);
  2409. }
  2410. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  2411. {
  2412. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2413. u32 idtv_info_field, intr_info_field, exit_intr_info_field;
  2414. int vector;
  2415. update_tpr_threshold(vcpu);
  2416. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  2417. exit_intr_info_field = vmcs_read32(VM_EXIT_INTR_INFO);
  2418. idtv_info_field = vmx->idt_vectoring_info;
  2419. if (intr_info_field & INTR_INFO_VALID_MASK) {
  2420. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  2421. /* TODO: fault when IDT_Vectoring */
  2422. if (printk_ratelimit())
  2423. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  2424. }
  2425. enable_intr_window(vcpu);
  2426. return;
  2427. }
  2428. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  2429. if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
  2430. == INTR_TYPE_EXT_INTR
  2431. && vcpu->arch.rmode.active) {
  2432. u8 vect = idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  2433. vmx_inject_irq(vcpu, vect);
  2434. enable_intr_window(vcpu);
  2435. return;
  2436. }
  2437. KVMTRACE_1D(REDELIVER_EVT, vcpu, idtv_info_field, handler);
  2438. /*
  2439. * SDM 3: 25.7.1.2
  2440. * Clear bit "block by NMI" before VM entry if a NMI delivery
  2441. * faulted.
  2442. */
  2443. if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
  2444. == INTR_TYPE_NMI_INTR && cpu_has_virtual_nmis())
  2445. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  2446. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2447. ~GUEST_INTR_STATE_NMI);
  2448. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field
  2449. & ~INTR_INFO_RESVD_BITS_MASK);
  2450. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2451. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  2452. if (unlikely(idtv_info_field & INTR_INFO_DELIVER_CODE_MASK))
  2453. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  2454. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  2455. enable_intr_window(vcpu);
  2456. return;
  2457. }
  2458. if (cpu_has_virtual_nmis()) {
  2459. /*
  2460. * SDM 3: 25.7.1.2
  2461. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  2462. * a guest IRET fault.
  2463. */
  2464. if ((exit_intr_info_field & INTR_INFO_UNBLOCK_NMI) &&
  2465. (exit_intr_info_field & INTR_INFO_VECTOR_MASK) != 8)
  2466. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  2467. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) |
  2468. GUEST_INTR_STATE_NMI);
  2469. else if (vcpu->arch.nmi_pending) {
  2470. if (vmx_nmi_enabled(vcpu))
  2471. vmx_inject_nmi(vcpu);
  2472. enable_intr_window(vcpu);
  2473. return;
  2474. }
  2475. }
  2476. if (!kvm_cpu_has_interrupt(vcpu))
  2477. return;
  2478. if (vmx_irq_enabled(vcpu)) {
  2479. vector = kvm_cpu_get_interrupt(vcpu);
  2480. vmx_inject_irq(vcpu, vector);
  2481. kvm_timer_intr_post(vcpu, vector);
  2482. } else
  2483. enable_irq_window(vcpu);
  2484. }
  2485. /*
  2486. * Failure to inject an interrupt should give us the information
  2487. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2488. * when fetching the interrupt redirection bitmap in the real-mode
  2489. * tss, this doesn't happen. So we do it ourselves.
  2490. */
  2491. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2492. {
  2493. vmx->rmode.irq.pending = 0;
  2494. if (vmcs_readl(GUEST_RIP) + 1 != vmx->rmode.irq.rip)
  2495. return;
  2496. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip);
  2497. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2498. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2499. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2500. return;
  2501. }
  2502. vmx->idt_vectoring_info =
  2503. VECTORING_INFO_VALID_MASK
  2504. | INTR_TYPE_EXT_INTR
  2505. | vmx->rmode.irq.vector;
  2506. }
  2507. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2508. {
  2509. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2510. u32 intr_info;
  2511. /*
  2512. * Loading guest fpu may have cleared host cr0.ts
  2513. */
  2514. vmcs_writel(HOST_CR0, read_cr0());
  2515. asm(
  2516. /* Store host registers */
  2517. #ifdef CONFIG_X86_64
  2518. "push %%rdx; push %%rbp;"
  2519. "push %%rcx \n\t"
  2520. #else
  2521. "push %%edx; push %%ebp;"
  2522. "push %%ecx \n\t"
  2523. #endif
  2524. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  2525. /* Check if vmlaunch of vmresume is needed */
  2526. "cmpl $0, %c[launched](%0) \n\t"
  2527. /* Load guest registers. Don't clobber flags. */
  2528. #ifdef CONFIG_X86_64
  2529. "mov %c[cr2](%0), %%rax \n\t"
  2530. "mov %%rax, %%cr2 \n\t"
  2531. "mov %c[rax](%0), %%rax \n\t"
  2532. "mov %c[rbx](%0), %%rbx \n\t"
  2533. "mov %c[rdx](%0), %%rdx \n\t"
  2534. "mov %c[rsi](%0), %%rsi \n\t"
  2535. "mov %c[rdi](%0), %%rdi \n\t"
  2536. "mov %c[rbp](%0), %%rbp \n\t"
  2537. "mov %c[r8](%0), %%r8 \n\t"
  2538. "mov %c[r9](%0), %%r9 \n\t"
  2539. "mov %c[r10](%0), %%r10 \n\t"
  2540. "mov %c[r11](%0), %%r11 \n\t"
  2541. "mov %c[r12](%0), %%r12 \n\t"
  2542. "mov %c[r13](%0), %%r13 \n\t"
  2543. "mov %c[r14](%0), %%r14 \n\t"
  2544. "mov %c[r15](%0), %%r15 \n\t"
  2545. "mov %c[rcx](%0), %%rcx \n\t" /* kills %0 (rcx) */
  2546. #else
  2547. "mov %c[cr2](%0), %%eax \n\t"
  2548. "mov %%eax, %%cr2 \n\t"
  2549. "mov %c[rax](%0), %%eax \n\t"
  2550. "mov %c[rbx](%0), %%ebx \n\t"
  2551. "mov %c[rdx](%0), %%edx \n\t"
  2552. "mov %c[rsi](%0), %%esi \n\t"
  2553. "mov %c[rdi](%0), %%edi \n\t"
  2554. "mov %c[rbp](%0), %%ebp \n\t"
  2555. "mov %c[rcx](%0), %%ecx \n\t" /* kills %0 (ecx) */
  2556. #endif
  2557. /* Enter guest mode */
  2558. "jne .Llaunched \n\t"
  2559. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  2560. "jmp .Lkvm_vmx_return \n\t"
  2561. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  2562. ".Lkvm_vmx_return: "
  2563. /* Save guest registers, load host registers, keep flags */
  2564. #ifdef CONFIG_X86_64
  2565. "xchg %0, (%%rsp) \n\t"
  2566. "mov %%rax, %c[rax](%0) \n\t"
  2567. "mov %%rbx, %c[rbx](%0) \n\t"
  2568. "pushq (%%rsp); popq %c[rcx](%0) \n\t"
  2569. "mov %%rdx, %c[rdx](%0) \n\t"
  2570. "mov %%rsi, %c[rsi](%0) \n\t"
  2571. "mov %%rdi, %c[rdi](%0) \n\t"
  2572. "mov %%rbp, %c[rbp](%0) \n\t"
  2573. "mov %%r8, %c[r8](%0) \n\t"
  2574. "mov %%r9, %c[r9](%0) \n\t"
  2575. "mov %%r10, %c[r10](%0) \n\t"
  2576. "mov %%r11, %c[r11](%0) \n\t"
  2577. "mov %%r12, %c[r12](%0) \n\t"
  2578. "mov %%r13, %c[r13](%0) \n\t"
  2579. "mov %%r14, %c[r14](%0) \n\t"
  2580. "mov %%r15, %c[r15](%0) \n\t"
  2581. "mov %%cr2, %%rax \n\t"
  2582. "mov %%rax, %c[cr2](%0) \n\t"
  2583. "pop %%rbp; pop %%rbp; pop %%rdx \n\t"
  2584. #else
  2585. "xchg %0, (%%esp) \n\t"
  2586. "mov %%eax, %c[rax](%0) \n\t"
  2587. "mov %%ebx, %c[rbx](%0) \n\t"
  2588. "pushl (%%esp); popl %c[rcx](%0) \n\t"
  2589. "mov %%edx, %c[rdx](%0) \n\t"
  2590. "mov %%esi, %c[rsi](%0) \n\t"
  2591. "mov %%edi, %c[rdi](%0) \n\t"
  2592. "mov %%ebp, %c[rbp](%0) \n\t"
  2593. "mov %%cr2, %%eax \n\t"
  2594. "mov %%eax, %c[cr2](%0) \n\t"
  2595. "pop %%ebp; pop %%ebp; pop %%edx \n\t"
  2596. #endif
  2597. "setbe %c[fail](%0) \n\t"
  2598. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  2599. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  2600. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  2601. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  2602. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  2603. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  2604. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  2605. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  2606. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  2607. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  2608. #ifdef CONFIG_X86_64
  2609. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  2610. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  2611. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  2612. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  2613. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  2614. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  2615. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  2616. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  2617. #endif
  2618. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  2619. : "cc", "memory"
  2620. #ifdef CONFIG_X86_64
  2621. , "rbx", "rdi", "rsi"
  2622. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  2623. #else
  2624. , "ebx", "edi", "rsi"
  2625. #endif
  2626. );
  2627. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2628. if (vmx->rmode.irq.pending)
  2629. fixup_rmode_irq(vmx);
  2630. vcpu->arch.interrupt_window_open =
  2631. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2632. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS)) == 0;
  2633. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2634. vmx->launched = 1;
  2635. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2636. /* We need to handle NMIs before interrupts are enabled */
  2637. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200 &&
  2638. (intr_info & INTR_INFO_VALID_MASK)) {
  2639. KVMTRACE_0D(NMI, vcpu, handler);
  2640. asm("int $2");
  2641. }
  2642. }
  2643. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2644. {
  2645. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2646. if (vmx->vmcs) {
  2647. vcpu_clear(vmx);
  2648. free_vmcs(vmx->vmcs);
  2649. vmx->vmcs = NULL;
  2650. }
  2651. }
  2652. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2653. {
  2654. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2655. spin_lock(&vmx_vpid_lock);
  2656. if (vmx->vpid != 0)
  2657. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2658. spin_unlock(&vmx_vpid_lock);
  2659. vmx_free_vmcs(vcpu);
  2660. kfree(vmx->host_msrs);
  2661. kfree(vmx->guest_msrs);
  2662. kvm_vcpu_uninit(vcpu);
  2663. kmem_cache_free(kvm_vcpu_cache, vmx);
  2664. }
  2665. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2666. {
  2667. int err;
  2668. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2669. int cpu;
  2670. if (!vmx)
  2671. return ERR_PTR(-ENOMEM);
  2672. allocate_vpid(vmx);
  2673. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2674. if (err)
  2675. goto free_vcpu;
  2676. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2677. if (!vmx->guest_msrs) {
  2678. err = -ENOMEM;
  2679. goto uninit_vcpu;
  2680. }
  2681. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2682. if (!vmx->host_msrs)
  2683. goto free_guest_msrs;
  2684. vmx->vmcs = alloc_vmcs();
  2685. if (!vmx->vmcs)
  2686. goto free_msrs;
  2687. vmcs_clear(vmx->vmcs);
  2688. cpu = get_cpu();
  2689. vmx_vcpu_load(&vmx->vcpu, cpu);
  2690. err = vmx_vcpu_setup(vmx);
  2691. vmx_vcpu_put(&vmx->vcpu);
  2692. put_cpu();
  2693. if (err)
  2694. goto free_vmcs;
  2695. if (vm_need_virtualize_apic_accesses(kvm))
  2696. if (alloc_apic_access_page(kvm) != 0)
  2697. goto free_vmcs;
  2698. if (vm_need_ept())
  2699. if (alloc_identity_pagetable(kvm) != 0)
  2700. goto free_vmcs;
  2701. return &vmx->vcpu;
  2702. free_vmcs:
  2703. free_vmcs(vmx->vmcs);
  2704. free_msrs:
  2705. kfree(vmx->host_msrs);
  2706. free_guest_msrs:
  2707. kfree(vmx->guest_msrs);
  2708. uninit_vcpu:
  2709. kvm_vcpu_uninit(&vmx->vcpu);
  2710. free_vcpu:
  2711. kmem_cache_free(kvm_vcpu_cache, vmx);
  2712. return ERR_PTR(err);
  2713. }
  2714. static void __init vmx_check_processor_compat(void *rtn)
  2715. {
  2716. struct vmcs_config vmcs_conf;
  2717. *(int *)rtn = 0;
  2718. if (setup_vmcs_config(&vmcs_conf) < 0)
  2719. *(int *)rtn = -EIO;
  2720. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2721. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2722. smp_processor_id());
  2723. *(int *)rtn = -EIO;
  2724. }
  2725. }
  2726. static int get_ept_level(void)
  2727. {
  2728. return VMX_EPT_DEFAULT_GAW + 1;
  2729. }
  2730. static struct kvm_x86_ops vmx_x86_ops = {
  2731. .cpu_has_kvm_support = cpu_has_kvm_support,
  2732. .disabled_by_bios = vmx_disabled_by_bios,
  2733. .hardware_setup = hardware_setup,
  2734. .hardware_unsetup = hardware_unsetup,
  2735. .check_processor_compatibility = vmx_check_processor_compat,
  2736. .hardware_enable = hardware_enable,
  2737. .hardware_disable = hardware_disable,
  2738. .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
  2739. .vcpu_create = vmx_create_vcpu,
  2740. .vcpu_free = vmx_free_vcpu,
  2741. .vcpu_reset = vmx_vcpu_reset,
  2742. .prepare_guest_switch = vmx_save_host_state,
  2743. .vcpu_load = vmx_vcpu_load,
  2744. .vcpu_put = vmx_vcpu_put,
  2745. .set_guest_debug = set_guest_debug,
  2746. .guest_debug_pre = kvm_guest_debug_pre,
  2747. .get_msr = vmx_get_msr,
  2748. .set_msr = vmx_set_msr,
  2749. .get_segment_base = vmx_get_segment_base,
  2750. .get_segment = vmx_get_segment,
  2751. .set_segment = vmx_set_segment,
  2752. .get_cpl = vmx_get_cpl,
  2753. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2754. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2755. .set_cr0 = vmx_set_cr0,
  2756. .set_cr3 = vmx_set_cr3,
  2757. .set_cr4 = vmx_set_cr4,
  2758. .set_efer = vmx_set_efer,
  2759. .get_idt = vmx_get_idt,
  2760. .set_idt = vmx_set_idt,
  2761. .get_gdt = vmx_get_gdt,
  2762. .set_gdt = vmx_set_gdt,
  2763. .cache_regs = vcpu_load_rsp_rip,
  2764. .decache_regs = vcpu_put_rsp_rip,
  2765. .get_rflags = vmx_get_rflags,
  2766. .set_rflags = vmx_set_rflags,
  2767. .tlb_flush = vmx_flush_tlb,
  2768. .run = vmx_vcpu_run,
  2769. .handle_exit = kvm_handle_exit,
  2770. .skip_emulated_instruction = skip_emulated_instruction,
  2771. .patch_hypercall = vmx_patch_hypercall,
  2772. .get_irq = vmx_get_irq,
  2773. .set_irq = vmx_inject_irq,
  2774. .queue_exception = vmx_queue_exception,
  2775. .exception_injected = vmx_exception_injected,
  2776. .inject_pending_irq = vmx_intr_assist,
  2777. .inject_pending_vectors = do_interrupt_requests,
  2778. .set_tss_addr = vmx_set_tss_addr,
  2779. .get_tdp_level = get_ept_level,
  2780. };
  2781. static int __init vmx_init(void)
  2782. {
  2783. void *va;
  2784. int r;
  2785. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2786. if (!vmx_io_bitmap_a)
  2787. return -ENOMEM;
  2788. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2789. if (!vmx_io_bitmap_b) {
  2790. r = -ENOMEM;
  2791. goto out;
  2792. }
  2793. vmx_msr_bitmap = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2794. if (!vmx_msr_bitmap) {
  2795. r = -ENOMEM;
  2796. goto out1;
  2797. }
  2798. /*
  2799. * Allow direct access to the PC debug port (it is often used for I/O
  2800. * delays, but the vmexits simply slow things down).
  2801. */
  2802. va = kmap(vmx_io_bitmap_a);
  2803. memset(va, 0xff, PAGE_SIZE);
  2804. clear_bit(0x80, va);
  2805. kunmap(vmx_io_bitmap_a);
  2806. va = kmap(vmx_io_bitmap_b);
  2807. memset(va, 0xff, PAGE_SIZE);
  2808. kunmap(vmx_io_bitmap_b);
  2809. va = kmap(vmx_msr_bitmap);
  2810. memset(va, 0xff, PAGE_SIZE);
  2811. kunmap(vmx_msr_bitmap);
  2812. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  2813. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2814. if (r)
  2815. goto out2;
  2816. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_FS_BASE);
  2817. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_GS_BASE);
  2818. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_CS);
  2819. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_ESP);
  2820. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_EIP);
  2821. if (vm_need_ept()) {
  2822. bypass_guest_pf = 0;
  2823. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  2824. VMX_EPT_WRITABLE_MASK |
  2825. VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
  2826. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  2827. VMX_EPT_EXECUTABLE_MASK);
  2828. kvm_enable_tdp();
  2829. } else
  2830. kvm_disable_tdp();
  2831. if (bypass_guest_pf)
  2832. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2833. ept_sync_global();
  2834. return 0;
  2835. out2:
  2836. __free_page(vmx_msr_bitmap);
  2837. out1:
  2838. __free_page(vmx_io_bitmap_b);
  2839. out:
  2840. __free_page(vmx_io_bitmap_a);
  2841. return r;
  2842. }
  2843. static void __exit vmx_exit(void)
  2844. {
  2845. __free_page(vmx_msr_bitmap);
  2846. __free_page(vmx_io_bitmap_b);
  2847. __free_page(vmx_io_bitmap_a);
  2848. kvm_exit();
  2849. }
  2850. module_init(vmx_init)
  2851. module_exit(vmx_exit)