i8259.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include "irq.h"
  30. #include <linux/kvm_host.h>
  31. /*
  32. * set irq level. If an edge is detected, then the IRR is set to 1
  33. */
  34. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  35. {
  36. int mask;
  37. mask = 1 << irq;
  38. if (s->elcr & mask) /* level triggered */
  39. if (level) {
  40. s->irr |= mask;
  41. s->last_irr |= mask;
  42. } else {
  43. s->irr &= ~mask;
  44. s->last_irr &= ~mask;
  45. }
  46. else /* edge triggered */
  47. if (level) {
  48. if ((s->last_irr & mask) == 0)
  49. s->irr |= mask;
  50. s->last_irr |= mask;
  51. } else
  52. s->last_irr &= ~mask;
  53. }
  54. /*
  55. * return the highest priority found in mask (highest = smallest
  56. * number). Return 8 if no irq
  57. */
  58. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  59. {
  60. int priority;
  61. if (mask == 0)
  62. return 8;
  63. priority = 0;
  64. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  65. priority++;
  66. return priority;
  67. }
  68. /*
  69. * return the pic wanted interrupt. return -1 if none
  70. */
  71. static int pic_get_irq(struct kvm_kpic_state *s)
  72. {
  73. int mask, cur_priority, priority;
  74. mask = s->irr & ~s->imr;
  75. priority = get_priority(s, mask);
  76. if (priority == 8)
  77. return -1;
  78. /*
  79. * compute current priority. If special fully nested mode on the
  80. * master, the IRQ coming from the slave is not taken into account
  81. * for the priority computation.
  82. */
  83. mask = s->isr;
  84. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  85. mask &= ~(1 << 2);
  86. cur_priority = get_priority(s, mask);
  87. if (priority < cur_priority)
  88. /*
  89. * higher priority found: an irq should be generated
  90. */
  91. return (priority + s->priority_add) & 7;
  92. else
  93. return -1;
  94. }
  95. /*
  96. * raise irq to CPU if necessary. must be called every time the active
  97. * irq may change
  98. */
  99. static void pic_update_irq(struct kvm_pic *s)
  100. {
  101. int irq2, irq;
  102. irq2 = pic_get_irq(&s->pics[1]);
  103. if (irq2 >= 0) {
  104. /*
  105. * if irq request by slave pic, signal master PIC
  106. */
  107. pic_set_irq1(&s->pics[0], 2, 1);
  108. pic_set_irq1(&s->pics[0], 2, 0);
  109. }
  110. irq = pic_get_irq(&s->pics[0]);
  111. if (irq >= 0)
  112. s->irq_request(s->irq_request_opaque, 1);
  113. else
  114. s->irq_request(s->irq_request_opaque, 0);
  115. }
  116. void kvm_pic_update_irq(struct kvm_pic *s)
  117. {
  118. pic_update_irq(s);
  119. }
  120. void kvm_pic_set_irq(void *opaque, int irq, int level)
  121. {
  122. struct kvm_pic *s = opaque;
  123. if (irq >= 0 && irq < PIC_NUM_PINS) {
  124. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  125. pic_update_irq(s);
  126. }
  127. }
  128. /*
  129. * acknowledge interrupt 'irq'
  130. */
  131. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  132. {
  133. if (s->auto_eoi) {
  134. if (s->rotate_on_auto_eoi)
  135. s->priority_add = (irq + 1) & 7;
  136. } else
  137. s->isr |= (1 << irq);
  138. /*
  139. * We don't clear a level sensitive interrupt here
  140. */
  141. if (!(s->elcr & (1 << irq)))
  142. s->irr &= ~(1 << irq);
  143. }
  144. int kvm_pic_read_irq(struct kvm_pic *s)
  145. {
  146. int irq, irq2, intno;
  147. irq = pic_get_irq(&s->pics[0]);
  148. if (irq >= 0) {
  149. pic_intack(&s->pics[0], irq);
  150. if (irq == 2) {
  151. irq2 = pic_get_irq(&s->pics[1]);
  152. if (irq2 >= 0)
  153. pic_intack(&s->pics[1], irq2);
  154. else
  155. /*
  156. * spurious IRQ on slave controller
  157. */
  158. irq2 = 7;
  159. intno = s->pics[1].irq_base + irq2;
  160. irq = irq2 + 8;
  161. } else
  162. intno = s->pics[0].irq_base + irq;
  163. } else {
  164. /*
  165. * spurious IRQ on host controller
  166. */
  167. irq = 7;
  168. intno = s->pics[0].irq_base + irq;
  169. }
  170. pic_update_irq(s);
  171. return intno;
  172. }
  173. void kvm_pic_reset(struct kvm_kpic_state *s)
  174. {
  175. s->last_irr = 0;
  176. s->irr = 0;
  177. s->imr = 0;
  178. s->isr = 0;
  179. s->priority_add = 0;
  180. s->irq_base = 0;
  181. s->read_reg_select = 0;
  182. s->poll = 0;
  183. s->special_mask = 0;
  184. s->init_state = 0;
  185. s->auto_eoi = 0;
  186. s->rotate_on_auto_eoi = 0;
  187. s->special_fully_nested_mode = 0;
  188. s->init4 = 0;
  189. }
  190. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  191. {
  192. struct kvm_kpic_state *s = opaque;
  193. int priority, cmd, irq;
  194. addr &= 1;
  195. if (addr == 0) {
  196. if (val & 0x10) {
  197. kvm_pic_reset(s); /* init */
  198. /*
  199. * deassert a pending interrupt
  200. */
  201. s->pics_state->irq_request(s->pics_state->
  202. irq_request_opaque, 0);
  203. s->init_state = 1;
  204. s->init4 = val & 1;
  205. if (val & 0x02)
  206. printk(KERN_ERR "single mode not supported");
  207. if (val & 0x08)
  208. printk(KERN_ERR
  209. "level sensitive irq not supported");
  210. } else if (val & 0x08) {
  211. if (val & 0x04)
  212. s->poll = 1;
  213. if (val & 0x02)
  214. s->read_reg_select = val & 1;
  215. if (val & 0x40)
  216. s->special_mask = (val >> 5) & 1;
  217. } else {
  218. cmd = val >> 5;
  219. switch (cmd) {
  220. case 0:
  221. case 4:
  222. s->rotate_on_auto_eoi = cmd >> 2;
  223. break;
  224. case 1: /* end of interrupt */
  225. case 5:
  226. priority = get_priority(s, s->isr);
  227. if (priority != 8) {
  228. irq = (priority + s->priority_add) & 7;
  229. s->isr &= ~(1 << irq);
  230. if (cmd == 5)
  231. s->priority_add = (irq + 1) & 7;
  232. pic_update_irq(s->pics_state);
  233. }
  234. break;
  235. case 3:
  236. irq = val & 7;
  237. s->isr &= ~(1 << irq);
  238. pic_update_irq(s->pics_state);
  239. break;
  240. case 6:
  241. s->priority_add = (val + 1) & 7;
  242. pic_update_irq(s->pics_state);
  243. break;
  244. case 7:
  245. irq = val & 7;
  246. s->isr &= ~(1 << irq);
  247. s->priority_add = (irq + 1) & 7;
  248. pic_update_irq(s->pics_state);
  249. break;
  250. default:
  251. break; /* no operation */
  252. }
  253. }
  254. } else
  255. switch (s->init_state) {
  256. case 0: /* normal mode */
  257. s->imr = val;
  258. pic_update_irq(s->pics_state);
  259. break;
  260. case 1:
  261. s->irq_base = val & 0xf8;
  262. s->init_state = 2;
  263. break;
  264. case 2:
  265. if (s->init4)
  266. s->init_state = 3;
  267. else
  268. s->init_state = 0;
  269. break;
  270. case 3:
  271. s->special_fully_nested_mode = (val >> 4) & 1;
  272. s->auto_eoi = (val >> 1) & 1;
  273. s->init_state = 0;
  274. break;
  275. }
  276. }
  277. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  278. {
  279. int ret;
  280. ret = pic_get_irq(s);
  281. if (ret >= 0) {
  282. if (addr1 >> 7) {
  283. s->pics_state->pics[0].isr &= ~(1 << 2);
  284. s->pics_state->pics[0].irr &= ~(1 << 2);
  285. }
  286. s->irr &= ~(1 << ret);
  287. s->isr &= ~(1 << ret);
  288. if (addr1 >> 7 || ret != 2)
  289. pic_update_irq(s->pics_state);
  290. } else {
  291. ret = 0x07;
  292. pic_update_irq(s->pics_state);
  293. }
  294. return ret;
  295. }
  296. static u32 pic_ioport_read(void *opaque, u32 addr1)
  297. {
  298. struct kvm_kpic_state *s = opaque;
  299. unsigned int addr;
  300. int ret;
  301. addr = addr1;
  302. addr &= 1;
  303. if (s->poll) {
  304. ret = pic_poll_read(s, addr1);
  305. s->poll = 0;
  306. } else
  307. if (addr == 0)
  308. if (s->read_reg_select)
  309. ret = s->isr;
  310. else
  311. ret = s->irr;
  312. else
  313. ret = s->imr;
  314. return ret;
  315. }
  316. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  317. {
  318. struct kvm_kpic_state *s = opaque;
  319. s->elcr = val & s->elcr_mask;
  320. }
  321. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  322. {
  323. struct kvm_kpic_state *s = opaque;
  324. return s->elcr;
  325. }
  326. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  327. int len, int is_write)
  328. {
  329. switch (addr) {
  330. case 0x20:
  331. case 0x21:
  332. case 0xa0:
  333. case 0xa1:
  334. case 0x4d0:
  335. case 0x4d1:
  336. return 1;
  337. default:
  338. return 0;
  339. }
  340. }
  341. static void picdev_write(struct kvm_io_device *this,
  342. gpa_t addr, int len, const void *val)
  343. {
  344. struct kvm_pic *s = this->private;
  345. unsigned char data = *(unsigned char *)val;
  346. if (len != 1) {
  347. if (printk_ratelimit())
  348. printk(KERN_ERR "PIC: non byte write\n");
  349. return;
  350. }
  351. switch (addr) {
  352. case 0x20:
  353. case 0x21:
  354. case 0xa0:
  355. case 0xa1:
  356. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  357. break;
  358. case 0x4d0:
  359. case 0x4d1:
  360. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  361. break;
  362. }
  363. }
  364. static void picdev_read(struct kvm_io_device *this,
  365. gpa_t addr, int len, void *val)
  366. {
  367. struct kvm_pic *s = this->private;
  368. unsigned char data = 0;
  369. if (len != 1) {
  370. if (printk_ratelimit())
  371. printk(KERN_ERR "PIC: non byte read\n");
  372. return;
  373. }
  374. switch (addr) {
  375. case 0x20:
  376. case 0x21:
  377. case 0xa0:
  378. case 0xa1:
  379. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  380. break;
  381. case 0x4d0:
  382. case 0x4d1:
  383. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  384. break;
  385. }
  386. *(unsigned char *)val = data;
  387. }
  388. /*
  389. * callback when PIC0 irq status changed
  390. */
  391. static void pic_irq_request(void *opaque, int level)
  392. {
  393. struct kvm *kvm = opaque;
  394. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  395. pic_irqchip(kvm)->output = level;
  396. if (vcpu)
  397. kvm_vcpu_kick(vcpu);
  398. }
  399. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  400. {
  401. struct kvm_pic *s;
  402. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  403. if (!s)
  404. return NULL;
  405. s->pics[0].elcr_mask = 0xf8;
  406. s->pics[1].elcr_mask = 0xde;
  407. s->irq_request = pic_irq_request;
  408. s->irq_request_opaque = kvm;
  409. s->pics[0].pics_state = s;
  410. s->pics[1].pics_state = s;
  411. /*
  412. * Initialize PIO device
  413. */
  414. s->dev.read = picdev_read;
  415. s->dev.write = picdev_write;
  416. s->dev.in_range = picdev_in_range;
  417. s->dev.private = s;
  418. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  419. return s;
  420. }