i8254.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * 8253/8254 interval timer emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2006 Intel Corporation
  6. * Copyright (c) 2007 Keir Fraser, XenSource Inc
  7. * Copyright (c) 2008 Intel Corporation
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a copy
  10. * of this software and associated documentation files (the "Software"), to deal
  11. * in the Software without restriction, including without limitation the rights
  12. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  13. * copies of the Software, and to permit persons to whom the Software is
  14. * furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  23. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  24. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  25. * THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Sheng Yang <sheng.yang@intel.com>
  29. * Based on QEMU and Xen.
  30. */
  31. #include <linux/kvm_host.h>
  32. #include "irq.h"
  33. #include "i8254.h"
  34. #ifndef CONFIG_X86_64
  35. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  36. #else
  37. #define mod_64(x, y) ((x) % (y))
  38. #endif
  39. #define RW_STATE_LSB 1
  40. #define RW_STATE_MSB 2
  41. #define RW_STATE_WORD0 3
  42. #define RW_STATE_WORD1 4
  43. /* Compute with 96 bit intermediate result: (a*b)/c */
  44. static u64 muldiv64(u64 a, u32 b, u32 c)
  45. {
  46. union {
  47. u64 ll;
  48. struct {
  49. u32 low, high;
  50. } l;
  51. } u, res;
  52. u64 rl, rh;
  53. u.ll = a;
  54. rl = (u64)u.l.low * (u64)b;
  55. rh = (u64)u.l.high * (u64)b;
  56. rh += (rl >> 32);
  57. res.l.high = div64_u64(rh, c);
  58. res.l.low = div64_u64(((mod_64(rh, c) << 32) + (rl & 0xffffffff)), c);
  59. return res.ll;
  60. }
  61. static void pit_set_gate(struct kvm *kvm, int channel, u32 val)
  62. {
  63. struct kvm_kpit_channel_state *c =
  64. &kvm->arch.vpit->pit_state.channels[channel];
  65. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  66. switch (c->mode) {
  67. default:
  68. case 0:
  69. case 4:
  70. /* XXX: just disable/enable counting */
  71. break;
  72. case 1:
  73. case 2:
  74. case 3:
  75. case 5:
  76. /* Restart counting on rising edge. */
  77. if (c->gate < val)
  78. c->count_load_time = ktime_get();
  79. break;
  80. }
  81. c->gate = val;
  82. }
  83. static int pit_get_gate(struct kvm *kvm, int channel)
  84. {
  85. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  86. return kvm->arch.vpit->pit_state.channels[channel].gate;
  87. }
  88. static int pit_get_count(struct kvm *kvm, int channel)
  89. {
  90. struct kvm_kpit_channel_state *c =
  91. &kvm->arch.vpit->pit_state.channels[channel];
  92. s64 d, t;
  93. int counter;
  94. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  95. t = ktime_to_ns(ktime_sub(ktime_get(), c->count_load_time));
  96. d = muldiv64(t, KVM_PIT_FREQ, NSEC_PER_SEC);
  97. switch (c->mode) {
  98. case 0:
  99. case 1:
  100. case 4:
  101. case 5:
  102. counter = (c->count - d) & 0xffff;
  103. break;
  104. case 3:
  105. /* XXX: may be incorrect for odd counts */
  106. counter = c->count - (mod_64((2 * d), c->count));
  107. break;
  108. default:
  109. counter = c->count - mod_64(d, c->count);
  110. break;
  111. }
  112. return counter;
  113. }
  114. static int pit_get_out(struct kvm *kvm, int channel)
  115. {
  116. struct kvm_kpit_channel_state *c =
  117. &kvm->arch.vpit->pit_state.channels[channel];
  118. s64 d, t;
  119. int out;
  120. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  121. t = ktime_to_ns(ktime_sub(ktime_get(), c->count_load_time));
  122. d = muldiv64(t, KVM_PIT_FREQ, NSEC_PER_SEC);
  123. switch (c->mode) {
  124. default:
  125. case 0:
  126. out = (d >= c->count);
  127. break;
  128. case 1:
  129. out = (d < c->count);
  130. break;
  131. case 2:
  132. out = ((mod_64(d, c->count) == 0) && (d != 0));
  133. break;
  134. case 3:
  135. out = (mod_64(d, c->count) < ((c->count + 1) >> 1));
  136. break;
  137. case 4:
  138. case 5:
  139. out = (d == c->count);
  140. break;
  141. }
  142. return out;
  143. }
  144. static void pit_latch_count(struct kvm *kvm, int channel)
  145. {
  146. struct kvm_kpit_channel_state *c =
  147. &kvm->arch.vpit->pit_state.channels[channel];
  148. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  149. if (!c->count_latched) {
  150. c->latched_count = pit_get_count(kvm, channel);
  151. c->count_latched = c->rw_mode;
  152. }
  153. }
  154. static void pit_latch_status(struct kvm *kvm, int channel)
  155. {
  156. struct kvm_kpit_channel_state *c =
  157. &kvm->arch.vpit->pit_state.channels[channel];
  158. WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
  159. if (!c->status_latched) {
  160. /* TODO: Return NULL COUNT (bit 6). */
  161. c->status = ((pit_get_out(kvm, channel) << 7) |
  162. (c->rw_mode << 4) |
  163. (c->mode << 1) |
  164. c->bcd);
  165. c->status_latched = 1;
  166. }
  167. }
  168. static int __pit_timer_fn(struct kvm_kpit_state *ps)
  169. {
  170. struct kvm_vcpu *vcpu0 = ps->pit->kvm->vcpus[0];
  171. struct kvm_kpit_timer *pt = &ps->pit_timer;
  172. if (!atomic_inc_and_test(&pt->pending))
  173. set_bit(KVM_REQ_PENDING_TIMER, &vcpu0->requests);
  174. if (vcpu0 && waitqueue_active(&vcpu0->wq)) {
  175. vcpu0->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  176. wake_up_interruptible(&vcpu0->wq);
  177. }
  178. pt->timer.expires = ktime_add_ns(pt->timer.expires, pt->period);
  179. pt->scheduled = ktime_to_ns(pt->timer.expires);
  180. return (pt->period == 0 ? 0 : 1);
  181. }
  182. int pit_has_pending_timer(struct kvm_vcpu *vcpu)
  183. {
  184. struct kvm_pit *pit = vcpu->kvm->arch.vpit;
  185. if (pit && vcpu->vcpu_id == 0 && pit->pit_state.inject_pending)
  186. return atomic_read(&pit->pit_state.pit_timer.pending);
  187. return 0;
  188. }
  189. static enum hrtimer_restart pit_timer_fn(struct hrtimer *data)
  190. {
  191. struct kvm_kpit_state *ps;
  192. int restart_timer = 0;
  193. ps = container_of(data, struct kvm_kpit_state, pit_timer.timer);
  194. restart_timer = __pit_timer_fn(ps);
  195. if (restart_timer)
  196. return HRTIMER_RESTART;
  197. else
  198. return HRTIMER_NORESTART;
  199. }
  200. void __kvm_migrate_pit_timer(struct kvm_vcpu *vcpu)
  201. {
  202. struct kvm_pit *pit = vcpu->kvm->arch.vpit;
  203. struct hrtimer *timer;
  204. if (vcpu->vcpu_id != 0 || !pit)
  205. return;
  206. timer = &pit->pit_state.pit_timer.timer;
  207. if (hrtimer_cancel(timer))
  208. hrtimer_start(timer, timer->expires, HRTIMER_MODE_ABS);
  209. }
  210. static void destroy_pit_timer(struct kvm_kpit_timer *pt)
  211. {
  212. pr_debug("pit: execute del timer!\n");
  213. hrtimer_cancel(&pt->timer);
  214. }
  215. static void create_pit_timer(struct kvm_kpit_timer *pt, u32 val, int is_period)
  216. {
  217. s64 interval;
  218. interval = muldiv64(val, NSEC_PER_SEC, KVM_PIT_FREQ);
  219. pr_debug("pit: create pit timer, interval is %llu nsec\n", interval);
  220. /* TODO The new value only affected after the retriggered */
  221. hrtimer_cancel(&pt->timer);
  222. pt->period = (is_period == 0) ? 0 : interval;
  223. pt->timer.function = pit_timer_fn;
  224. atomic_set(&pt->pending, 0);
  225. hrtimer_start(&pt->timer, ktime_add_ns(ktime_get(), interval),
  226. HRTIMER_MODE_ABS);
  227. }
  228. static void pit_load_count(struct kvm *kvm, int channel, u32 val)
  229. {
  230. struct kvm_kpit_state *ps = &kvm->arch.vpit->pit_state;
  231. WARN_ON(!mutex_is_locked(&ps->lock));
  232. pr_debug("pit: load_count val is %d, channel is %d\n", val, channel);
  233. /*
  234. * Though spec said the state of 8254 is undefined after power-up,
  235. * seems some tricky OS like Windows XP depends on IRQ0 interrupt
  236. * when booting up.
  237. * So here setting initialize rate for it, and not a specific number
  238. */
  239. if (val == 0)
  240. val = 0x10000;
  241. ps->channels[channel].count_load_time = ktime_get();
  242. ps->channels[channel].count = val;
  243. if (channel != 0)
  244. return;
  245. /* Two types of timer
  246. * mode 1 is one shot, mode 2 is period, otherwise del timer */
  247. switch (ps->channels[0].mode) {
  248. case 1:
  249. /* FIXME: enhance mode 4 precision */
  250. case 4:
  251. create_pit_timer(&ps->pit_timer, val, 0);
  252. break;
  253. case 2:
  254. case 3:
  255. create_pit_timer(&ps->pit_timer, val, 1);
  256. break;
  257. default:
  258. destroy_pit_timer(&ps->pit_timer);
  259. }
  260. }
  261. void kvm_pit_load_count(struct kvm *kvm, int channel, u32 val)
  262. {
  263. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  264. pit_load_count(kvm, channel, val);
  265. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  266. }
  267. static void pit_ioport_write(struct kvm_io_device *this,
  268. gpa_t addr, int len, const void *data)
  269. {
  270. struct kvm_pit *pit = (struct kvm_pit *)this->private;
  271. struct kvm_kpit_state *pit_state = &pit->pit_state;
  272. struct kvm *kvm = pit->kvm;
  273. int channel, access;
  274. struct kvm_kpit_channel_state *s;
  275. u32 val = *(u32 *) data;
  276. val &= 0xff;
  277. addr &= KVM_PIT_CHANNEL_MASK;
  278. mutex_lock(&pit_state->lock);
  279. if (val != 0)
  280. pr_debug("pit: write addr is 0x%x, len is %d, val is 0x%x\n",
  281. (unsigned int)addr, len, val);
  282. if (addr == 3) {
  283. channel = val >> 6;
  284. if (channel == 3) {
  285. /* Read-Back Command. */
  286. for (channel = 0; channel < 3; channel++) {
  287. s = &pit_state->channels[channel];
  288. if (val & (2 << channel)) {
  289. if (!(val & 0x20))
  290. pit_latch_count(kvm, channel);
  291. if (!(val & 0x10))
  292. pit_latch_status(kvm, channel);
  293. }
  294. }
  295. } else {
  296. /* Select Counter <channel>. */
  297. s = &pit_state->channels[channel];
  298. access = (val >> 4) & KVM_PIT_CHANNEL_MASK;
  299. if (access == 0) {
  300. pit_latch_count(kvm, channel);
  301. } else {
  302. s->rw_mode = access;
  303. s->read_state = access;
  304. s->write_state = access;
  305. s->mode = (val >> 1) & 7;
  306. if (s->mode > 5)
  307. s->mode -= 4;
  308. s->bcd = val & 1;
  309. }
  310. }
  311. } else {
  312. /* Write Count. */
  313. s = &pit_state->channels[addr];
  314. switch (s->write_state) {
  315. default:
  316. case RW_STATE_LSB:
  317. pit_load_count(kvm, addr, val);
  318. break;
  319. case RW_STATE_MSB:
  320. pit_load_count(kvm, addr, val << 8);
  321. break;
  322. case RW_STATE_WORD0:
  323. s->write_latch = val;
  324. s->write_state = RW_STATE_WORD1;
  325. break;
  326. case RW_STATE_WORD1:
  327. pit_load_count(kvm, addr, s->write_latch | (val << 8));
  328. s->write_state = RW_STATE_WORD0;
  329. break;
  330. }
  331. }
  332. mutex_unlock(&pit_state->lock);
  333. }
  334. static void pit_ioport_read(struct kvm_io_device *this,
  335. gpa_t addr, int len, void *data)
  336. {
  337. struct kvm_pit *pit = (struct kvm_pit *)this->private;
  338. struct kvm_kpit_state *pit_state = &pit->pit_state;
  339. struct kvm *kvm = pit->kvm;
  340. int ret, count;
  341. struct kvm_kpit_channel_state *s;
  342. addr &= KVM_PIT_CHANNEL_MASK;
  343. s = &pit_state->channels[addr];
  344. mutex_lock(&pit_state->lock);
  345. if (s->status_latched) {
  346. s->status_latched = 0;
  347. ret = s->status;
  348. } else if (s->count_latched) {
  349. switch (s->count_latched) {
  350. default:
  351. case RW_STATE_LSB:
  352. ret = s->latched_count & 0xff;
  353. s->count_latched = 0;
  354. break;
  355. case RW_STATE_MSB:
  356. ret = s->latched_count >> 8;
  357. s->count_latched = 0;
  358. break;
  359. case RW_STATE_WORD0:
  360. ret = s->latched_count & 0xff;
  361. s->count_latched = RW_STATE_MSB;
  362. break;
  363. }
  364. } else {
  365. switch (s->read_state) {
  366. default:
  367. case RW_STATE_LSB:
  368. count = pit_get_count(kvm, addr);
  369. ret = count & 0xff;
  370. break;
  371. case RW_STATE_MSB:
  372. count = pit_get_count(kvm, addr);
  373. ret = (count >> 8) & 0xff;
  374. break;
  375. case RW_STATE_WORD0:
  376. count = pit_get_count(kvm, addr);
  377. ret = count & 0xff;
  378. s->read_state = RW_STATE_WORD1;
  379. break;
  380. case RW_STATE_WORD1:
  381. count = pit_get_count(kvm, addr);
  382. ret = (count >> 8) & 0xff;
  383. s->read_state = RW_STATE_WORD0;
  384. break;
  385. }
  386. }
  387. if (len > sizeof(ret))
  388. len = sizeof(ret);
  389. memcpy(data, (char *)&ret, len);
  390. mutex_unlock(&pit_state->lock);
  391. }
  392. static int pit_in_range(struct kvm_io_device *this, gpa_t addr,
  393. int len, int is_write)
  394. {
  395. return ((addr >= KVM_PIT_BASE_ADDRESS) &&
  396. (addr < KVM_PIT_BASE_ADDRESS + KVM_PIT_MEM_LENGTH));
  397. }
  398. static void speaker_ioport_write(struct kvm_io_device *this,
  399. gpa_t addr, int len, const void *data)
  400. {
  401. struct kvm_pit *pit = (struct kvm_pit *)this->private;
  402. struct kvm_kpit_state *pit_state = &pit->pit_state;
  403. struct kvm *kvm = pit->kvm;
  404. u32 val = *(u32 *) data;
  405. mutex_lock(&pit_state->lock);
  406. pit_state->speaker_data_on = (val >> 1) & 1;
  407. pit_set_gate(kvm, 2, val & 1);
  408. mutex_unlock(&pit_state->lock);
  409. }
  410. static void speaker_ioport_read(struct kvm_io_device *this,
  411. gpa_t addr, int len, void *data)
  412. {
  413. struct kvm_pit *pit = (struct kvm_pit *)this->private;
  414. struct kvm_kpit_state *pit_state = &pit->pit_state;
  415. struct kvm *kvm = pit->kvm;
  416. unsigned int refresh_clock;
  417. int ret;
  418. /* Refresh clock toggles at about 15us. We approximate as 2^14ns. */
  419. refresh_clock = ((unsigned int)ktime_to_ns(ktime_get()) >> 14) & 1;
  420. mutex_lock(&pit_state->lock);
  421. ret = ((pit_state->speaker_data_on << 1) | pit_get_gate(kvm, 2) |
  422. (pit_get_out(kvm, 2) << 5) | (refresh_clock << 4));
  423. if (len > sizeof(ret))
  424. len = sizeof(ret);
  425. memcpy(data, (char *)&ret, len);
  426. mutex_unlock(&pit_state->lock);
  427. }
  428. static int speaker_in_range(struct kvm_io_device *this, gpa_t addr,
  429. int len, int is_write)
  430. {
  431. return (addr == KVM_SPEAKER_BASE_ADDRESS);
  432. }
  433. void kvm_pit_reset(struct kvm_pit *pit)
  434. {
  435. int i;
  436. struct kvm_kpit_channel_state *c;
  437. mutex_lock(&pit->pit_state.lock);
  438. for (i = 0; i < 3; i++) {
  439. c = &pit->pit_state.channels[i];
  440. c->mode = 0xff;
  441. c->gate = (i != 2);
  442. pit_load_count(pit->kvm, i, 0);
  443. }
  444. mutex_unlock(&pit->pit_state.lock);
  445. atomic_set(&pit->pit_state.pit_timer.pending, 0);
  446. pit->pit_state.inject_pending = 1;
  447. }
  448. struct kvm_pit *kvm_create_pit(struct kvm *kvm)
  449. {
  450. struct kvm_pit *pit;
  451. struct kvm_kpit_state *pit_state;
  452. pit = kzalloc(sizeof(struct kvm_pit), GFP_KERNEL);
  453. if (!pit)
  454. return NULL;
  455. mutex_init(&pit->pit_state.lock);
  456. mutex_lock(&pit->pit_state.lock);
  457. /* Initialize PIO device */
  458. pit->dev.read = pit_ioport_read;
  459. pit->dev.write = pit_ioport_write;
  460. pit->dev.in_range = pit_in_range;
  461. pit->dev.private = pit;
  462. kvm_io_bus_register_dev(&kvm->pio_bus, &pit->dev);
  463. pit->speaker_dev.read = speaker_ioport_read;
  464. pit->speaker_dev.write = speaker_ioport_write;
  465. pit->speaker_dev.in_range = speaker_in_range;
  466. pit->speaker_dev.private = pit;
  467. kvm_io_bus_register_dev(&kvm->pio_bus, &pit->speaker_dev);
  468. kvm->arch.vpit = pit;
  469. pit->kvm = kvm;
  470. pit_state = &pit->pit_state;
  471. pit_state->pit = pit;
  472. hrtimer_init(&pit_state->pit_timer.timer,
  473. CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  474. mutex_unlock(&pit->pit_state.lock);
  475. kvm_pit_reset(pit);
  476. return pit;
  477. }
  478. void kvm_free_pit(struct kvm *kvm)
  479. {
  480. struct hrtimer *timer;
  481. if (kvm->arch.vpit) {
  482. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  483. timer = &kvm->arch.vpit->pit_state.pit_timer.timer;
  484. hrtimer_cancel(timer);
  485. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  486. kfree(kvm->arch.vpit);
  487. }
  488. }
  489. static void __inject_pit_timer_intr(struct kvm *kvm)
  490. {
  491. mutex_lock(&kvm->lock);
  492. kvm_ioapic_set_irq(kvm->arch.vioapic, 0, 1);
  493. kvm_ioapic_set_irq(kvm->arch.vioapic, 0, 0);
  494. kvm_pic_set_irq(pic_irqchip(kvm), 0, 1);
  495. kvm_pic_set_irq(pic_irqchip(kvm), 0, 0);
  496. mutex_unlock(&kvm->lock);
  497. }
  498. void kvm_inject_pit_timer_irqs(struct kvm_vcpu *vcpu)
  499. {
  500. struct kvm_pit *pit = vcpu->kvm->arch.vpit;
  501. struct kvm *kvm = vcpu->kvm;
  502. struct kvm_kpit_state *ps;
  503. if (vcpu && pit) {
  504. ps = &pit->pit_state;
  505. /* Try to inject pending interrupts when:
  506. * 1. Pending exists
  507. * 2. Last interrupt was accepted or waited for too long time*/
  508. if (atomic_read(&ps->pit_timer.pending) &&
  509. (ps->inject_pending ||
  510. (jiffies - ps->last_injected_time
  511. >= KVM_MAX_PIT_INTR_INTERVAL))) {
  512. ps->inject_pending = 0;
  513. __inject_pit_timer_intr(kvm);
  514. ps->last_injected_time = jiffies;
  515. }
  516. }
  517. }
  518. void kvm_pit_timer_intr_post(struct kvm_vcpu *vcpu, int vec)
  519. {
  520. struct kvm_arch *arch = &vcpu->kvm->arch;
  521. struct kvm_kpit_state *ps;
  522. if (vcpu && arch->vpit) {
  523. ps = &arch->vpit->pit_state;
  524. if (atomic_read(&ps->pit_timer.pending) &&
  525. (((arch->vpic->pics[0].imr & 1) == 0 &&
  526. arch->vpic->pics[0].irq_base == vec) ||
  527. (arch->vioapic->redirtbl[0].fields.vector == vec &&
  528. arch->vioapic->redirtbl[0].fields.mask != 1))) {
  529. ps->inject_pending = 1;
  530. atomic_dec(&ps->pit_timer.pending);
  531. ps->channels[0].count_load_time = ktime_get();
  532. }
  533. }
  534. }