visws_quirks.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * SGI Visual Workstation support and quirks, unmaintained.
  3. *
  4. * Split out from setup.c by davej@suse.de
  5. *
  6. * Copyright (C) 1999 Bent Hagemark, Ingo Molnar
  7. *
  8. * SGI Visual Workstation interrupt controller
  9. *
  10. * The Cobalt system ASIC in the Visual Workstation contains a "Cobalt" APIC
  11. * which serves as the main interrupt controller in the system. Non-legacy
  12. * hardware in the system uses this controller directly. Legacy devices
  13. * are connected to the PIIX4 which in turn has its 8259(s) connected to
  14. * a of the Cobalt APIC entry.
  15. *
  16. * 09/02/2000 - Updated for 2.4 by jbarnes@sgi.com
  17. *
  18. * 25/11/2002 - Updated for 2.5 by Andrey Panin <pazke@orbita1.ru>
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <asm/visws/cobalt.h>
  25. #include <asm/visws/piix4.h>
  26. #include <asm/arch_hooks.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/fixmap.h>
  29. #include <asm/reboot.h>
  30. #include <asm/setup.h>
  31. #include <asm/e820.h>
  32. #include <asm/io.h>
  33. #include <mach_ipi.h>
  34. #include "mach_apic.h"
  35. #include <linux/kernel_stat.h>
  36. #include <asm/i8259.h>
  37. #include <asm/irq_vectors.h>
  38. #include <asm/visws/lithium.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel.h>
  41. #include <linux/pci.h>
  42. #include <linux/pci_ids.h>
  43. extern int no_broadcast;
  44. #include <asm/apic.h>
  45. char visws_board_type = -1;
  46. char visws_board_rev = -1;
  47. int is_visws_box(void)
  48. {
  49. return visws_board_type >= 0;
  50. }
  51. static int __init visws_time_init(void)
  52. {
  53. printk(KERN_INFO "Starting Cobalt Timer system clock\n");
  54. /* Set the countdown value */
  55. co_cpu_write(CO_CPU_TIMEVAL, CO_TIME_HZ/HZ);
  56. /* Start the timer */
  57. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) | CO_CTRL_TIMERUN);
  58. /* Enable (unmask) the timer interrupt */
  59. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) & ~CO_CTRL_TIMEMASK);
  60. /*
  61. * Zero return means the generic timer setup code will set up
  62. * the standard vector:
  63. */
  64. return 0;
  65. }
  66. static int __init visws_pre_intr_init(void)
  67. {
  68. init_VISWS_APIC_irqs();
  69. /*
  70. * We dont want ISA irqs to be set up by the generic code:
  71. */
  72. return 1;
  73. }
  74. /* Quirk for machine specific memory setup. */
  75. #define MB (1024 * 1024)
  76. unsigned long sgivwfb_mem_phys;
  77. unsigned long sgivwfb_mem_size;
  78. EXPORT_SYMBOL(sgivwfb_mem_phys);
  79. EXPORT_SYMBOL(sgivwfb_mem_size);
  80. long long mem_size __initdata = 0;
  81. static char * __init visws_memory_setup(void)
  82. {
  83. long long gfx_mem_size = 8 * MB;
  84. mem_size = boot_params.alt_mem_k;
  85. if (!mem_size) {
  86. printk(KERN_WARNING "Bootloader didn't set memory size, upgrade it !\n");
  87. mem_size = 128 * MB;
  88. }
  89. /*
  90. * this hardcodes the graphics memory to 8 MB
  91. * it really should be sized dynamically (or at least
  92. * set as a boot param)
  93. */
  94. if (!sgivwfb_mem_size) {
  95. printk(KERN_WARNING "Defaulting to 8 MB framebuffer size\n");
  96. sgivwfb_mem_size = 8 * MB;
  97. }
  98. /*
  99. * Trim to nearest MB
  100. */
  101. sgivwfb_mem_size &= ~((1 << 20) - 1);
  102. sgivwfb_mem_phys = mem_size - gfx_mem_size;
  103. e820_add_region(0, LOWMEMSIZE(), E820_RAM);
  104. e820_add_region(HIGH_MEMORY, mem_size - sgivwfb_mem_size - HIGH_MEMORY, E820_RAM);
  105. e820_add_region(sgivwfb_mem_phys, sgivwfb_mem_size, E820_RESERVED);
  106. return "PROM";
  107. }
  108. static void visws_machine_emergency_restart(void)
  109. {
  110. /*
  111. * Visual Workstations restart after this
  112. * register is poked on the PIIX4
  113. */
  114. outb(PIIX4_RESET_VAL, PIIX4_RESET_PORT);
  115. }
  116. static void visws_machine_power_off(void)
  117. {
  118. unsigned short pm_status;
  119. /* extern unsigned int pci_bus0; */
  120. while ((pm_status = inw(PMSTS_PORT)) & 0x100)
  121. outw(pm_status, PMSTS_PORT);
  122. outw(PM_SUSPEND_ENABLE, PMCNTRL_PORT);
  123. mdelay(10);
  124. #define PCI_CONF1_ADDRESS(bus, devfn, reg) \
  125. (0x80000000 | (bus << 16) | (devfn << 8) | (reg & ~3))
  126. /* outl(PCI_CONF1_ADDRESS(pci_bus0, SPECIAL_DEV, SPECIAL_REG), 0xCF8); */
  127. outl(PIIX_SPECIAL_STOP, 0xCFC);
  128. }
  129. static int __init visws_get_smp_config(unsigned int early)
  130. {
  131. /*
  132. * Prevent MP-table parsing by the generic code:
  133. */
  134. return 1;
  135. }
  136. /*
  137. * The Visual Workstation is Intel MP compliant in the hardware
  138. * sense, but it doesn't have a BIOS(-configuration table).
  139. * No problem for Linux.
  140. */
  141. static void __init MP_processor_info(struct mpc_config_processor *m)
  142. {
  143. int ver, logical_apicid;
  144. physid_mask_t apic_cpus;
  145. if (!(m->mpc_cpuflag & CPU_ENABLED))
  146. return;
  147. logical_apicid = m->mpc_apicid;
  148. printk(KERN_INFO "%sCPU #%d %u:%u APIC version %d\n",
  149. m->mpc_cpuflag & CPU_BOOTPROCESSOR ? "Bootup " : "",
  150. m->mpc_apicid,
  151. (m->mpc_cpufeature & CPU_FAMILY_MASK) >> 8,
  152. (m->mpc_cpufeature & CPU_MODEL_MASK) >> 4,
  153. m->mpc_apicver);
  154. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR)
  155. boot_cpu_physical_apicid = m->mpc_apicid;
  156. ver = m->mpc_apicver;
  157. if ((ver >= 0x14 && m->mpc_apicid >= 0xff) || m->mpc_apicid >= 0xf) {
  158. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  159. m->mpc_apicid, MAX_APICS);
  160. return;
  161. }
  162. apic_cpus = apicid_to_cpu_present(m->mpc_apicid);
  163. physids_or(phys_cpu_present_map, phys_cpu_present_map, apic_cpus);
  164. /*
  165. * Validate version
  166. */
  167. if (ver == 0x0) {
  168. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! "
  169. "fixing up to 0x10. (tell your hw vendor)\n",
  170. m->mpc_apicid);
  171. ver = 0x10;
  172. }
  173. apic_version[m->mpc_apicid] = ver;
  174. }
  175. static int __init visws_find_smp_config(unsigned int reserve)
  176. {
  177. struct mpc_config_processor *mp = phys_to_virt(CO_CPU_TAB_PHYS);
  178. unsigned short ncpus = readw(phys_to_virt(CO_CPU_NUM_PHYS));
  179. if (ncpus > CO_CPU_MAX) {
  180. printk(KERN_WARNING "find_visws_smp: got cpu count of %d at %p\n",
  181. ncpus, mp);
  182. ncpus = CO_CPU_MAX;
  183. }
  184. if (ncpus > setup_max_cpus)
  185. ncpus = setup_max_cpus;
  186. #ifdef CONFIG_X86_LOCAL_APIC
  187. smp_found_config = 1;
  188. #endif
  189. while (ncpus--)
  190. MP_processor_info(mp++);
  191. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  192. return 1;
  193. }
  194. static int visws_trap_init(void);
  195. static struct x86_quirks visws_x86_quirks __initdata = {
  196. .arch_time_init = visws_time_init,
  197. .arch_pre_intr_init = visws_pre_intr_init,
  198. .arch_memory_setup = visws_memory_setup,
  199. .arch_intr_init = NULL,
  200. .arch_trap_init = visws_trap_init,
  201. .mach_get_smp_config = visws_get_smp_config,
  202. .mach_find_smp_config = visws_find_smp_config,
  203. };
  204. void __init visws_early_detect(void)
  205. {
  206. int raw;
  207. visws_board_type = (char)(inb_p(PIIX_GPI_BD_REG) & PIIX_GPI_BD_REG)
  208. >> PIIX_GPI_BD_SHIFT;
  209. if (visws_board_type < 0)
  210. return;
  211. /*
  212. * Install special quirks for timer, interrupt and memory setup:
  213. * Fall back to generic behavior for traps:
  214. * Override generic MP-table parsing:
  215. */
  216. x86_quirks = &visws_x86_quirks;
  217. /*
  218. * Install reboot quirks:
  219. */
  220. pm_power_off = visws_machine_power_off;
  221. machine_ops.emergency_restart = visws_machine_emergency_restart;
  222. /*
  223. * Do not use broadcast IPIs:
  224. */
  225. no_broadcast = 0;
  226. #ifdef CONFIG_X86_IO_APIC
  227. /*
  228. * Turn off IO-APIC detection and initialization:
  229. */
  230. skip_ioapic_setup = 1;
  231. #endif
  232. /*
  233. * Get Board rev.
  234. * First, we have to initialize the 307 part to allow us access
  235. * to the GPIO registers. Let's map them at 0x0fc0 which is right
  236. * after the PIIX4 PM section.
  237. */
  238. outb_p(SIO_DEV_SEL, SIO_INDEX);
  239. outb_p(SIO_GP_DEV, SIO_DATA); /* Talk to GPIO regs. */
  240. outb_p(SIO_DEV_MSB, SIO_INDEX);
  241. outb_p(SIO_GP_MSB, SIO_DATA); /* MSB of GPIO base address */
  242. outb_p(SIO_DEV_LSB, SIO_INDEX);
  243. outb_p(SIO_GP_LSB, SIO_DATA); /* LSB of GPIO base address */
  244. outb_p(SIO_DEV_ENB, SIO_INDEX);
  245. outb_p(1, SIO_DATA); /* Enable GPIO registers. */
  246. /*
  247. * Now, we have to map the power management section to write
  248. * a bit which enables access to the GPIO registers.
  249. * What lunatic came up with this shit?
  250. */
  251. outb_p(SIO_DEV_SEL, SIO_INDEX);
  252. outb_p(SIO_PM_DEV, SIO_DATA); /* Talk to GPIO regs. */
  253. outb_p(SIO_DEV_MSB, SIO_INDEX);
  254. outb_p(SIO_PM_MSB, SIO_DATA); /* MSB of PM base address */
  255. outb_p(SIO_DEV_LSB, SIO_INDEX);
  256. outb_p(SIO_PM_LSB, SIO_DATA); /* LSB of PM base address */
  257. outb_p(SIO_DEV_ENB, SIO_INDEX);
  258. outb_p(1, SIO_DATA); /* Enable PM registers. */
  259. /*
  260. * Now, write the PM register which enables the GPIO registers.
  261. */
  262. outb_p(SIO_PM_FER2, SIO_PM_INDEX);
  263. outb_p(SIO_PM_GP_EN, SIO_PM_DATA);
  264. /*
  265. * Now, initialize the GPIO registers.
  266. * We want them all to be inputs which is the
  267. * power on default, so let's leave them alone.
  268. * So, let's just read the board rev!
  269. */
  270. raw = inb_p(SIO_GP_DATA1);
  271. raw &= 0x7f; /* 7 bits of valid board revision ID. */
  272. if (visws_board_type == VISWS_320) {
  273. if (raw < 0x6) {
  274. visws_board_rev = 4;
  275. } else if (raw < 0xc) {
  276. visws_board_rev = 5;
  277. } else {
  278. visws_board_rev = 6;
  279. }
  280. } else if (visws_board_type == VISWS_540) {
  281. visws_board_rev = 2;
  282. } else {
  283. visws_board_rev = raw;
  284. }
  285. printk(KERN_INFO "Silicon Graphics Visual Workstation %s (rev %d) detected\n",
  286. (visws_board_type == VISWS_320 ? "320" :
  287. (visws_board_type == VISWS_540 ? "540" :
  288. "unknown")), visws_board_rev);
  289. }
  290. #define A01234 (LI_INTA_0 | LI_INTA_1 | LI_INTA_2 | LI_INTA_3 | LI_INTA_4)
  291. #define BCD (LI_INTB | LI_INTC | LI_INTD)
  292. #define ALLDEVS (A01234 | BCD)
  293. static __init void lithium_init(void)
  294. {
  295. set_fixmap(FIX_LI_PCIA, LI_PCI_A_PHYS);
  296. set_fixmap(FIX_LI_PCIB, LI_PCI_B_PHYS);
  297. if ((li_pcia_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  298. (li_pcia_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  299. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'A');
  300. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  301. }
  302. if ((li_pcib_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  303. (li_pcib_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  304. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'B');
  305. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  306. }
  307. li_pcia_write16(LI_PCI_INTEN, ALLDEVS);
  308. li_pcib_write16(LI_PCI_INTEN, ALLDEVS);
  309. }
  310. static __init void cobalt_init(void)
  311. {
  312. /*
  313. * On normal SMP PC this is used only with SMP, but we have to
  314. * use it and set it up here to start the Cobalt clock
  315. */
  316. set_fixmap(FIX_APIC_BASE, APIC_DEFAULT_PHYS_BASE);
  317. setup_local_APIC();
  318. printk(KERN_INFO "Local APIC Version %#x, ID %#x\n",
  319. (unsigned int)apic_read(APIC_LVR),
  320. (unsigned int)apic_read(APIC_ID));
  321. set_fixmap(FIX_CO_CPU, CO_CPU_PHYS);
  322. set_fixmap(FIX_CO_APIC, CO_APIC_PHYS);
  323. printk(KERN_INFO "Cobalt Revision %#lx, APIC ID %#lx\n",
  324. co_cpu_read(CO_CPU_REV), co_apic_read(CO_APIC_ID));
  325. /* Enable Cobalt APIC being careful to NOT change the ID! */
  326. co_apic_write(CO_APIC_ID, co_apic_read(CO_APIC_ID) | CO_APIC_ENABLE);
  327. printk(KERN_INFO "Cobalt APIC enabled: ID reg %#lx\n",
  328. co_apic_read(CO_APIC_ID));
  329. }
  330. static int __init visws_trap_init(void)
  331. {
  332. lithium_init();
  333. cobalt_init();
  334. return 1;
  335. }
  336. /*
  337. * IRQ controller / APIC support:
  338. */
  339. static DEFINE_SPINLOCK(cobalt_lock);
  340. /*
  341. * Set the given Cobalt APIC Redirection Table entry to point
  342. * to the given IDT vector/index.
  343. */
  344. static inline void co_apic_set(int entry, int irq)
  345. {
  346. co_apic_write(CO_APIC_LO(entry), CO_APIC_LEVEL | (irq + FIRST_EXTERNAL_VECTOR));
  347. co_apic_write(CO_APIC_HI(entry), 0);
  348. }
  349. /*
  350. * Cobalt (IO)-APIC functions to handle PCI devices.
  351. */
  352. static inline int co_apic_ide0_hack(void)
  353. {
  354. extern char visws_board_type;
  355. extern char visws_board_rev;
  356. if (visws_board_type == VISWS_320 && visws_board_rev == 5)
  357. return 5;
  358. return CO_APIC_IDE0;
  359. }
  360. static int is_co_apic(unsigned int irq)
  361. {
  362. if (IS_CO_APIC(irq))
  363. return CO_APIC(irq);
  364. switch (irq) {
  365. case 0: return CO_APIC_CPU;
  366. case CO_IRQ_IDE0: return co_apic_ide0_hack();
  367. case CO_IRQ_IDE1: return CO_APIC_IDE1;
  368. default: return -1;
  369. }
  370. }
  371. /*
  372. * This is the SGI Cobalt (IO-)APIC:
  373. */
  374. static void enable_cobalt_irq(unsigned int irq)
  375. {
  376. co_apic_set(is_co_apic(irq), irq);
  377. }
  378. static void disable_cobalt_irq(unsigned int irq)
  379. {
  380. int entry = is_co_apic(irq);
  381. co_apic_write(CO_APIC_LO(entry), CO_APIC_MASK);
  382. co_apic_read(CO_APIC_LO(entry));
  383. }
  384. /*
  385. * "irq" really just serves to identify the device. Here is where we
  386. * map this to the Cobalt APIC entry where it's physically wired.
  387. * This is called via request_irq -> setup_irq -> irq_desc->startup()
  388. */
  389. static unsigned int startup_cobalt_irq(unsigned int irq)
  390. {
  391. unsigned long flags;
  392. spin_lock_irqsave(&cobalt_lock, flags);
  393. if ((irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING)))
  394. irq_desc[irq].status &= ~(IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING);
  395. enable_cobalt_irq(irq);
  396. spin_unlock_irqrestore(&cobalt_lock, flags);
  397. return 0;
  398. }
  399. static void ack_cobalt_irq(unsigned int irq)
  400. {
  401. unsigned long flags;
  402. spin_lock_irqsave(&cobalt_lock, flags);
  403. disable_cobalt_irq(irq);
  404. apic_write(APIC_EOI, APIC_EIO_ACK);
  405. spin_unlock_irqrestore(&cobalt_lock, flags);
  406. }
  407. static void end_cobalt_irq(unsigned int irq)
  408. {
  409. unsigned long flags;
  410. spin_lock_irqsave(&cobalt_lock, flags);
  411. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  412. enable_cobalt_irq(irq);
  413. spin_unlock_irqrestore(&cobalt_lock, flags);
  414. }
  415. static struct irq_chip cobalt_irq_type = {
  416. .typename = "Cobalt-APIC",
  417. .startup = startup_cobalt_irq,
  418. .shutdown = disable_cobalt_irq,
  419. .enable = enable_cobalt_irq,
  420. .disable = disable_cobalt_irq,
  421. .ack = ack_cobalt_irq,
  422. .end = end_cobalt_irq,
  423. };
  424. /*
  425. * This is the PIIX4-based 8259 that is wired up indirectly to Cobalt
  426. * -- not the manner expected by the code in i8259.c.
  427. *
  428. * there is a 'master' physical interrupt source that gets sent to
  429. * the CPU. But in the chipset there are various 'virtual' interrupts
  430. * waiting to be handled. We represent this to Linux through a 'master'
  431. * interrupt controller type, and through a special virtual interrupt-
  432. * controller. Device drivers only see the virtual interrupt sources.
  433. */
  434. static unsigned int startup_piix4_master_irq(unsigned int irq)
  435. {
  436. init_8259A(0);
  437. return startup_cobalt_irq(irq);
  438. }
  439. static void end_piix4_master_irq(unsigned int irq)
  440. {
  441. unsigned long flags;
  442. spin_lock_irqsave(&cobalt_lock, flags);
  443. enable_cobalt_irq(irq);
  444. spin_unlock_irqrestore(&cobalt_lock, flags);
  445. }
  446. static struct irq_chip piix4_master_irq_type = {
  447. .typename = "PIIX4-master",
  448. .startup = startup_piix4_master_irq,
  449. .ack = ack_cobalt_irq,
  450. .end = end_piix4_master_irq,
  451. };
  452. static struct irq_chip piix4_virtual_irq_type = {
  453. .typename = "PIIX4-virtual",
  454. .shutdown = disable_8259A_irq,
  455. .enable = enable_8259A_irq,
  456. .disable = disable_8259A_irq,
  457. };
  458. /*
  459. * PIIX4-8259 master/virtual functions to handle interrupt requests
  460. * from legacy devices: floppy, parallel, serial, rtc.
  461. *
  462. * None of these get Cobalt APIC entries, neither do they have IDT
  463. * entries. These interrupts are purely virtual and distributed from
  464. * the 'master' interrupt source: CO_IRQ_8259.
  465. *
  466. * When the 8259 interrupts its handler figures out which of these
  467. * devices is interrupting and dispatches to its handler.
  468. *
  469. * CAREFUL: devices see the 'virtual' interrupt only. Thus disable/
  470. * enable_irq gets the right irq. This 'master' irq is never directly
  471. * manipulated by any driver.
  472. */
  473. static irqreturn_t piix4_master_intr(int irq, void *dev_id)
  474. {
  475. int realirq;
  476. irq_desc_t *desc;
  477. unsigned long flags;
  478. spin_lock_irqsave(&i8259A_lock, flags);
  479. /* Find out what's interrupting in the PIIX4 master 8259 */
  480. outb(0x0c, 0x20); /* OCW3 Poll command */
  481. realirq = inb(0x20);
  482. /*
  483. * Bit 7 == 0 means invalid/spurious
  484. */
  485. if (unlikely(!(realirq & 0x80)))
  486. goto out_unlock;
  487. realirq &= 7;
  488. if (unlikely(realirq == 2)) {
  489. outb(0x0c, 0xa0);
  490. realirq = inb(0xa0);
  491. if (unlikely(!(realirq & 0x80)))
  492. goto out_unlock;
  493. realirq = (realirq & 7) + 8;
  494. }
  495. /* mask and ack interrupt */
  496. cached_irq_mask |= 1 << realirq;
  497. if (unlikely(realirq > 7)) {
  498. inb(0xa1);
  499. outb(cached_slave_mask, 0xa1);
  500. outb(0x60 + (realirq & 7), 0xa0);
  501. outb(0x60 + 2, 0x20);
  502. } else {
  503. inb(0x21);
  504. outb(cached_master_mask, 0x21);
  505. outb(0x60 + realirq, 0x20);
  506. }
  507. spin_unlock_irqrestore(&i8259A_lock, flags);
  508. desc = irq_desc + realirq;
  509. /*
  510. * handle this 'virtual interrupt' as a Cobalt one now.
  511. */
  512. kstat_cpu(smp_processor_id()).irqs[realirq]++;
  513. if (likely(desc->action != NULL))
  514. handle_IRQ_event(realirq, desc->action);
  515. if (!(desc->status & IRQ_DISABLED))
  516. enable_8259A_irq(realirq);
  517. return IRQ_HANDLED;
  518. out_unlock:
  519. spin_unlock_irqrestore(&i8259A_lock, flags);
  520. return IRQ_NONE;
  521. }
  522. static struct irqaction master_action = {
  523. .handler = piix4_master_intr,
  524. .name = "PIIX4-8259",
  525. };
  526. static struct irqaction cascade_action = {
  527. .handler = no_action,
  528. .name = "cascade",
  529. };
  530. void init_VISWS_APIC_irqs(void)
  531. {
  532. int i;
  533. for (i = 0; i < CO_IRQ_APIC0 + CO_APIC_LAST + 1; i++) {
  534. irq_desc[i].status = IRQ_DISABLED;
  535. irq_desc[i].action = 0;
  536. irq_desc[i].depth = 1;
  537. if (i == 0) {
  538. irq_desc[i].chip = &cobalt_irq_type;
  539. }
  540. else if (i == CO_IRQ_IDE0) {
  541. irq_desc[i].chip = &cobalt_irq_type;
  542. }
  543. else if (i == CO_IRQ_IDE1) {
  544. irq_desc[i].chip = &cobalt_irq_type;
  545. }
  546. else if (i == CO_IRQ_8259) {
  547. irq_desc[i].chip = &piix4_master_irq_type;
  548. }
  549. else if (i < CO_IRQ_APIC0) {
  550. irq_desc[i].chip = &piix4_virtual_irq_type;
  551. }
  552. else if (IS_CO_APIC(i)) {
  553. irq_desc[i].chip = &cobalt_irq_type;
  554. }
  555. }
  556. setup_irq(CO_IRQ_8259, &master_action);
  557. setup_irq(2, &cascade_action);
  558. }