mce_amd_64.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * (c) 2005, 2006 Advanced Micro Devices, Inc.
  3. * Your use of this code is subject to the terms and conditions of the
  4. * GNU general public license version 2. See "COPYING" or
  5. * http://www.gnu.org/licenses/gpl.html
  6. *
  7. * Written by Jacob Shin - AMD, Inc.
  8. *
  9. * Support : jacob.shin@amd.com
  10. *
  11. * April 2006
  12. * - added support for AMD Family 0x10 processors
  13. *
  14. * All MC4_MISCi registers are shared between multi-cores
  15. */
  16. #include <linux/cpu.h>
  17. #include <linux/errno.h>
  18. #include <linux/init.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/kobject.h>
  21. #include <linux/notifier.h>
  22. #include <linux/sched.h>
  23. #include <linux/smp.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/sysfs.h>
  26. #include <asm/apic.h>
  27. #include <asm/mce.h>
  28. #include <asm/msr.h>
  29. #include <asm/percpu.h>
  30. #include <asm/idle.h>
  31. #define PFX "mce_threshold: "
  32. #define VERSION "version 1.1.1"
  33. #define NR_BANKS 6
  34. #define NR_BLOCKS 9
  35. #define THRESHOLD_MAX 0xFFF
  36. #define INT_TYPE_APIC 0x00020000
  37. #define MASK_VALID_HI 0x80000000
  38. #define MASK_CNTP_HI 0x40000000
  39. #define MASK_LOCKED_HI 0x20000000
  40. #define MASK_LVTOFF_HI 0x00F00000
  41. #define MASK_COUNT_EN_HI 0x00080000
  42. #define MASK_INT_TYPE_HI 0x00060000
  43. #define MASK_OVERFLOW_HI 0x00010000
  44. #define MASK_ERR_COUNT_HI 0x00000FFF
  45. #define MASK_BLKPTR_LO 0xFF000000
  46. #define MCG_XBLK_ADDR 0xC0000400
  47. struct threshold_block {
  48. unsigned int block;
  49. unsigned int bank;
  50. unsigned int cpu;
  51. u32 address;
  52. u16 interrupt_enable;
  53. u16 threshold_limit;
  54. struct kobject kobj;
  55. struct list_head miscj;
  56. };
  57. /* defaults used early on boot */
  58. static struct threshold_block threshold_defaults = {
  59. .interrupt_enable = 0,
  60. .threshold_limit = THRESHOLD_MAX,
  61. };
  62. struct threshold_bank {
  63. struct kobject *kobj;
  64. struct threshold_block *blocks;
  65. cpumask_t cpus;
  66. };
  67. static DEFINE_PER_CPU(struct threshold_bank *, threshold_banks[NR_BANKS]);
  68. #ifdef CONFIG_SMP
  69. static unsigned char shared_bank[NR_BANKS] = {
  70. 0, 0, 0, 0, 1
  71. };
  72. #endif
  73. static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */
  74. /*
  75. * CPU Initialization
  76. */
  77. /* must be called with correct cpu affinity */
  78. static void threshold_restart_bank(struct threshold_block *b,
  79. int reset, u16 old_limit)
  80. {
  81. u32 mci_misc_hi, mci_misc_lo;
  82. rdmsr(b->address, mci_misc_lo, mci_misc_hi);
  83. if (b->threshold_limit < (mci_misc_hi & THRESHOLD_MAX))
  84. reset = 1; /* limit cannot be lower than err count */
  85. if (reset) { /* reset err count and overflow bit */
  86. mci_misc_hi =
  87. (mci_misc_hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
  88. (THRESHOLD_MAX - b->threshold_limit);
  89. } else if (old_limit) { /* change limit w/o reset */
  90. int new_count = (mci_misc_hi & THRESHOLD_MAX) +
  91. (old_limit - b->threshold_limit);
  92. mci_misc_hi = (mci_misc_hi & ~MASK_ERR_COUNT_HI) |
  93. (new_count & THRESHOLD_MAX);
  94. }
  95. b->interrupt_enable ?
  96. (mci_misc_hi = (mci_misc_hi & ~MASK_INT_TYPE_HI) | INT_TYPE_APIC) :
  97. (mci_misc_hi &= ~MASK_INT_TYPE_HI);
  98. mci_misc_hi |= MASK_COUNT_EN_HI;
  99. wrmsr(b->address, mci_misc_lo, mci_misc_hi);
  100. }
  101. /* cpu init entry point, called from mce.c with preempt off */
  102. void __cpuinit mce_amd_feature_init(struct cpuinfo_x86 *c)
  103. {
  104. unsigned int bank, block;
  105. unsigned int cpu = smp_processor_id();
  106. u8 lvt_off;
  107. u32 low = 0, high = 0, address = 0;
  108. for (bank = 0; bank < NR_BANKS; ++bank) {
  109. for (block = 0; block < NR_BLOCKS; ++block) {
  110. if (block == 0)
  111. address = MSR_IA32_MC0_MISC + bank * 4;
  112. else if (block == 1) {
  113. address = (low & MASK_BLKPTR_LO) >> 21;
  114. if (!address)
  115. break;
  116. address += MCG_XBLK_ADDR;
  117. }
  118. else
  119. ++address;
  120. if (rdmsr_safe(address, &low, &high))
  121. break;
  122. if (!(high & MASK_VALID_HI)) {
  123. if (block)
  124. continue;
  125. else
  126. break;
  127. }
  128. if (!(high & MASK_CNTP_HI) ||
  129. (high & MASK_LOCKED_HI))
  130. continue;
  131. if (!block)
  132. per_cpu(bank_map, cpu) |= (1 << bank);
  133. #ifdef CONFIG_SMP
  134. if (shared_bank[bank] && c->cpu_core_id)
  135. break;
  136. #endif
  137. lvt_off = setup_APIC_eilvt_mce(THRESHOLD_APIC_VECTOR,
  138. APIC_EILVT_MSG_FIX, 0);
  139. high &= ~MASK_LVTOFF_HI;
  140. high |= lvt_off << 20;
  141. wrmsr(address, low, high);
  142. threshold_defaults.address = address;
  143. threshold_restart_bank(&threshold_defaults, 0, 0);
  144. }
  145. }
  146. }
  147. /*
  148. * APIC Interrupt Handler
  149. */
  150. /*
  151. * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
  152. * the interrupt goes off when error_count reaches threshold_limit.
  153. * the handler will simply log mcelog w/ software defined bank number.
  154. */
  155. asmlinkage void mce_threshold_interrupt(void)
  156. {
  157. unsigned int bank, block;
  158. struct mce m;
  159. u32 low = 0, high = 0, address = 0;
  160. ack_APIC_irq();
  161. exit_idle();
  162. irq_enter();
  163. memset(&m, 0, sizeof(m));
  164. rdtscll(m.tsc);
  165. m.cpu = smp_processor_id();
  166. /* assume first bank caused it */
  167. for (bank = 0; bank < NR_BANKS; ++bank) {
  168. if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
  169. continue;
  170. for (block = 0; block < NR_BLOCKS; ++block) {
  171. if (block == 0)
  172. address = MSR_IA32_MC0_MISC + bank * 4;
  173. else if (block == 1) {
  174. address = (low & MASK_BLKPTR_LO) >> 21;
  175. if (!address)
  176. break;
  177. address += MCG_XBLK_ADDR;
  178. }
  179. else
  180. ++address;
  181. if (rdmsr_safe(address, &low, &high))
  182. break;
  183. if (!(high & MASK_VALID_HI)) {
  184. if (block)
  185. continue;
  186. else
  187. break;
  188. }
  189. if (!(high & MASK_CNTP_HI) ||
  190. (high & MASK_LOCKED_HI))
  191. continue;
  192. /* Log the machine check that caused the threshold
  193. event. */
  194. do_machine_check(NULL, 0);
  195. if (high & MASK_OVERFLOW_HI) {
  196. rdmsrl(address, m.misc);
  197. rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
  198. m.status);
  199. m.bank = K8_MCE_THRESHOLD_BASE
  200. + bank * NR_BLOCKS
  201. + block;
  202. mce_log(&m);
  203. goto out;
  204. }
  205. }
  206. }
  207. out:
  208. add_pda(irq_threshold_count, 1);
  209. irq_exit();
  210. }
  211. /*
  212. * Sysfs Interface
  213. */
  214. struct threshold_attr {
  215. struct attribute attr;
  216. ssize_t(*show) (struct threshold_block *, char *);
  217. ssize_t(*store) (struct threshold_block *, const char *, size_t count);
  218. };
  219. static void affinity_set(unsigned int cpu, cpumask_t *oldmask,
  220. cpumask_t *newmask)
  221. {
  222. *oldmask = current->cpus_allowed;
  223. cpus_clear(*newmask);
  224. cpu_set(cpu, *newmask);
  225. set_cpus_allowed_ptr(current, newmask);
  226. }
  227. static void affinity_restore(const cpumask_t *oldmask)
  228. {
  229. set_cpus_allowed_ptr(current, oldmask);
  230. }
  231. #define SHOW_FIELDS(name) \
  232. static ssize_t show_ ## name(struct threshold_block * b, char *buf) \
  233. { \
  234. return sprintf(buf, "%lx\n", (unsigned long) b->name); \
  235. }
  236. SHOW_FIELDS(interrupt_enable)
  237. SHOW_FIELDS(threshold_limit)
  238. static ssize_t store_interrupt_enable(struct threshold_block *b,
  239. const char *buf, size_t count)
  240. {
  241. char *end;
  242. cpumask_t oldmask, newmask;
  243. unsigned long new = simple_strtoul(buf, &end, 0);
  244. if (end == buf)
  245. return -EINVAL;
  246. b->interrupt_enable = !!new;
  247. affinity_set(b->cpu, &oldmask, &newmask);
  248. threshold_restart_bank(b, 0, 0);
  249. affinity_restore(&oldmask);
  250. return end - buf;
  251. }
  252. static ssize_t store_threshold_limit(struct threshold_block *b,
  253. const char *buf, size_t count)
  254. {
  255. char *end;
  256. cpumask_t oldmask, newmask;
  257. u16 old;
  258. unsigned long new = simple_strtoul(buf, &end, 0);
  259. if (end == buf)
  260. return -EINVAL;
  261. if (new > THRESHOLD_MAX)
  262. new = THRESHOLD_MAX;
  263. if (new < 1)
  264. new = 1;
  265. old = b->threshold_limit;
  266. b->threshold_limit = new;
  267. affinity_set(b->cpu, &oldmask, &newmask);
  268. threshold_restart_bank(b, 0, old);
  269. affinity_restore(&oldmask);
  270. return end - buf;
  271. }
  272. static ssize_t show_error_count(struct threshold_block *b, char *buf)
  273. {
  274. u32 high, low;
  275. cpumask_t oldmask, newmask;
  276. affinity_set(b->cpu, &oldmask, &newmask);
  277. rdmsr(b->address, low, high);
  278. affinity_restore(&oldmask);
  279. return sprintf(buf, "%x\n",
  280. (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit));
  281. }
  282. static ssize_t store_error_count(struct threshold_block *b,
  283. const char *buf, size_t count)
  284. {
  285. cpumask_t oldmask, newmask;
  286. affinity_set(b->cpu, &oldmask, &newmask);
  287. threshold_restart_bank(b, 1, 0);
  288. affinity_restore(&oldmask);
  289. return 1;
  290. }
  291. #define THRESHOLD_ATTR(_name,_mode,_show,_store) { \
  292. .attr = {.name = __stringify(_name), .mode = _mode }, \
  293. .show = _show, \
  294. .store = _store, \
  295. };
  296. #define RW_ATTR(name) \
  297. static struct threshold_attr name = \
  298. THRESHOLD_ATTR(name, 0644, show_## name, store_## name)
  299. RW_ATTR(interrupt_enable);
  300. RW_ATTR(threshold_limit);
  301. RW_ATTR(error_count);
  302. static struct attribute *default_attrs[] = {
  303. &interrupt_enable.attr,
  304. &threshold_limit.attr,
  305. &error_count.attr,
  306. NULL
  307. };
  308. #define to_block(k) container_of(k, struct threshold_block, kobj)
  309. #define to_attr(a) container_of(a, struct threshold_attr, attr)
  310. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  311. {
  312. struct threshold_block *b = to_block(kobj);
  313. struct threshold_attr *a = to_attr(attr);
  314. ssize_t ret;
  315. ret = a->show ? a->show(b, buf) : -EIO;
  316. return ret;
  317. }
  318. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  319. const char *buf, size_t count)
  320. {
  321. struct threshold_block *b = to_block(kobj);
  322. struct threshold_attr *a = to_attr(attr);
  323. ssize_t ret;
  324. ret = a->store ? a->store(b, buf, count) : -EIO;
  325. return ret;
  326. }
  327. static struct sysfs_ops threshold_ops = {
  328. .show = show,
  329. .store = store,
  330. };
  331. static struct kobj_type threshold_ktype = {
  332. .sysfs_ops = &threshold_ops,
  333. .default_attrs = default_attrs,
  334. };
  335. static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
  336. unsigned int bank,
  337. unsigned int block,
  338. u32 address)
  339. {
  340. int err;
  341. u32 low, high;
  342. struct threshold_block *b = NULL;
  343. if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
  344. return 0;
  345. if (rdmsr_safe(address, &low, &high))
  346. return 0;
  347. if (!(high & MASK_VALID_HI)) {
  348. if (block)
  349. goto recurse;
  350. else
  351. return 0;
  352. }
  353. if (!(high & MASK_CNTP_HI) ||
  354. (high & MASK_LOCKED_HI))
  355. goto recurse;
  356. b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
  357. if (!b)
  358. return -ENOMEM;
  359. b->block = block;
  360. b->bank = bank;
  361. b->cpu = cpu;
  362. b->address = address;
  363. b->interrupt_enable = 0;
  364. b->threshold_limit = THRESHOLD_MAX;
  365. INIT_LIST_HEAD(&b->miscj);
  366. if (per_cpu(threshold_banks, cpu)[bank]->blocks)
  367. list_add(&b->miscj,
  368. &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
  369. else
  370. per_cpu(threshold_banks, cpu)[bank]->blocks = b;
  371. err = kobject_init_and_add(&b->kobj, &threshold_ktype,
  372. per_cpu(threshold_banks, cpu)[bank]->kobj,
  373. "misc%i", block);
  374. if (err)
  375. goto out_free;
  376. recurse:
  377. if (!block) {
  378. address = (low & MASK_BLKPTR_LO) >> 21;
  379. if (!address)
  380. return 0;
  381. address += MCG_XBLK_ADDR;
  382. } else
  383. ++address;
  384. err = allocate_threshold_blocks(cpu, bank, ++block, address);
  385. if (err)
  386. goto out_free;
  387. if (b)
  388. kobject_uevent(&b->kobj, KOBJ_ADD);
  389. return err;
  390. out_free:
  391. if (b) {
  392. kobject_put(&b->kobj);
  393. kfree(b);
  394. }
  395. return err;
  396. }
  397. /* symlinks sibling shared banks to first core. first core owns dir/files. */
  398. static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
  399. {
  400. int i, err = 0;
  401. struct threshold_bank *b = NULL;
  402. cpumask_t oldmask, newmask;
  403. char name[32];
  404. sprintf(name, "threshold_bank%i", bank);
  405. #ifdef CONFIG_SMP
  406. if (cpu_data(cpu).cpu_core_id && shared_bank[bank]) { /* symlink */
  407. i = first_cpu(per_cpu(cpu_core_map, cpu));
  408. /* first core not up yet */
  409. if (cpu_data(i).cpu_core_id)
  410. goto out;
  411. /* already linked */
  412. if (per_cpu(threshold_banks, cpu)[bank])
  413. goto out;
  414. b = per_cpu(threshold_banks, i)[bank];
  415. if (!b)
  416. goto out;
  417. err = sysfs_create_link(&per_cpu(device_mce, cpu).kobj,
  418. b->kobj, name);
  419. if (err)
  420. goto out;
  421. b->cpus = per_cpu(cpu_core_map, cpu);
  422. per_cpu(threshold_banks, cpu)[bank] = b;
  423. goto out;
  424. }
  425. #endif
  426. b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
  427. if (!b) {
  428. err = -ENOMEM;
  429. goto out;
  430. }
  431. b->kobj = kobject_create_and_add(name, &per_cpu(device_mce, cpu).kobj);
  432. if (!b->kobj)
  433. goto out_free;
  434. #ifndef CONFIG_SMP
  435. b->cpus = CPU_MASK_ALL;
  436. #else
  437. b->cpus = per_cpu(cpu_core_map, cpu);
  438. #endif
  439. per_cpu(threshold_banks, cpu)[bank] = b;
  440. affinity_set(cpu, &oldmask, &newmask);
  441. err = allocate_threshold_blocks(cpu, bank, 0,
  442. MSR_IA32_MC0_MISC + bank * 4);
  443. affinity_restore(&oldmask);
  444. if (err)
  445. goto out_free;
  446. for_each_cpu_mask_nr(i, b->cpus) {
  447. if (i == cpu)
  448. continue;
  449. err = sysfs_create_link(&per_cpu(device_mce, i).kobj,
  450. b->kobj, name);
  451. if (err)
  452. goto out;
  453. per_cpu(threshold_banks, i)[bank] = b;
  454. }
  455. goto out;
  456. out_free:
  457. per_cpu(threshold_banks, cpu)[bank] = NULL;
  458. kfree(b);
  459. out:
  460. return err;
  461. }
  462. /* create dir/files for all valid threshold banks */
  463. static __cpuinit int threshold_create_device(unsigned int cpu)
  464. {
  465. unsigned int bank;
  466. int err = 0;
  467. for (bank = 0; bank < NR_BANKS; ++bank) {
  468. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  469. continue;
  470. err = threshold_create_bank(cpu, bank);
  471. if (err)
  472. goto out;
  473. }
  474. out:
  475. return err;
  476. }
  477. /*
  478. * let's be hotplug friendly.
  479. * in case of multiple core processors, the first core always takes ownership
  480. * of shared sysfs dir/files, and rest of the cores will be symlinked to it.
  481. */
  482. static void deallocate_threshold_block(unsigned int cpu,
  483. unsigned int bank)
  484. {
  485. struct threshold_block *pos = NULL;
  486. struct threshold_block *tmp = NULL;
  487. struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
  488. if (!head)
  489. return;
  490. list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
  491. kobject_put(&pos->kobj);
  492. list_del(&pos->miscj);
  493. kfree(pos);
  494. }
  495. kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
  496. per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
  497. }
  498. static void threshold_remove_bank(unsigned int cpu, int bank)
  499. {
  500. int i = 0;
  501. struct threshold_bank *b;
  502. char name[32];
  503. b = per_cpu(threshold_banks, cpu)[bank];
  504. if (!b)
  505. return;
  506. if (!b->blocks)
  507. goto free_out;
  508. sprintf(name, "threshold_bank%i", bank);
  509. #ifdef CONFIG_SMP
  510. /* sibling symlink */
  511. if (shared_bank[bank] && b->blocks->cpu != cpu) {
  512. sysfs_remove_link(&per_cpu(device_mce, cpu).kobj, name);
  513. per_cpu(threshold_banks, cpu)[bank] = NULL;
  514. return;
  515. }
  516. #endif
  517. /* remove all sibling symlinks before unregistering */
  518. for_each_cpu_mask_nr(i, b->cpus) {
  519. if (i == cpu)
  520. continue;
  521. sysfs_remove_link(&per_cpu(device_mce, i).kobj, name);
  522. per_cpu(threshold_banks, i)[bank] = NULL;
  523. }
  524. deallocate_threshold_block(cpu, bank);
  525. free_out:
  526. kobject_del(b->kobj);
  527. kobject_put(b->kobj);
  528. kfree(b);
  529. per_cpu(threshold_banks, cpu)[bank] = NULL;
  530. }
  531. static void threshold_remove_device(unsigned int cpu)
  532. {
  533. unsigned int bank;
  534. for (bank = 0; bank < NR_BANKS; ++bank) {
  535. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  536. continue;
  537. threshold_remove_bank(cpu, bank);
  538. }
  539. }
  540. /* get notified when a cpu comes on/off */
  541. static void __cpuinit amd_64_threshold_cpu_callback(unsigned long action,
  542. unsigned int cpu)
  543. {
  544. if (cpu >= NR_CPUS)
  545. return;
  546. switch (action) {
  547. case CPU_ONLINE:
  548. case CPU_ONLINE_FROZEN:
  549. threshold_create_device(cpu);
  550. break;
  551. case CPU_DEAD:
  552. case CPU_DEAD_FROZEN:
  553. threshold_remove_device(cpu);
  554. break;
  555. default:
  556. break;
  557. }
  558. }
  559. static __init int threshold_init_device(void)
  560. {
  561. unsigned lcpu = 0;
  562. /* to hit CPUs online before the notifier is up */
  563. for_each_online_cpu(lcpu) {
  564. int err = threshold_create_device(lcpu);
  565. if (err)
  566. return err;
  567. }
  568. threshold_cpu_callback = amd_64_threshold_cpu_callback;
  569. return 0;
  570. }
  571. device_initcall(threshold_init_device);