cpufreq-nforce2.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * (C) 2004-2006 Sebastian Witt <se.witt@gmx.net>
  3. *
  4. * Licensed under the terms of the GNU GPL License version 2.
  5. * Based upon reverse engineered information
  6. *
  7. * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/cpufreq.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #define NFORCE2_XTAL 25
  17. #define NFORCE2_BOOTFSB 0x48
  18. #define NFORCE2_PLLENABLE 0xa8
  19. #define NFORCE2_PLLREG 0xa4
  20. #define NFORCE2_PLLADR 0xa0
  21. #define NFORCE2_PLL(mul, div) (0x100000 | (mul << 8) | div)
  22. #define NFORCE2_MIN_FSB 50
  23. #define NFORCE2_SAFE_DISTANCE 50
  24. /* Delay in ms between FSB changes */
  25. /* #define NFORCE2_DELAY 10 */
  26. /*
  27. * nforce2_chipset:
  28. * FSB is changed using the chipset
  29. */
  30. static struct pci_dev *nforce2_chipset_dev;
  31. /* fid:
  32. * multiplier * 10
  33. */
  34. static int fid;
  35. /* min_fsb, max_fsb:
  36. * minimum and maximum FSB (= FSB at boot time)
  37. */
  38. static int min_fsb;
  39. static int max_fsb;
  40. MODULE_AUTHOR("Sebastian Witt <se.witt@gmx.net>");
  41. MODULE_DESCRIPTION("nForce2 FSB changing cpufreq driver");
  42. MODULE_LICENSE("GPL");
  43. module_param(fid, int, 0444);
  44. module_param(min_fsb, int, 0444);
  45. MODULE_PARM_DESC(fid, "CPU multiplier to use (11.5 = 115)");
  46. MODULE_PARM_DESC(min_fsb,
  47. "Minimum FSB to use, if not defined: current FSB - 50");
  48. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "cpufreq-nforce2", msg)
  49. /**
  50. * nforce2_calc_fsb - calculate FSB
  51. * @pll: PLL value
  52. *
  53. * Calculates FSB from PLL value
  54. */
  55. static int nforce2_calc_fsb(int pll)
  56. {
  57. unsigned char mul, div;
  58. mul = (pll >> 8) & 0xff;
  59. div = pll & 0xff;
  60. if (div > 0)
  61. return NFORCE2_XTAL * mul / div;
  62. return 0;
  63. }
  64. /**
  65. * nforce2_calc_pll - calculate PLL value
  66. * @fsb: FSB
  67. *
  68. * Calculate PLL value for given FSB
  69. */
  70. static int nforce2_calc_pll(unsigned int fsb)
  71. {
  72. unsigned char xmul, xdiv;
  73. unsigned char mul = 0, div = 0;
  74. int tried = 0;
  75. /* Try to calculate multiplier and divider up to 4 times */
  76. while (((mul == 0) || (div == 0)) && (tried <= 3)) {
  77. for (xdiv = 2; xdiv <= 0x80; xdiv++)
  78. for (xmul = 1; xmul <= 0xfe; xmul++)
  79. if (nforce2_calc_fsb(NFORCE2_PLL(xmul, xdiv)) ==
  80. fsb + tried) {
  81. mul = xmul;
  82. div = xdiv;
  83. }
  84. tried++;
  85. }
  86. if ((mul == 0) || (div == 0))
  87. return -1;
  88. return NFORCE2_PLL(mul, div);
  89. }
  90. /**
  91. * nforce2_write_pll - write PLL value to chipset
  92. * @pll: PLL value
  93. *
  94. * Writes new FSB PLL value to chipset
  95. */
  96. static void nforce2_write_pll(int pll)
  97. {
  98. int temp;
  99. /* Set the pll addr. to 0x00 */
  100. pci_write_config_dword(nforce2_chipset_dev, NFORCE2_PLLADR, 0);
  101. /* Now write the value in all 64 registers */
  102. for (temp = 0; temp <= 0x3f; temp++)
  103. pci_write_config_dword(nforce2_chipset_dev, NFORCE2_PLLREG, pll);
  104. return;
  105. }
  106. /**
  107. * nforce2_fsb_read - Read FSB
  108. *
  109. * Read FSB from chipset
  110. * If bootfsb != 0, return FSB at boot-time
  111. */
  112. static unsigned int nforce2_fsb_read(int bootfsb)
  113. {
  114. struct pci_dev *nforce2_sub5;
  115. u32 fsb, temp = 0;
  116. /* Get chipset boot FSB from subdevice 5 (FSB at boot-time) */
  117. nforce2_sub5 = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  118. 0x01EF, PCI_ANY_ID, PCI_ANY_ID, NULL);
  119. if (!nforce2_sub5)
  120. return 0;
  121. pci_read_config_dword(nforce2_sub5, NFORCE2_BOOTFSB, &fsb);
  122. fsb /= 1000000;
  123. /* Check if PLL register is already set */
  124. pci_read_config_byte(nforce2_chipset_dev, NFORCE2_PLLENABLE, (u8 *)&temp);
  125. if (bootfsb || !temp)
  126. return fsb;
  127. /* Use PLL register FSB value */
  128. pci_read_config_dword(nforce2_chipset_dev, NFORCE2_PLLREG, &temp);
  129. fsb = nforce2_calc_fsb(temp);
  130. return fsb;
  131. }
  132. /**
  133. * nforce2_set_fsb - set new FSB
  134. * @fsb: New FSB
  135. *
  136. * Sets new FSB
  137. */
  138. static int nforce2_set_fsb(unsigned int fsb)
  139. {
  140. u32 temp = 0;
  141. unsigned int tfsb;
  142. int diff;
  143. int pll = 0;
  144. if ((fsb > max_fsb) || (fsb < NFORCE2_MIN_FSB)) {
  145. printk(KERN_ERR "cpufreq: FSB %d is out of range!\n", fsb);
  146. return -EINVAL;
  147. }
  148. tfsb = nforce2_fsb_read(0);
  149. if (!tfsb) {
  150. printk(KERN_ERR "cpufreq: Error while reading the FSB\n");
  151. return -EINVAL;
  152. }
  153. /* First write? Then set actual value */
  154. pci_read_config_byte(nforce2_chipset_dev, NFORCE2_PLLENABLE, (u8 *)&temp);
  155. if (!temp) {
  156. pll = nforce2_calc_pll(tfsb);
  157. if (pll < 0)
  158. return -EINVAL;
  159. nforce2_write_pll(pll);
  160. }
  161. /* Enable write access */
  162. temp = 0x01;
  163. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLENABLE, (u8)temp);
  164. diff = tfsb - fsb;
  165. if (!diff)
  166. return 0;
  167. while ((tfsb != fsb) && (tfsb <= max_fsb) && (tfsb >= min_fsb)) {
  168. if (diff < 0)
  169. tfsb++;
  170. else
  171. tfsb--;
  172. /* Calculate the PLL reg. value */
  173. pll = nforce2_calc_pll(tfsb);
  174. if (pll == -1)
  175. return -EINVAL;
  176. nforce2_write_pll(pll);
  177. #ifdef NFORCE2_DELAY
  178. mdelay(NFORCE2_DELAY);
  179. #endif
  180. }
  181. temp = 0x40;
  182. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLADR, (u8)temp);
  183. return 0;
  184. }
  185. /**
  186. * nforce2_get - get the CPU frequency
  187. * @cpu: CPU number
  188. *
  189. * Returns the CPU frequency
  190. */
  191. static unsigned int nforce2_get(unsigned int cpu)
  192. {
  193. if (cpu)
  194. return 0;
  195. return nforce2_fsb_read(0) * fid * 100;
  196. }
  197. /**
  198. * nforce2_target - set a new CPUFreq policy
  199. * @policy: new policy
  200. * @target_freq: the target frequency
  201. * @relation: how that frequency relates to achieved frequency (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
  202. *
  203. * Sets a new CPUFreq policy.
  204. */
  205. static int nforce2_target(struct cpufreq_policy *policy,
  206. unsigned int target_freq, unsigned int relation)
  207. {
  208. /* unsigned long flags; */
  209. struct cpufreq_freqs freqs;
  210. unsigned int target_fsb;
  211. if ((target_freq > policy->max) || (target_freq < policy->min))
  212. return -EINVAL;
  213. target_fsb = target_freq / (fid * 100);
  214. freqs.old = nforce2_get(policy->cpu);
  215. freqs.new = target_fsb * fid * 100;
  216. freqs.cpu = 0; /* Only one CPU on nForce2 platforms */
  217. if (freqs.old == freqs.new)
  218. return 0;
  219. dprintk("Old CPU frequency %d kHz, new %d kHz\n",
  220. freqs.old, freqs.new);
  221. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  222. /* Disable IRQs */
  223. /* local_irq_save(flags); */
  224. if (nforce2_set_fsb(target_fsb) < 0)
  225. printk(KERN_ERR "cpufreq: Changing FSB to %d failed\n",
  226. target_fsb);
  227. else
  228. dprintk("Changed FSB successfully to %d\n",
  229. target_fsb);
  230. /* Enable IRQs */
  231. /* local_irq_restore(flags); */
  232. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  233. return 0;
  234. }
  235. /**
  236. * nforce2_verify - verifies a new CPUFreq policy
  237. * @policy: new policy
  238. */
  239. static int nforce2_verify(struct cpufreq_policy *policy)
  240. {
  241. unsigned int fsb_pol_max;
  242. fsb_pol_max = policy->max / (fid * 100);
  243. if (policy->min < (fsb_pol_max * fid * 100))
  244. policy->max = (fsb_pol_max + 1) * fid * 100;
  245. cpufreq_verify_within_limits(policy,
  246. policy->cpuinfo.min_freq,
  247. policy->cpuinfo.max_freq);
  248. return 0;
  249. }
  250. static int nforce2_cpu_init(struct cpufreq_policy *policy)
  251. {
  252. unsigned int fsb;
  253. unsigned int rfid;
  254. /* capability check */
  255. if (policy->cpu != 0)
  256. return -ENODEV;
  257. /* Get current FSB */
  258. fsb = nforce2_fsb_read(0);
  259. if (!fsb)
  260. return -EIO;
  261. /* FIX: Get FID from CPU */
  262. if (!fid) {
  263. if (!cpu_khz) {
  264. printk(KERN_WARNING
  265. "cpufreq: cpu_khz not set, can't calculate multiplier!\n");
  266. return -ENODEV;
  267. }
  268. fid = cpu_khz / (fsb * 100);
  269. rfid = fid % 5;
  270. if (rfid) {
  271. if (rfid > 2)
  272. fid += 5 - rfid;
  273. else
  274. fid -= rfid;
  275. }
  276. }
  277. printk(KERN_INFO "cpufreq: FSB currently at %i MHz, FID %d.%d\n", fsb,
  278. fid / 10, fid % 10);
  279. /* Set maximum FSB to FSB at boot time */
  280. max_fsb = nforce2_fsb_read(1);
  281. if (!max_fsb)
  282. return -EIO;
  283. if (!min_fsb)
  284. min_fsb = max_fsb - NFORCE2_SAFE_DISTANCE;
  285. if (min_fsb < NFORCE2_MIN_FSB)
  286. min_fsb = NFORCE2_MIN_FSB;
  287. /* cpuinfo and default policy values */
  288. policy->cpuinfo.min_freq = min_fsb * fid * 100;
  289. policy->cpuinfo.max_freq = max_fsb * fid * 100;
  290. policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
  291. policy->cur = nforce2_get(policy->cpu);
  292. policy->min = policy->cpuinfo.min_freq;
  293. policy->max = policy->cpuinfo.max_freq;
  294. return 0;
  295. }
  296. static int nforce2_cpu_exit(struct cpufreq_policy *policy)
  297. {
  298. return 0;
  299. }
  300. static struct cpufreq_driver nforce2_driver = {
  301. .name = "nforce2",
  302. .verify = nforce2_verify,
  303. .target = nforce2_target,
  304. .get = nforce2_get,
  305. .init = nforce2_cpu_init,
  306. .exit = nforce2_cpu_exit,
  307. .owner = THIS_MODULE,
  308. };
  309. /**
  310. * nforce2_detect_chipset - detect the Southbridge which contains FSB PLL logic
  311. *
  312. * Detects nForce2 A2 and C1 stepping
  313. *
  314. */
  315. static unsigned int nforce2_detect_chipset(void)
  316. {
  317. nforce2_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  318. PCI_DEVICE_ID_NVIDIA_NFORCE2,
  319. PCI_ANY_ID, PCI_ANY_ID, NULL);
  320. if (nforce2_chipset_dev == NULL)
  321. return -ENODEV;
  322. printk(KERN_INFO "cpufreq: Detected nForce2 chipset revision %X\n",
  323. nforce2_chipset_dev->revision);
  324. printk(KERN_INFO
  325. "cpufreq: FSB changing is maybe unstable and can lead to crashes and data loss.\n");
  326. return 0;
  327. }
  328. /**
  329. * nforce2_init - initializes the nForce2 CPUFreq driver
  330. *
  331. * Initializes the nForce2 FSB support. Returns -ENODEV on unsupported
  332. * devices, -EINVAL on problems during initiatization, and zero on
  333. * success.
  334. */
  335. static int __init nforce2_init(void)
  336. {
  337. /* TODO: do we need to detect the processor? */
  338. /* detect chipset */
  339. if (nforce2_detect_chipset()) {
  340. printk(KERN_ERR "cpufreq: No nForce2 chipset.\n");
  341. return -ENODEV;
  342. }
  343. return cpufreq_register_driver(&nforce2_driver);
  344. }
  345. /**
  346. * nforce2_exit - unregisters cpufreq module
  347. *
  348. * Unregisters nForce2 FSB change support.
  349. */
  350. static void __exit nforce2_exit(void)
  351. {
  352. cpufreq_unregister_driver(&nforce2_driver);
  353. }
  354. module_init(nforce2_init);
  355. module_exit(nforce2_exit);